110a511ceSYann Gautier /* 2a078134eSYann Gautier * Copyright (C) 2018-2022, STMicroelectronics - All Rights Reserved 310a511ceSYann Gautier * 410a511ceSYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 510a511ceSYann Gautier */ 610a511ceSYann Gautier 74156d4daSYann Gautier #include <errno.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 1010a511ceSYann Gautier #include <arch.h> 1110a511ceSYann Gautier #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/debug.h> 1333667d29SYann Gautier #include <drivers/clk.h> 1409d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr_regs.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 19a078134eSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2209d40e0eSAntonio Nino Diaz 23a078134eSYann Gautier #include <platform_def.h> 24a078134eSYann Gautier 2510a511ceSYann Gautier struct reg_desc { 2610a511ceSYann Gautier const char *name; 2710a511ceSYann Gautier uint16_t offset; /* Offset for base address */ 2810a511ceSYann Gautier uint8_t par_offset; /* Offset for parameter array */ 2910a511ceSYann Gautier }; 3010a511ceSYann Gautier 3110a511ceSYann Gautier #define INVALID_OFFSET 0xFFU 3210a511ceSYann Gautier 33dfdb057aSYann Gautier #define TIMEOUT_US_1S 1000000U 3410a511ceSYann Gautier 3510a511ceSYann Gautier #define DDRCTL_REG(x, y) \ 3610a511ceSYann Gautier { \ 3710a511ceSYann Gautier .name = #x, \ 3810a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 3910a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 4010a511ceSYann Gautier } 4110a511ceSYann Gautier 4210a511ceSYann Gautier #define DDRPHY_REG(x, y) \ 4310a511ceSYann Gautier { \ 4410a511ceSYann Gautier .name = #x, \ 4510a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 4610a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 4710a511ceSYann Gautier } 4810a511ceSYann Gautier 49ba7d2e26SYann Gautier /* 50ba7d2e26SYann Gautier * PARAMETERS: value get from device tree : 51ba7d2e26SYann Gautier * size / order need to be aligned with binding 52ba7d2e26SYann Gautier * modification NOT ALLOWED !!! 53ba7d2e26SYann Gautier */ 54ba7d2e26SYann Gautier #define DDRCTL_REG_REG_SIZE 25 /* st,ctl-reg */ 55ba7d2e26SYann Gautier #define DDRCTL_REG_TIMING_SIZE 12 /* st,ctl-timing */ 56ba7d2e26SYann Gautier #define DDRCTL_REG_MAP_SIZE 9 /* st,ctl-map */ 57*88f4fb8fSYann Gautier #if STM32MP_DDR_DUAL_AXI_PORT 58ba7d2e26SYann Gautier #define DDRCTL_REG_PERF_SIZE 17 /* st,ctl-perf */ 59*88f4fb8fSYann Gautier #else 60*88f4fb8fSYann Gautier #define DDRCTL_REG_PERF_SIZE 11 /* st,ctl-perf */ 61*88f4fb8fSYann Gautier #endif 62ba7d2e26SYann Gautier 63*88f4fb8fSYann Gautier #if STM32MP_DDR_32BIT_INTERFACE 64ba7d2e26SYann Gautier #define DDRPHY_REG_REG_SIZE 11 /* st,phy-reg */ 65*88f4fb8fSYann Gautier #else 66*88f4fb8fSYann Gautier #define DDRPHY_REG_REG_SIZE 9 /* st,phy-reg */ 67*88f4fb8fSYann Gautier #endif 68ba7d2e26SYann Gautier #define DDRPHY_REG_TIMING_SIZE 10 /* st,phy-timing */ 69ba7d2e26SYann Gautier 7010a511ceSYann Gautier #define DDRCTL_REG_REG(x) DDRCTL_REG(x, stm32mp1_ddrctrl_reg) 71ba7d2e26SYann Gautier static const struct reg_desc ddr_reg[DDRCTL_REG_REG_SIZE] = { 7210a511ceSYann Gautier DDRCTL_REG_REG(mstr), 7310a511ceSYann Gautier DDRCTL_REG_REG(mrctrl0), 7410a511ceSYann Gautier DDRCTL_REG_REG(mrctrl1), 7510a511ceSYann Gautier DDRCTL_REG_REG(derateen), 7610a511ceSYann Gautier DDRCTL_REG_REG(derateint), 7710a511ceSYann Gautier DDRCTL_REG_REG(pwrctl), 7810a511ceSYann Gautier DDRCTL_REG_REG(pwrtmg), 7910a511ceSYann Gautier DDRCTL_REG_REG(hwlpctl), 8010a511ceSYann Gautier DDRCTL_REG_REG(rfshctl0), 8110a511ceSYann Gautier DDRCTL_REG_REG(rfshctl3), 8210a511ceSYann Gautier DDRCTL_REG_REG(crcparctl0), 8310a511ceSYann Gautier DDRCTL_REG_REG(zqctl0), 8410a511ceSYann Gautier DDRCTL_REG_REG(dfitmg0), 8510a511ceSYann Gautier DDRCTL_REG_REG(dfitmg1), 8610a511ceSYann Gautier DDRCTL_REG_REG(dfilpcfg0), 8710a511ceSYann Gautier DDRCTL_REG_REG(dfiupd0), 8810a511ceSYann Gautier DDRCTL_REG_REG(dfiupd1), 8910a511ceSYann Gautier DDRCTL_REG_REG(dfiupd2), 9010a511ceSYann Gautier DDRCTL_REG_REG(dfiphymstr), 9110a511ceSYann Gautier DDRCTL_REG_REG(odtmap), 9210a511ceSYann Gautier DDRCTL_REG_REG(dbg0), 9310a511ceSYann Gautier DDRCTL_REG_REG(dbg1), 9410a511ceSYann Gautier DDRCTL_REG_REG(dbgcmd), 9510a511ceSYann Gautier DDRCTL_REG_REG(poisoncfg), 9610a511ceSYann Gautier DDRCTL_REG_REG(pccfg), 9710a511ceSYann Gautier }; 9810a511ceSYann Gautier 9910a511ceSYann Gautier #define DDRCTL_REG_TIMING(x) DDRCTL_REG(x, stm32mp1_ddrctrl_timing) 100ba7d2e26SYann Gautier static const struct reg_desc ddr_timing[DDRCTL_REG_TIMING_SIZE] = { 10110a511ceSYann Gautier DDRCTL_REG_TIMING(rfshtmg), 10210a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg0), 10310a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg1), 10410a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg2), 10510a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg3), 10610a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg4), 10710a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg5), 10810a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg6), 10910a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg7), 11010a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg8), 11110a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg14), 11210a511ceSYann Gautier DDRCTL_REG_TIMING(odtcfg), 11310a511ceSYann Gautier }; 11410a511ceSYann Gautier 11510a511ceSYann Gautier #define DDRCTL_REG_MAP(x) DDRCTL_REG(x, stm32mp1_ddrctrl_map) 116ba7d2e26SYann Gautier static const struct reg_desc ddr_map[DDRCTL_REG_MAP_SIZE] = { 11710a511ceSYann Gautier DDRCTL_REG_MAP(addrmap1), 11810a511ceSYann Gautier DDRCTL_REG_MAP(addrmap2), 11910a511ceSYann Gautier DDRCTL_REG_MAP(addrmap3), 12010a511ceSYann Gautier DDRCTL_REG_MAP(addrmap4), 12110a511ceSYann Gautier DDRCTL_REG_MAP(addrmap5), 12210a511ceSYann Gautier DDRCTL_REG_MAP(addrmap6), 12310a511ceSYann Gautier DDRCTL_REG_MAP(addrmap9), 12410a511ceSYann Gautier DDRCTL_REG_MAP(addrmap10), 12510a511ceSYann Gautier DDRCTL_REG_MAP(addrmap11), 12610a511ceSYann Gautier }; 12710a511ceSYann Gautier 12810a511ceSYann Gautier #define DDRCTL_REG_PERF(x) DDRCTL_REG(x, stm32mp1_ddrctrl_perf) 129ba7d2e26SYann Gautier static const struct reg_desc ddr_perf[DDRCTL_REG_PERF_SIZE] = { 13010a511ceSYann Gautier DDRCTL_REG_PERF(sched), 13110a511ceSYann Gautier DDRCTL_REG_PERF(sched1), 13210a511ceSYann Gautier DDRCTL_REG_PERF(perfhpr1), 13310a511ceSYann Gautier DDRCTL_REG_PERF(perflpr1), 13410a511ceSYann Gautier DDRCTL_REG_PERF(perfwr1), 13510a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_0), 13610a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_0), 13710a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_0), 13810a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_0), 13910a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_0), 14010a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_0), 141*88f4fb8fSYann Gautier #if STM32MP_DDR_DUAL_AXI_PORT 14210a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_1), 14310a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_1), 14410a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_1), 14510a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_1), 14610a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_1), 14710a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_1), 148*88f4fb8fSYann Gautier #endif 14910a511ceSYann Gautier }; 15010a511ceSYann Gautier 15110a511ceSYann Gautier #define DDRPHY_REG_REG(x) DDRPHY_REG(x, stm32mp1_ddrphy_reg) 152ba7d2e26SYann Gautier static const struct reg_desc ddrphy_reg[DDRPHY_REG_REG_SIZE] = { 15310a511ceSYann Gautier DDRPHY_REG_REG(pgcr), 15410a511ceSYann Gautier DDRPHY_REG_REG(aciocr), 15510a511ceSYann Gautier DDRPHY_REG_REG(dxccr), 15610a511ceSYann Gautier DDRPHY_REG_REG(dsgcr), 15710a511ceSYann Gautier DDRPHY_REG_REG(dcr), 15810a511ceSYann Gautier DDRPHY_REG_REG(odtcr), 15910a511ceSYann Gautier DDRPHY_REG_REG(zq0cr1), 16010a511ceSYann Gautier DDRPHY_REG_REG(dx0gcr), 16110a511ceSYann Gautier DDRPHY_REG_REG(dx1gcr), 162*88f4fb8fSYann Gautier #if STM32MP_DDR_32BIT_INTERFACE 16310a511ceSYann Gautier DDRPHY_REG_REG(dx2gcr), 16410a511ceSYann Gautier DDRPHY_REG_REG(dx3gcr), 165*88f4fb8fSYann Gautier #endif 16610a511ceSYann Gautier }; 16710a511ceSYann Gautier 16810a511ceSYann Gautier #define DDRPHY_REG_TIMING(x) DDRPHY_REG(x, stm32mp1_ddrphy_timing) 169ba7d2e26SYann Gautier static const struct reg_desc ddrphy_timing[DDRPHY_REG_TIMING_SIZE] = { 17010a511ceSYann Gautier DDRPHY_REG_TIMING(ptr0), 17110a511ceSYann Gautier DDRPHY_REG_TIMING(ptr1), 17210a511ceSYann Gautier DDRPHY_REG_TIMING(ptr2), 17310a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr0), 17410a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr1), 17510a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr2), 17610a511ceSYann Gautier DDRPHY_REG_TIMING(mr0), 17710a511ceSYann Gautier DDRPHY_REG_TIMING(mr1), 17810a511ceSYann Gautier DDRPHY_REG_TIMING(mr2), 17910a511ceSYann Gautier DDRPHY_REG_TIMING(mr3), 18010a511ceSYann Gautier }; 18110a511ceSYann Gautier 182ba7d2e26SYann Gautier /* 183ba7d2e26SYann Gautier * REGISTERS ARRAY: used to parse device tree and interactive mode 184ba7d2e26SYann Gautier */ 18510a511ceSYann Gautier enum reg_type { 18610a511ceSYann Gautier REG_REG, 18710a511ceSYann Gautier REG_TIMING, 18810a511ceSYann Gautier REG_PERF, 18910a511ceSYann Gautier REG_MAP, 19010a511ceSYann Gautier REGPHY_REG, 19110a511ceSYann Gautier REGPHY_TIMING, 19210a511ceSYann Gautier REG_TYPE_NB 19310a511ceSYann Gautier }; 19410a511ceSYann Gautier 19510a511ceSYann Gautier enum base_type { 19610a511ceSYann Gautier DDR_BASE, 19710a511ceSYann Gautier DDRPHY_BASE, 19810a511ceSYann Gautier NONE_BASE 19910a511ceSYann Gautier }; 20010a511ceSYann Gautier 20110a511ceSYann Gautier struct ddr_reg_info { 20210a511ceSYann Gautier const char *name; 20310a511ceSYann Gautier const struct reg_desc *desc; 20410a511ceSYann Gautier uint8_t size; 20510a511ceSYann Gautier enum base_type base; 20610a511ceSYann Gautier }; 20710a511ceSYann Gautier 20810a511ceSYann Gautier static const struct ddr_reg_info ddr_registers[REG_TYPE_NB] = { 20910a511ceSYann Gautier [REG_REG] = { 2104156d4daSYann Gautier .name = "static", 2114156d4daSYann Gautier .desc = ddr_reg, 212ba7d2e26SYann Gautier .size = DDRCTL_REG_REG_SIZE, 2134156d4daSYann Gautier .base = DDR_BASE 21410a511ceSYann Gautier }, 21510a511ceSYann Gautier [REG_TIMING] = { 2164156d4daSYann Gautier .name = "timing", 2174156d4daSYann Gautier .desc = ddr_timing, 218ba7d2e26SYann Gautier .size = DDRCTL_REG_TIMING_SIZE, 2194156d4daSYann Gautier .base = DDR_BASE 22010a511ceSYann Gautier }, 22110a511ceSYann Gautier [REG_PERF] = { 2224156d4daSYann Gautier .name = "perf", 2234156d4daSYann Gautier .desc = ddr_perf, 224ba7d2e26SYann Gautier .size = DDRCTL_REG_PERF_SIZE, 2254156d4daSYann Gautier .base = DDR_BASE 22610a511ceSYann Gautier }, 22710a511ceSYann Gautier [REG_MAP] = { 2284156d4daSYann Gautier .name = "map", 2294156d4daSYann Gautier .desc = ddr_map, 230ba7d2e26SYann Gautier .size = DDRCTL_REG_MAP_SIZE, 2314156d4daSYann Gautier .base = DDR_BASE 23210a511ceSYann Gautier }, 23310a511ceSYann Gautier [REGPHY_REG] = { 2344156d4daSYann Gautier .name = "static", 2354156d4daSYann Gautier .desc = ddrphy_reg, 236ba7d2e26SYann Gautier .size = DDRPHY_REG_REG_SIZE, 2374156d4daSYann Gautier .base = DDRPHY_BASE 23810a511ceSYann Gautier }, 23910a511ceSYann Gautier [REGPHY_TIMING] = { 2404156d4daSYann Gautier .name = "timing", 2414156d4daSYann Gautier .desc = ddrphy_timing, 242ba7d2e26SYann Gautier .size = DDRPHY_REG_TIMING_SIZE, 2434156d4daSYann Gautier .base = DDRPHY_BASE 24410a511ceSYann Gautier }, 24510a511ceSYann Gautier }; 24610a511ceSYann Gautier 2474156d4daSYann Gautier static uintptr_t get_base_addr(const struct ddr_info *priv, enum base_type base) 24810a511ceSYann Gautier { 24910a511ceSYann Gautier if (base == DDRPHY_BASE) { 2504156d4daSYann Gautier return (uintptr_t)priv->phy; 25110a511ceSYann Gautier } else { 2524156d4daSYann Gautier return (uintptr_t)priv->ctl; 25310a511ceSYann Gautier } 25410a511ceSYann Gautier } 25510a511ceSYann Gautier 25610a511ceSYann Gautier static void set_reg(const struct ddr_info *priv, 25710a511ceSYann Gautier enum reg_type type, 25810a511ceSYann Gautier const void *param) 25910a511ceSYann Gautier { 26010a511ceSYann Gautier unsigned int i; 2614156d4daSYann Gautier unsigned int value; 26210a511ceSYann Gautier enum base_type base = ddr_registers[type].base; 2634156d4daSYann Gautier uintptr_t base_addr = get_base_addr(priv, base); 26410a511ceSYann Gautier const struct reg_desc *desc = ddr_registers[type].desc; 26510a511ceSYann Gautier 26610a511ceSYann Gautier VERBOSE("init %s\n", ddr_registers[type].name); 26710a511ceSYann Gautier for (i = 0; i < ddr_registers[type].size; i++) { 2684156d4daSYann Gautier uintptr_t ptr = base_addr + desc[i].offset; 2694156d4daSYann Gautier 27010a511ceSYann Gautier if (desc[i].par_offset == INVALID_OFFSET) { 27110a511ceSYann Gautier ERROR("invalid parameter offset for %s", desc[i].name); 27210a511ceSYann Gautier panic(); 27310a511ceSYann Gautier } else { 2744156d4daSYann Gautier value = *((uint32_t *)((uintptr_t)param + 27510a511ceSYann Gautier desc[i].par_offset)); 2764156d4daSYann Gautier mmio_write_32(ptr, value); 27710a511ceSYann Gautier } 27810a511ceSYann Gautier } 27910a511ceSYann Gautier } 28010a511ceSYann Gautier 28110a511ceSYann Gautier static void stm32mp1_ddrphy_idone_wait(struct stm32mp1_ddrphy *phy) 28210a511ceSYann Gautier { 28310a511ceSYann Gautier uint32_t pgsr; 28410a511ceSYann Gautier int error = 0; 285dfdb057aSYann Gautier uint64_t timeout = timeout_init_us(TIMEOUT_US_1S); 28610a511ceSYann Gautier 28710a511ceSYann Gautier do { 2884156d4daSYann Gautier pgsr = mmio_read_32((uintptr_t)&phy->pgsr); 289dfdb057aSYann Gautier 2904156d4daSYann Gautier VERBOSE(" > [0x%lx] pgsr = 0x%x &\n", 2914156d4daSYann Gautier (uintptr_t)&phy->pgsr, pgsr); 29210a511ceSYann Gautier 293dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 29410a511ceSYann Gautier panic(); 29510a511ceSYann Gautier } 296dfdb057aSYann Gautier 29710a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTERR) != 0U) { 29810a511ceSYann Gautier VERBOSE("DQS Gate Trainig Error\n"); 29910a511ceSYann Gautier error++; 30010a511ceSYann Gautier } 301dfdb057aSYann Gautier 30210a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTIERR) != 0U) { 30310a511ceSYann Gautier VERBOSE("DQS Gate Trainig Intermittent Error\n"); 30410a511ceSYann Gautier error++; 30510a511ceSYann Gautier } 306dfdb057aSYann Gautier 30710a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DFTERR) != 0U) { 30810a511ceSYann Gautier VERBOSE("DQS Drift Error\n"); 30910a511ceSYann Gautier error++; 31010a511ceSYann Gautier } 311dfdb057aSYann Gautier 31210a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVERR) != 0U) { 31310a511ceSYann Gautier VERBOSE("Read Valid Training Error\n"); 31410a511ceSYann Gautier error++; 31510a511ceSYann Gautier } 316dfdb057aSYann Gautier 31710a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVEIRR) != 0U) { 31810a511ceSYann Gautier VERBOSE("Read Valid Training Intermittent Error\n"); 31910a511ceSYann Gautier error++; 32010a511ceSYann Gautier } 321dfdb057aSYann Gautier } while (((pgsr & DDRPHYC_PGSR_IDONE) == 0U) && (error == 0)); 3224156d4daSYann Gautier VERBOSE("\n[0x%lx] pgsr = 0x%x\n", 3234156d4daSYann Gautier (uintptr_t)&phy->pgsr, pgsr); 32410a511ceSYann Gautier } 32510a511ceSYann Gautier 32610a511ceSYann Gautier static void stm32mp1_ddrphy_init(struct stm32mp1_ddrphy *phy, uint32_t pir) 32710a511ceSYann Gautier { 32810a511ceSYann Gautier uint32_t pir_init = pir | DDRPHYC_PIR_INIT; 32910a511ceSYann Gautier 3304156d4daSYann Gautier mmio_write_32((uintptr_t)&phy->pir, pir_init); 3314156d4daSYann Gautier VERBOSE("[0x%lx] pir = 0x%x -> 0x%x\n", 3324156d4daSYann Gautier (uintptr_t)&phy->pir, pir_init, 3334156d4daSYann Gautier mmio_read_32((uintptr_t)&phy->pir)); 33410a511ceSYann Gautier 33510a511ceSYann Gautier /* Need to wait 10 configuration clock before start polling */ 33610a511ceSYann Gautier udelay(10); 33710a511ceSYann Gautier 33810a511ceSYann Gautier /* Wait DRAM initialization and Gate Training Evaluation complete */ 33910a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(phy); 34010a511ceSYann Gautier } 34110a511ceSYann Gautier 34210a511ceSYann Gautier /* Start quasi dynamic register update */ 34310a511ceSYann Gautier static void stm32mp1_start_sw_done(struct stm32mp1_ddrctl *ctl) 34410a511ceSYann Gautier { 3454156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 3464156d4daSYann Gautier VERBOSE("[0x%lx] swctl = 0x%x\n", 3474156d4daSYann Gautier (uintptr_t)&ctl->swctl, mmio_read_32((uintptr_t)&ctl->swctl)); 34810a511ceSYann Gautier } 34910a511ceSYann Gautier 35010a511ceSYann Gautier /* Wait quasi dynamic register update */ 35110a511ceSYann Gautier static void stm32mp1_wait_sw_done_ack(struct stm32mp1_ddrctl *ctl) 35210a511ceSYann Gautier { 353dfdb057aSYann Gautier uint64_t timeout; 35410a511ceSYann Gautier uint32_t swstat; 35510a511ceSYann Gautier 3564156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 3574156d4daSYann Gautier VERBOSE("[0x%lx] swctl = 0x%x\n", 3584156d4daSYann Gautier (uintptr_t)&ctl->swctl, mmio_read_32((uintptr_t)&ctl->swctl)); 35910a511ceSYann Gautier 360dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1S); 36110a511ceSYann Gautier do { 3624156d4daSYann Gautier swstat = mmio_read_32((uintptr_t)&ctl->swstat); 3634156d4daSYann Gautier VERBOSE("[0x%lx] swstat = 0x%x ", 3644156d4daSYann Gautier (uintptr_t)&ctl->swstat, swstat); 365dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 36610a511ceSYann Gautier panic(); 36710a511ceSYann Gautier } 36810a511ceSYann Gautier } while ((swstat & DDRCTRL_SWSTAT_SW_DONE_ACK) == 0U); 36910a511ceSYann Gautier 3704156d4daSYann Gautier VERBOSE("[0x%lx] swstat = 0x%x\n", 3714156d4daSYann Gautier (uintptr_t)&ctl->swstat, swstat); 37210a511ceSYann Gautier } 37310a511ceSYann Gautier 37410a511ceSYann Gautier /* Wait quasi dynamic register update */ 37510a511ceSYann Gautier static void stm32mp1_wait_operating_mode(struct ddr_info *priv, uint32_t mode) 37610a511ceSYann Gautier { 377dfdb057aSYann Gautier uint64_t timeout; 37810a511ceSYann Gautier uint32_t stat; 37910a511ceSYann Gautier int break_loop = 0; 38010a511ceSYann Gautier 381dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1S); 38210a511ceSYann Gautier for ( ; ; ) { 383dfdb057aSYann Gautier uint32_t operating_mode; 384dfdb057aSYann Gautier uint32_t selref_type; 385dfdb057aSYann Gautier 3864156d4daSYann Gautier stat = mmio_read_32((uintptr_t)&priv->ctl->stat); 38710a511ceSYann Gautier operating_mode = stat & DDRCTRL_STAT_OPERATING_MODE_MASK; 38810a511ceSYann Gautier selref_type = stat & DDRCTRL_STAT_SELFREF_TYPE_MASK; 3894156d4daSYann Gautier VERBOSE("[0x%lx] stat = 0x%x\n", 3904156d4daSYann Gautier (uintptr_t)&priv->ctl->stat, stat); 391dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 39210a511ceSYann Gautier panic(); 39310a511ceSYann Gautier } 39410a511ceSYann Gautier 39510a511ceSYann Gautier if (mode == DDRCTRL_STAT_OPERATING_MODE_SR) { 39610a511ceSYann Gautier /* 39710a511ceSYann Gautier * Self-refresh due to software 39810a511ceSYann Gautier * => checking also STAT.selfref_type. 39910a511ceSYann Gautier */ 40010a511ceSYann Gautier if ((operating_mode == 40110a511ceSYann Gautier DDRCTRL_STAT_OPERATING_MODE_SR) && 40210a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_SR)) { 40310a511ceSYann Gautier break_loop = 1; 40410a511ceSYann Gautier } 40510a511ceSYann Gautier } else if (operating_mode == mode) { 40610a511ceSYann Gautier break_loop = 1; 40710a511ceSYann Gautier } else if ((mode == DDRCTRL_STAT_OPERATING_MODE_NORMAL) && 40810a511ceSYann Gautier (operating_mode == DDRCTRL_STAT_OPERATING_MODE_SR) && 40910a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_ASR)) { 41010a511ceSYann Gautier /* Normal mode: handle also automatic self refresh */ 41110a511ceSYann Gautier break_loop = 1; 41210a511ceSYann Gautier } 41310a511ceSYann Gautier 41410a511ceSYann Gautier if (break_loop == 1) { 41510a511ceSYann Gautier break; 41610a511ceSYann Gautier } 41710a511ceSYann Gautier } 41810a511ceSYann Gautier 4194156d4daSYann Gautier VERBOSE("[0x%lx] stat = 0x%x\n", 4204156d4daSYann Gautier (uintptr_t)&priv->ctl->stat, stat); 42110a511ceSYann Gautier } 42210a511ceSYann Gautier 42310a511ceSYann Gautier /* Mode Register Writes (MRW or MRS) */ 42410a511ceSYann Gautier static void stm32mp1_mode_register_write(struct ddr_info *priv, uint8_t addr, 42510a511ceSYann Gautier uint32_t data) 42610a511ceSYann Gautier { 42710a511ceSYann Gautier uint32_t mrctrl0; 42810a511ceSYann Gautier 42910a511ceSYann Gautier VERBOSE("MRS: %d = %x\n", addr, data); 43010a511ceSYann Gautier 43110a511ceSYann Gautier /* 43210a511ceSYann Gautier * 1. Poll MRSTAT.mr_wr_busy until it is '0'. 43310a511ceSYann Gautier * This checks that there is no outstanding MR transaction. 43410a511ceSYann Gautier * No write should be performed to MRCTRL0 and MRCTRL1 43510a511ceSYann Gautier * if MRSTAT.mr_wr_busy = 1. 43610a511ceSYann Gautier */ 4374156d4daSYann Gautier while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) & 43810a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 43910a511ceSYann Gautier ; 44010a511ceSYann Gautier } 44110a511ceSYann Gautier 44210a511ceSYann Gautier /* 44310a511ceSYann Gautier * 2. Write the MRCTRL0.mr_type, MRCTRL0.mr_addr, MRCTRL0.mr_rank 44410a511ceSYann Gautier * and (for MRWs) MRCTRL1.mr_data to define the MR transaction. 44510a511ceSYann Gautier */ 44610a511ceSYann Gautier mrctrl0 = DDRCTRL_MRCTRL0_MR_TYPE_WRITE | 44710a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_RANK_ALL | 44810a511ceSYann Gautier (((uint32_t)addr << DDRCTRL_MRCTRL0_MR_ADDR_SHIFT) & 44910a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_ADDR_MASK); 4504156d4daSYann Gautier mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0); 4514156d4daSYann Gautier VERBOSE("[0x%lx] mrctrl0 = 0x%x (0x%x)\n", 4524156d4daSYann Gautier (uintptr_t)&priv->ctl->mrctrl0, 4534156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mrctrl0), mrctrl0); 4544156d4daSYann Gautier mmio_write_32((uintptr_t)&priv->ctl->mrctrl1, data); 4554156d4daSYann Gautier VERBOSE("[0x%lx] mrctrl1 = 0x%x\n", 4564156d4daSYann Gautier (uintptr_t)&priv->ctl->mrctrl1, 4574156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mrctrl1)); 45810a511ceSYann Gautier 45910a511ceSYann Gautier /* 46010a511ceSYann Gautier * 3. In a separate APB transaction, write the MRCTRL0.mr_wr to 1. This 46110a511ceSYann Gautier * bit is self-clearing, and triggers the MR transaction. 46210a511ceSYann Gautier * The uMCTL2 then asserts the MRSTAT.mr_wr_busy while it performs 46310a511ceSYann Gautier * the MR transaction to SDRAM, and no further access can be 46410a511ceSYann Gautier * initiated until it is deasserted. 46510a511ceSYann Gautier */ 46610a511ceSYann Gautier mrctrl0 |= DDRCTRL_MRCTRL0_MR_WR; 4674156d4daSYann Gautier mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0); 46810a511ceSYann Gautier 4694156d4daSYann Gautier while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) & 47010a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 47110a511ceSYann Gautier ; 47210a511ceSYann Gautier } 47310a511ceSYann Gautier 4744156d4daSYann Gautier VERBOSE("[0x%lx] mrctrl0 = 0x%x\n", 4754156d4daSYann Gautier (uintptr_t)&priv->ctl->mrctrl0, mrctrl0); 47610a511ceSYann Gautier } 47710a511ceSYann Gautier 47810a511ceSYann Gautier /* Switch DDR3 from DLL-on to DLL-off */ 47910a511ceSYann Gautier static void stm32mp1_ddr3_dll_off(struct ddr_info *priv) 48010a511ceSYann Gautier { 4814156d4daSYann Gautier uint32_t mr1 = mmio_read_32((uintptr_t)&priv->phy->mr1); 4824156d4daSYann Gautier uint32_t mr2 = mmio_read_32((uintptr_t)&priv->phy->mr2); 48310a511ceSYann Gautier uint32_t dbgcam; 48410a511ceSYann Gautier 48510a511ceSYann Gautier VERBOSE("mr1: 0x%x\n", mr1); 48610a511ceSYann Gautier VERBOSE("mr2: 0x%x\n", mr2); 48710a511ceSYann Gautier 48810a511ceSYann Gautier /* 48910a511ceSYann Gautier * 1. Set the DBG1.dis_hif = 1. 49010a511ceSYann Gautier * This prevents further reads/writes being received on the HIF. 49110a511ceSYann Gautier */ 4924156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 4934156d4daSYann Gautier VERBOSE("[0x%lx] dbg1 = 0x%x\n", 4944156d4daSYann Gautier (uintptr_t)&priv->ctl->dbg1, 4954156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dbg1)); 49610a511ceSYann Gautier 49710a511ceSYann Gautier /* 49810a511ceSYann Gautier * 2. Ensure all commands have been flushed from the uMCTL2 by polling 49910a511ceSYann Gautier * DBGCAM.wr_data_pipeline_empty = 1, 50010a511ceSYann Gautier * DBGCAM.rd_data_pipeline_empty = 1, 50110a511ceSYann Gautier * DBGCAM.dbg_wr_q_depth = 0 , 50210a511ceSYann Gautier * DBGCAM.dbg_lpr_q_depth = 0, and 50310a511ceSYann Gautier * DBGCAM.dbg_hpr_q_depth = 0. 50410a511ceSYann Gautier */ 50510a511ceSYann Gautier do { 5064156d4daSYann Gautier dbgcam = mmio_read_32((uintptr_t)&priv->ctl->dbgcam); 5074156d4daSYann Gautier VERBOSE("[0x%lx] dbgcam = 0x%x\n", 5084156d4daSYann Gautier (uintptr_t)&priv->ctl->dbgcam, dbgcam); 50910a511ceSYann Gautier } while ((((dbgcam & DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY) == 51010a511ceSYann Gautier DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)) && 51110a511ceSYann Gautier ((dbgcam & DDRCTRL_DBGCAM_DBG_Q_DEPTH) == 0U)); 51210a511ceSYann Gautier 51310a511ceSYann Gautier /* 51410a511ceSYann Gautier * 3. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 51510a511ceSYann Gautier * to disable RTT_NOM: 51610a511ceSYann Gautier * a. DDR3: Write to MR1[9], MR1[6] and MR1[2] 51710a511ceSYann Gautier * b. DDR4: Write to MR1[10:8] 51810a511ceSYann Gautier */ 51910a511ceSYann Gautier mr1 &= ~(BIT(9) | BIT(6) | BIT(2)); 52010a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 52110a511ceSYann Gautier 52210a511ceSYann Gautier /* 52310a511ceSYann Gautier * 4. For DDR4 only: Perform an MRS command 52410a511ceSYann Gautier * (using MRCTRL0 and MRCTRL1 registers) to write to MR5[8:6] 52510a511ceSYann Gautier * to disable RTT_PARK 52610a511ceSYann Gautier */ 52710a511ceSYann Gautier 52810a511ceSYann Gautier /* 52910a511ceSYann Gautier * 5. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 53010a511ceSYann Gautier * to write to MR2[10:9], to disable RTT_WR 53110a511ceSYann Gautier * (and therefore disable dynamic ODT). 53210a511ceSYann Gautier * This applies for both DDR3 and DDR4. 53310a511ceSYann Gautier */ 53410a511ceSYann Gautier mr2 &= ~GENMASK(10, 9); 53510a511ceSYann Gautier stm32mp1_mode_register_write(priv, 2, mr2); 53610a511ceSYann Gautier 53710a511ceSYann Gautier /* 53810a511ceSYann Gautier * 6. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 53910a511ceSYann Gautier * to disable the DLL. The timing of this MRS is automatically 54010a511ceSYann Gautier * handled by the uMCTL2. 54110a511ceSYann Gautier * a. DDR3: Write to MR1[0] 54210a511ceSYann Gautier * b. DDR4: Write to MR1[0] 54310a511ceSYann Gautier */ 54410a511ceSYann Gautier mr1 |= BIT(0); 54510a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 54610a511ceSYann Gautier 54710a511ceSYann Gautier /* 54810a511ceSYann Gautier * 7. Put the SDRAM into self-refresh mode by setting 54910a511ceSYann Gautier * PWRCTL.selfref_sw = 1, and polling STAT.operating_mode to ensure 55010a511ceSYann Gautier * the DDRC has entered self-refresh. 55110a511ceSYann Gautier */ 5524156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->pwrctl, 55310a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 5544156d4daSYann Gautier VERBOSE("[0x%lx] pwrctl = 0x%x\n", 5554156d4daSYann Gautier (uintptr_t)&priv->ctl->pwrctl, 5564156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->pwrctl)); 55710a511ceSYann Gautier 55810a511ceSYann Gautier /* 55910a511ceSYann Gautier * 8. Wait until STAT.operating_mode[1:0]==11 indicating that the 56010a511ceSYann Gautier * DWC_ddr_umctl2 core is in self-refresh mode. 56110a511ceSYann Gautier * Ensure transition to self-refresh was due to software 56210a511ceSYann Gautier * by checking that STAT.selfref_type[1:0]=2. 56310a511ceSYann Gautier */ 56410a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_SR); 56510a511ceSYann Gautier 56610a511ceSYann Gautier /* 56710a511ceSYann Gautier * 9. Set the MSTR.dll_off_mode = 1. 56810a511ceSYann Gautier * warning: MSTR.dll_off_mode is a quasi-dynamic type 2 field 56910a511ceSYann Gautier */ 57010a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 57110a511ceSYann Gautier 5724156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->mstr, DDRCTRL_MSTR_DLL_OFF_MODE); 5734156d4daSYann Gautier VERBOSE("[0x%lx] mstr = 0x%x\n", 5744156d4daSYann Gautier (uintptr_t)&priv->ctl->mstr, 5754156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mstr)); 57610a511ceSYann Gautier 57710a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 57810a511ceSYann Gautier 57910a511ceSYann Gautier /* 10. Change the clock frequency to the desired value. */ 58010a511ceSYann Gautier 58110a511ceSYann Gautier /* 58210a511ceSYann Gautier * 11. Update any registers which may be required to change for the new 58310a511ceSYann Gautier * frequency. This includes static and dynamic registers. 58410a511ceSYann Gautier * This includes both uMCTL2 registers and PHY registers. 58510a511ceSYann Gautier */ 58610a511ceSYann Gautier 58710a511ceSYann Gautier /* Change Bypass Mode Frequency Range */ 58833667d29SYann Gautier if (clk_get_rate(DDRPHYC) < 100000000U) { 5894156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->phy->dllgcr, 59010a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 59110a511ceSYann Gautier } else { 5924156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dllgcr, 59310a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 59410a511ceSYann Gautier } 59510a511ceSYann Gautier 5964156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->acdllcr, DDRPHYC_ACDLLCR_DLLDIS); 59710a511ceSYann Gautier 5984156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx0dllcr, 59910a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 6004156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx1dllcr, 60110a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 602*88f4fb8fSYann Gautier #if STM32MP_DDR_32BIT_INTERFACE 6034156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx2dllcr, 60410a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 6054156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx3dllcr, 60610a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 607*88f4fb8fSYann Gautier #endif 60810a511ceSYann Gautier 60910a511ceSYann Gautier /* 12. Exit the self-refresh state by setting PWRCTL.selfref_sw = 0. */ 6104156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->pwrctl, 61110a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 61210a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 61310a511ceSYann Gautier 61410a511ceSYann Gautier /* 61510a511ceSYann Gautier * 13. If ZQCTL0.dis_srx_zqcl = 0, the uMCTL2 performs a ZQCL command 61610a511ceSYann Gautier * at this point. 61710a511ceSYann Gautier */ 61810a511ceSYann Gautier 61910a511ceSYann Gautier /* 62010a511ceSYann Gautier * 14. Perform MRS commands as required to re-program timing registers 62110a511ceSYann Gautier * in the SDRAM for the new frequency 62210a511ceSYann Gautier * (in particular, CL, CWL and WR may need to be changed). 62310a511ceSYann Gautier */ 62410a511ceSYann Gautier 62510a511ceSYann Gautier /* 15. Write DBG1.dis_hif = 0 to re-enable reads and writes. */ 6264156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 6274156d4daSYann Gautier VERBOSE("[0x%lx] dbg1 = 0x%x\n", 6284156d4daSYann Gautier (uintptr_t)&priv->ctl->dbg1, 6294156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dbg1)); 63010a511ceSYann Gautier } 63110a511ceSYann Gautier 63210a511ceSYann Gautier static void stm32mp1_refresh_disable(struct stm32mp1_ddrctl *ctl) 63310a511ceSYann Gautier { 63410a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 63510a511ceSYann Gautier /* Quasi-dynamic register update*/ 6364156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->rfshctl3, 63710a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 6384156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->pwrctl, DDRCTRL_PWRCTL_POWERDOWN_EN); 6394156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->dfimisc, 64010a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 64110a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 64210a511ceSYann Gautier } 64310a511ceSYann Gautier 64410a511ceSYann Gautier static void stm32mp1_refresh_restore(struct stm32mp1_ddrctl *ctl, 64510a511ceSYann Gautier uint32_t rfshctl3, uint32_t pwrctl) 64610a511ceSYann Gautier { 64710a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 64810a511ceSYann Gautier if ((rfshctl3 & DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH) == 0U) { 6494156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->rfshctl3, 65010a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 65110a511ceSYann Gautier } 65210a511ceSYann Gautier if ((pwrctl & DDRCTRL_PWRCTL_POWERDOWN_EN) != 0U) { 6534156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->pwrctl, 65410a511ceSYann Gautier DDRCTRL_PWRCTL_POWERDOWN_EN); 65510a511ceSYann Gautier } 6564156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->dfimisc, 65710a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 65810a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 65910a511ceSYann Gautier } 66010a511ceSYann Gautier 66110a511ceSYann Gautier static int board_ddr_power_init(enum ddr_type ddr_type) 66210a511ceSYann Gautier { 663d82d4ff0SYann Gautier if (dt_pmic_status() > 0) { 66410a511ceSYann Gautier return pmic_ddr_power_init(ddr_type); 66510a511ceSYann Gautier } 66610a511ceSYann Gautier 66710a511ceSYann Gautier return 0; 66810a511ceSYann Gautier } 66910a511ceSYann Gautier 67010a511ceSYann Gautier void stm32mp1_ddr_init(struct ddr_info *priv, 67110a511ceSYann Gautier struct stm32mp1_ddr_config *config) 67210a511ceSYann Gautier { 67310a511ceSYann Gautier uint32_t pir; 6744156d4daSYann Gautier int ret = -EINVAL; 67510a511ceSYann Gautier 67610a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 67710a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_DDR3); 6784156d4daSYann Gautier } else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR2) != 0U) { 67910a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_LPDDR2); 6804b549b21SYann Gautier } else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR3) != 0U) { 6814b549b21SYann Gautier ret = board_ddr_power_init(STM32MP_LPDDR3); 6824156d4daSYann Gautier } else { 6834156d4daSYann Gautier ERROR("DDR type not supported\n"); 68410a511ceSYann Gautier } 68510a511ceSYann Gautier 68610a511ceSYann Gautier if (ret != 0) { 68710a511ceSYann Gautier panic(); 68810a511ceSYann Gautier } 68910a511ceSYann Gautier 69010a511ceSYann Gautier VERBOSE("name = %s\n", config->info.name); 691a078134eSYann Gautier VERBOSE("speed = %u kHz\n", config->info.speed); 69210a511ceSYann Gautier VERBOSE("size = 0x%x\n", config->info.size); 69310a511ceSYann Gautier 69410a511ceSYann Gautier /* DDR INIT SEQUENCE */ 69510a511ceSYann Gautier 69610a511ceSYann Gautier /* 69710a511ceSYann Gautier * 1. Program the DWC_ddr_umctl2 registers 69810a511ceSYann Gautier * nota: check DFIMISC.dfi_init_complete = 0 69910a511ceSYann Gautier */ 70010a511ceSYann Gautier 70110a511ceSYann Gautier /* 1.1 RESETS: presetn, core_ddrc_rstn, aresetn */ 70210a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 70310a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 70410a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 70510a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 70610a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 70710a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 70810a511ceSYann Gautier 70910a511ceSYann Gautier /* 1.2. start CLOCK */ 71010a511ceSYann Gautier if (stm32mp1_ddr_clk_enable(priv, config->info.speed) != 0) { 71110a511ceSYann Gautier panic(); 71210a511ceSYann Gautier } 71310a511ceSYann Gautier 71410a511ceSYann Gautier /* 1.3. deassert reset */ 71510a511ceSYann Gautier /* De-assert PHY rstn and ctl_rstn via DPHYRST and DPHYCTLRST. */ 71610a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 71710a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 71810a511ceSYann Gautier /* 71910a511ceSYann Gautier * De-assert presetn once the clocks are active 72010a511ceSYann Gautier * and stable via DDRCAPBRST bit. 72110a511ceSYann Gautier */ 72210a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 72310a511ceSYann Gautier 72410a511ceSYann Gautier /* 1.4. wait 128 cycles to permit initialization of end logic */ 72510a511ceSYann Gautier udelay(2); 72610a511ceSYann Gautier /* For PCLK = 133MHz => 1 us is enough, 2 to allow lower frequency */ 72710a511ceSYann Gautier 72810a511ceSYann Gautier /* 1.5. initialize registers ddr_umctl2 */ 72910a511ceSYann Gautier /* Stop uMCTL2 before PHY is ready */ 7304156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->dfimisc, 73110a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 7324156d4daSYann Gautier VERBOSE("[0x%lx] dfimisc = 0x%x\n", 7334156d4daSYann Gautier (uintptr_t)&priv->ctl->dfimisc, 7344156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dfimisc)); 73510a511ceSYann Gautier 73610a511ceSYann Gautier set_reg(priv, REG_REG, &config->c_reg); 73710a511ceSYann Gautier 73810a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 73910a511ceSYann Gautier if ((config->c_reg.mstr & 74010a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 74110a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 74210a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mstr\n"); 7434156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->mstr, 74410a511ceSYann Gautier DDRCTRL_MSTR_DLL_OFF_MODE); 7454156d4daSYann Gautier VERBOSE("[0x%lx] mstr = 0x%x\n", 7464156d4daSYann Gautier (uintptr_t)&priv->ctl->mstr, 7474156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mstr)); 74810a511ceSYann Gautier } 74910a511ceSYann Gautier 75010a511ceSYann Gautier set_reg(priv, REG_TIMING, &config->c_timing); 75110a511ceSYann Gautier set_reg(priv, REG_MAP, &config->c_map); 75210a511ceSYann Gautier 75310a511ceSYann Gautier /* Skip CTRL init, SDRAM init is done by PHY PUBL */ 7544156d4daSYann Gautier mmio_clrsetbits_32((uintptr_t)&priv->ctl->init0, 75510a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK, 75610a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL); 7574156d4daSYann Gautier VERBOSE("[0x%lx] init0 = 0x%x\n", 7584156d4daSYann Gautier (uintptr_t)&priv->ctl->init0, 7594156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->init0)); 76010a511ceSYann Gautier 76110a511ceSYann Gautier set_reg(priv, REG_PERF, &config->c_perf); 76210a511ceSYann Gautier 76310a511ceSYann Gautier /* 2. deassert reset signal core_ddrc_rstn, aresetn and presetn */ 76410a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 76510a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 76610a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 76710a511ceSYann Gautier 76810a511ceSYann Gautier /* 76910a511ceSYann Gautier * 3. start PHY init by accessing relevant PUBL registers 77010a511ceSYann Gautier * (DXGCR, DCR, PTR*, MR*, DTPR*) 77110a511ceSYann Gautier */ 77210a511ceSYann Gautier set_reg(priv, REGPHY_REG, &config->p_reg); 77310a511ceSYann Gautier set_reg(priv, REGPHY_TIMING, &config->p_timing); 77410a511ceSYann Gautier 77510a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 77610a511ceSYann Gautier if ((config->c_reg.mstr & 77710a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 77810a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 77910a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mr1\n"); 7804156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->phy->mr1, BIT(0)); 7814156d4daSYann Gautier VERBOSE("[0x%lx] mr1 = 0x%x\n", 7824156d4daSYann Gautier (uintptr_t)&priv->phy->mr1, 7834156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->phy->mr1)); 78410a511ceSYann Gautier } 78510a511ceSYann Gautier 78610a511ceSYann Gautier /* 78710a511ceSYann Gautier * 4. Monitor PHY init status by polling PUBL register PGSR.IDONE 78810a511ceSYann Gautier * Perform DDR PHY DRAM initialization and Gate Training Evaluation 78910a511ceSYann Gautier */ 79010a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 79110a511ceSYann Gautier 79210a511ceSYann Gautier /* 79310a511ceSYann Gautier * 5. Indicate to PUBL that controller performs SDRAM initialization 79410a511ceSYann Gautier * by setting PIR.INIT and PIR CTLDINIT and pool PGSR.IDONE 79510a511ceSYann Gautier * DRAM init is done by PHY, init0.skip_dram.init = 1 79610a511ceSYann Gautier */ 79710a511ceSYann Gautier 79810a511ceSYann Gautier pir = DDRPHYC_PIR_DLLSRST | DDRPHYC_PIR_DLLLOCK | DDRPHYC_PIR_ZCAL | 79910a511ceSYann Gautier DDRPHYC_PIR_ITMSRST | DDRPHYC_PIR_DRAMINIT | DDRPHYC_PIR_ICPC; 80010a511ceSYann Gautier 80110a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 80210a511ceSYann Gautier pir |= DDRPHYC_PIR_DRAMRST; /* Only for DDR3 */ 80310a511ceSYann Gautier } 80410a511ceSYann Gautier 80510a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, pir); 80610a511ceSYann Gautier 80710a511ceSYann Gautier /* 80810a511ceSYann Gautier * 6. SET DFIMISC.dfi_init_complete_en to 1 80910a511ceSYann Gautier * Enable quasi-dynamic register programming. 81010a511ceSYann Gautier */ 81110a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 81210a511ceSYann Gautier 8134156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->dfimisc, 81410a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 8154156d4daSYann Gautier VERBOSE("[0x%lx] dfimisc = 0x%x\n", 8164156d4daSYann Gautier (uintptr_t)&priv->ctl->dfimisc, 8174156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dfimisc)); 81810a511ceSYann Gautier 81910a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 82010a511ceSYann Gautier 82110a511ceSYann Gautier /* 82210a511ceSYann Gautier * 7. Wait for DWC_ddr_umctl2 to move to normal operation mode 82310a511ceSYann Gautier * by monitoring STAT.operating_mode signal 82410a511ceSYann Gautier */ 82510a511ceSYann Gautier 82610a511ceSYann Gautier /* Wait uMCTL2 ready */ 82710a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 82810a511ceSYann Gautier 82910a511ceSYann Gautier /* Switch to DLL OFF mode */ 83010a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DLL_OFF_MODE) != 0U) { 83110a511ceSYann Gautier stm32mp1_ddr3_dll_off(priv); 83210a511ceSYann Gautier } 83310a511ceSYann Gautier 83410a511ceSYann Gautier VERBOSE("DDR DQS training : "); 83510a511ceSYann Gautier 83610a511ceSYann Gautier /* 83710a511ceSYann Gautier * 8. Disable Auto refresh and power down by setting 83810a511ceSYann Gautier * - RFSHCTL3.dis_au_refresh = 1 83910a511ceSYann Gautier * - PWRCTL.powerdown_en = 0 84010a511ceSYann Gautier * - DFIMISC.dfiinit_complete_en = 0 84110a511ceSYann Gautier */ 84210a511ceSYann Gautier stm32mp1_refresh_disable(priv->ctl); 84310a511ceSYann Gautier 84410a511ceSYann Gautier /* 84510a511ceSYann Gautier * 9. Program PUBL PGCR to enable refresh during training 84610a511ceSYann Gautier * and rank to train 84710a511ceSYann Gautier * not done => keep the programed value in PGCR 84810a511ceSYann Gautier */ 84910a511ceSYann Gautier 85010a511ceSYann Gautier /* 85110a511ceSYann Gautier * 10. configure PUBL PIR register to specify which training step 85210a511ceSYann Gautier * to run 8535def13ebSNicolas Le Bayon * RVTRN is executed only on LPDDR2/LPDDR3 85410a511ceSYann Gautier */ 8555def13ebSNicolas Le Bayon pir = DDRPHYC_PIR_QSTRN; 8565def13ebSNicolas Le Bayon if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) == 0U) { 8575def13ebSNicolas Le Bayon pir |= DDRPHYC_PIR_RVTRN; 8585def13ebSNicolas Le Bayon } 8595def13ebSNicolas Le Bayon 8605def13ebSNicolas Le Bayon stm32mp1_ddrphy_init(priv->phy, pir); 86110a511ceSYann Gautier 86210a511ceSYann Gautier /* 11. monitor PUB PGSR.IDONE to poll cpmpletion of training sequence */ 86310a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 86410a511ceSYann Gautier 86510a511ceSYann Gautier /* 86610a511ceSYann Gautier * 12. set back registers in step 8 to the orginal values if desidered 86710a511ceSYann Gautier */ 86810a511ceSYann Gautier stm32mp1_refresh_restore(priv->ctl, config->c_reg.rfshctl3, 86910a511ceSYann Gautier config->c_reg.pwrctl); 87010a511ceSYann Gautier 87110a511ceSYann Gautier /* Enable uMCTL2 AXI port 0 */ 8724156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->pctrl_0, 8734156d4daSYann Gautier DDRCTRL_PCTRL_N_PORT_EN); 8744156d4daSYann Gautier VERBOSE("[0x%lx] pctrl_0 = 0x%x\n", 8754156d4daSYann Gautier (uintptr_t)&priv->ctl->pctrl_0, 8764156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->pctrl_0)); 87710a511ceSYann Gautier 878*88f4fb8fSYann Gautier #if STM32MP_DDR_DUAL_AXI_PORT 87910a511ceSYann Gautier /* Enable uMCTL2 AXI port 1 */ 8804156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->pctrl_1, 8814156d4daSYann Gautier DDRCTRL_PCTRL_N_PORT_EN); 8824156d4daSYann Gautier VERBOSE("[0x%lx] pctrl_1 = 0x%x\n", 8834156d4daSYann Gautier (uintptr_t)&priv->ctl->pctrl_1, 8844156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->pctrl_1)); 885*88f4fb8fSYann Gautier #endif 88610a511ceSYann Gautier } 887