110a511ceSYann Gautier /* 210a511ceSYann Gautier * Copyright (C) 2018, STMicroelectronics - All Rights Reserved 310a511ceSYann Gautier * 410a511ceSYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 510a511ceSYann Gautier */ 610a511ceSYann Gautier 709d40e0eSAntonio Nino Diaz #include <stddef.h> 809d40e0eSAntonio Nino Diaz 9*6e6ab282SYann Gautier #include <platform_def.h> 10*6e6ab282SYann Gautier 1110a511ceSYann Gautier #include <arch.h> 1210a511ceSYann Gautier #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr_regs.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pmic.h> 1909d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h> 2210a511ceSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 2309d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2409d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2509d40e0eSAntonio Nino Diaz 2610a511ceSYann Gautier struct reg_desc { 2710a511ceSYann Gautier const char *name; 2810a511ceSYann Gautier uint16_t offset; /* Offset for base address */ 2910a511ceSYann Gautier uint8_t par_offset; /* Offset for parameter array */ 3010a511ceSYann Gautier }; 3110a511ceSYann Gautier 3210a511ceSYann Gautier #define INVALID_OFFSET 0xFFU 3310a511ceSYann Gautier 3410a511ceSYann Gautier #define TIMESLOT_1US (plat_get_syscnt_freq2() / 1000000U) 3510a511ceSYann Gautier 3610a511ceSYann Gautier #define DDRCTL_REG(x, y) \ 3710a511ceSYann Gautier { \ 3810a511ceSYann Gautier .name = #x, \ 3910a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 4010a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 4110a511ceSYann Gautier } 4210a511ceSYann Gautier 4310a511ceSYann Gautier #define DDRPHY_REG(x, y) \ 4410a511ceSYann Gautier { \ 4510a511ceSYann Gautier .name = #x, \ 4610a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 4710a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 4810a511ceSYann Gautier } 4910a511ceSYann Gautier 5010a511ceSYann Gautier #define DDRCTL_REG_REG(x) DDRCTL_REG(x, stm32mp1_ddrctrl_reg) 5110a511ceSYann Gautier static const struct reg_desc ddr_reg[] = { 5210a511ceSYann Gautier DDRCTL_REG_REG(mstr), 5310a511ceSYann Gautier DDRCTL_REG_REG(mrctrl0), 5410a511ceSYann Gautier DDRCTL_REG_REG(mrctrl1), 5510a511ceSYann Gautier DDRCTL_REG_REG(derateen), 5610a511ceSYann Gautier DDRCTL_REG_REG(derateint), 5710a511ceSYann Gautier DDRCTL_REG_REG(pwrctl), 5810a511ceSYann Gautier DDRCTL_REG_REG(pwrtmg), 5910a511ceSYann Gautier DDRCTL_REG_REG(hwlpctl), 6010a511ceSYann Gautier DDRCTL_REG_REG(rfshctl0), 6110a511ceSYann Gautier DDRCTL_REG_REG(rfshctl3), 6210a511ceSYann Gautier DDRCTL_REG_REG(crcparctl0), 6310a511ceSYann Gautier DDRCTL_REG_REG(zqctl0), 6410a511ceSYann Gautier DDRCTL_REG_REG(dfitmg0), 6510a511ceSYann Gautier DDRCTL_REG_REG(dfitmg1), 6610a511ceSYann Gautier DDRCTL_REG_REG(dfilpcfg0), 6710a511ceSYann Gautier DDRCTL_REG_REG(dfiupd0), 6810a511ceSYann Gautier DDRCTL_REG_REG(dfiupd1), 6910a511ceSYann Gautier DDRCTL_REG_REG(dfiupd2), 7010a511ceSYann Gautier DDRCTL_REG_REG(dfiphymstr), 7110a511ceSYann Gautier DDRCTL_REG_REG(odtmap), 7210a511ceSYann Gautier DDRCTL_REG_REG(dbg0), 7310a511ceSYann Gautier DDRCTL_REG_REG(dbg1), 7410a511ceSYann Gautier DDRCTL_REG_REG(dbgcmd), 7510a511ceSYann Gautier DDRCTL_REG_REG(poisoncfg), 7610a511ceSYann Gautier DDRCTL_REG_REG(pccfg), 7710a511ceSYann Gautier }; 7810a511ceSYann Gautier 7910a511ceSYann Gautier #define DDRCTL_REG_TIMING(x) DDRCTL_REG(x, stm32mp1_ddrctrl_timing) 8010a511ceSYann Gautier static const struct reg_desc ddr_timing[] = { 8110a511ceSYann Gautier DDRCTL_REG_TIMING(rfshtmg), 8210a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg0), 8310a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg1), 8410a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg2), 8510a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg3), 8610a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg4), 8710a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg5), 8810a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg6), 8910a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg7), 9010a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg8), 9110a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg14), 9210a511ceSYann Gautier DDRCTL_REG_TIMING(odtcfg), 9310a511ceSYann Gautier }; 9410a511ceSYann Gautier 9510a511ceSYann Gautier #define DDRCTL_REG_MAP(x) DDRCTL_REG(x, stm32mp1_ddrctrl_map) 9610a511ceSYann Gautier static const struct reg_desc ddr_map[] = { 9710a511ceSYann Gautier DDRCTL_REG_MAP(addrmap1), 9810a511ceSYann Gautier DDRCTL_REG_MAP(addrmap2), 9910a511ceSYann Gautier DDRCTL_REG_MAP(addrmap3), 10010a511ceSYann Gautier DDRCTL_REG_MAP(addrmap4), 10110a511ceSYann Gautier DDRCTL_REG_MAP(addrmap5), 10210a511ceSYann Gautier DDRCTL_REG_MAP(addrmap6), 10310a511ceSYann Gautier DDRCTL_REG_MAP(addrmap9), 10410a511ceSYann Gautier DDRCTL_REG_MAP(addrmap10), 10510a511ceSYann Gautier DDRCTL_REG_MAP(addrmap11), 10610a511ceSYann Gautier }; 10710a511ceSYann Gautier 10810a511ceSYann Gautier #define DDRCTL_REG_PERF(x) DDRCTL_REG(x, stm32mp1_ddrctrl_perf) 10910a511ceSYann Gautier static const struct reg_desc ddr_perf[] = { 11010a511ceSYann Gautier DDRCTL_REG_PERF(sched), 11110a511ceSYann Gautier DDRCTL_REG_PERF(sched1), 11210a511ceSYann Gautier DDRCTL_REG_PERF(perfhpr1), 11310a511ceSYann Gautier DDRCTL_REG_PERF(perflpr1), 11410a511ceSYann Gautier DDRCTL_REG_PERF(perfwr1), 11510a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_0), 11610a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_0), 11710a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_0), 11810a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_0), 11910a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_0), 12010a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_0), 12110a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_1), 12210a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_1), 12310a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_1), 12410a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_1), 12510a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_1), 12610a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_1), 12710a511ceSYann Gautier }; 12810a511ceSYann Gautier 12910a511ceSYann Gautier #define DDRPHY_REG_REG(x) DDRPHY_REG(x, stm32mp1_ddrphy_reg) 13010a511ceSYann Gautier static const struct reg_desc ddrphy_reg[] = { 13110a511ceSYann Gautier DDRPHY_REG_REG(pgcr), 13210a511ceSYann Gautier DDRPHY_REG_REG(aciocr), 13310a511ceSYann Gautier DDRPHY_REG_REG(dxccr), 13410a511ceSYann Gautier DDRPHY_REG_REG(dsgcr), 13510a511ceSYann Gautier DDRPHY_REG_REG(dcr), 13610a511ceSYann Gautier DDRPHY_REG_REG(odtcr), 13710a511ceSYann Gautier DDRPHY_REG_REG(zq0cr1), 13810a511ceSYann Gautier DDRPHY_REG_REG(dx0gcr), 13910a511ceSYann Gautier DDRPHY_REG_REG(dx1gcr), 14010a511ceSYann Gautier DDRPHY_REG_REG(dx2gcr), 14110a511ceSYann Gautier DDRPHY_REG_REG(dx3gcr), 14210a511ceSYann Gautier }; 14310a511ceSYann Gautier 14410a511ceSYann Gautier #define DDRPHY_REG_TIMING(x) DDRPHY_REG(x, stm32mp1_ddrphy_timing) 14510a511ceSYann Gautier static const struct reg_desc ddrphy_timing[] = { 14610a511ceSYann Gautier DDRPHY_REG_TIMING(ptr0), 14710a511ceSYann Gautier DDRPHY_REG_TIMING(ptr1), 14810a511ceSYann Gautier DDRPHY_REG_TIMING(ptr2), 14910a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr0), 15010a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr1), 15110a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr2), 15210a511ceSYann Gautier DDRPHY_REG_TIMING(mr0), 15310a511ceSYann Gautier DDRPHY_REG_TIMING(mr1), 15410a511ceSYann Gautier DDRPHY_REG_TIMING(mr2), 15510a511ceSYann Gautier DDRPHY_REG_TIMING(mr3), 15610a511ceSYann Gautier }; 15710a511ceSYann Gautier 15810a511ceSYann Gautier #define DDRPHY_REG_CAL(x) DDRPHY_REG(x, stm32mp1_ddrphy_cal) 15910a511ceSYann Gautier static const struct reg_desc ddrphy_cal[] = { 16010a511ceSYann Gautier DDRPHY_REG_CAL(dx0dllcr), 16110a511ceSYann Gautier DDRPHY_REG_CAL(dx0dqtr), 16210a511ceSYann Gautier DDRPHY_REG_CAL(dx0dqstr), 16310a511ceSYann Gautier DDRPHY_REG_CAL(dx1dllcr), 16410a511ceSYann Gautier DDRPHY_REG_CAL(dx1dqtr), 16510a511ceSYann Gautier DDRPHY_REG_CAL(dx1dqstr), 16610a511ceSYann Gautier DDRPHY_REG_CAL(dx2dllcr), 16710a511ceSYann Gautier DDRPHY_REG_CAL(dx2dqtr), 16810a511ceSYann Gautier DDRPHY_REG_CAL(dx2dqstr), 16910a511ceSYann Gautier DDRPHY_REG_CAL(dx3dllcr), 17010a511ceSYann Gautier DDRPHY_REG_CAL(dx3dqtr), 17110a511ceSYann Gautier DDRPHY_REG_CAL(dx3dqstr), 17210a511ceSYann Gautier }; 17310a511ceSYann Gautier 17410a511ceSYann Gautier #define DDR_REG_DYN(x) \ 17510a511ceSYann Gautier { \ 17610a511ceSYann Gautier .name = #x, \ 17710a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 17810a511ceSYann Gautier .par_offset = INVALID_OFFSET \ 17910a511ceSYann Gautier } 18010a511ceSYann Gautier 18110a511ceSYann Gautier static const struct reg_desc ddr_dyn[] = { 18210a511ceSYann Gautier DDR_REG_DYN(stat), 18310a511ceSYann Gautier DDR_REG_DYN(init0), 18410a511ceSYann Gautier DDR_REG_DYN(dfimisc), 18510a511ceSYann Gautier DDR_REG_DYN(dfistat), 18610a511ceSYann Gautier DDR_REG_DYN(swctl), 18710a511ceSYann Gautier DDR_REG_DYN(swstat), 18810a511ceSYann Gautier DDR_REG_DYN(pctrl_0), 18910a511ceSYann Gautier DDR_REG_DYN(pctrl_1), 19010a511ceSYann Gautier }; 19110a511ceSYann Gautier 19210a511ceSYann Gautier #define DDRPHY_REG_DYN(x) \ 19310a511ceSYann Gautier { \ 19410a511ceSYann Gautier .name = #x, \ 19510a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 19610a511ceSYann Gautier .par_offset = INVALID_OFFSET \ 19710a511ceSYann Gautier } 19810a511ceSYann Gautier 19910a511ceSYann Gautier static const struct reg_desc ddrphy_dyn[] = { 20010a511ceSYann Gautier DDRPHY_REG_DYN(pir), 20110a511ceSYann Gautier DDRPHY_REG_DYN(pgsr), 20210a511ceSYann Gautier }; 20310a511ceSYann Gautier 20410a511ceSYann Gautier enum reg_type { 20510a511ceSYann Gautier REG_REG, 20610a511ceSYann Gautier REG_TIMING, 20710a511ceSYann Gautier REG_PERF, 20810a511ceSYann Gautier REG_MAP, 20910a511ceSYann Gautier REGPHY_REG, 21010a511ceSYann Gautier REGPHY_TIMING, 21110a511ceSYann Gautier REGPHY_CAL, 21210a511ceSYann Gautier /* 21310a511ceSYann Gautier * Dynamic registers => managed in driver or not changed, 21410a511ceSYann Gautier * can be dumped in interactive mode. 21510a511ceSYann Gautier */ 21610a511ceSYann Gautier REG_DYN, 21710a511ceSYann Gautier REGPHY_DYN, 21810a511ceSYann Gautier REG_TYPE_NB 21910a511ceSYann Gautier }; 22010a511ceSYann Gautier 22110a511ceSYann Gautier enum base_type { 22210a511ceSYann Gautier DDR_BASE, 22310a511ceSYann Gautier DDRPHY_BASE, 22410a511ceSYann Gautier NONE_BASE 22510a511ceSYann Gautier }; 22610a511ceSYann Gautier 22710a511ceSYann Gautier struct ddr_reg_info { 22810a511ceSYann Gautier const char *name; 22910a511ceSYann Gautier const struct reg_desc *desc; 23010a511ceSYann Gautier uint8_t size; 23110a511ceSYann Gautier enum base_type base; 23210a511ceSYann Gautier }; 23310a511ceSYann Gautier 23410a511ceSYann Gautier static const struct ddr_reg_info ddr_registers[REG_TYPE_NB] = { 23510a511ceSYann Gautier [REG_REG] = { 23610a511ceSYann Gautier "static", ddr_reg, ARRAY_SIZE(ddr_reg), DDR_BASE 23710a511ceSYann Gautier }, 23810a511ceSYann Gautier [REG_TIMING] = { 23910a511ceSYann Gautier "timing", ddr_timing, ARRAY_SIZE(ddr_timing), DDR_BASE 24010a511ceSYann Gautier }, 24110a511ceSYann Gautier [REG_PERF] = { 24210a511ceSYann Gautier "perf", ddr_perf, ARRAY_SIZE(ddr_perf), DDR_BASE 24310a511ceSYann Gautier }, 24410a511ceSYann Gautier [REG_MAP] = { 24510a511ceSYann Gautier "map", ddr_map, ARRAY_SIZE(ddr_map), DDR_BASE 24610a511ceSYann Gautier }, 24710a511ceSYann Gautier [REGPHY_REG] = { 24810a511ceSYann Gautier "static", ddrphy_reg, ARRAY_SIZE(ddrphy_reg), DDRPHY_BASE 24910a511ceSYann Gautier }, 25010a511ceSYann Gautier [REGPHY_TIMING] = { 25110a511ceSYann Gautier "timing", ddrphy_timing, ARRAY_SIZE(ddrphy_timing), DDRPHY_BASE 25210a511ceSYann Gautier }, 25310a511ceSYann Gautier [REGPHY_CAL] = { 25410a511ceSYann Gautier "cal", ddrphy_cal, ARRAY_SIZE(ddrphy_cal), DDRPHY_BASE 25510a511ceSYann Gautier }, 25610a511ceSYann Gautier [REG_DYN] = { 25710a511ceSYann Gautier "dyn", ddr_dyn, ARRAY_SIZE(ddr_dyn), DDR_BASE 25810a511ceSYann Gautier }, 25910a511ceSYann Gautier [REGPHY_DYN] = { 26010a511ceSYann Gautier "dyn", ddrphy_dyn, ARRAY_SIZE(ddrphy_dyn), DDRPHY_BASE 26110a511ceSYann Gautier }, 26210a511ceSYann Gautier }; 26310a511ceSYann Gautier 26410a511ceSYann Gautier static uint32_t get_base_addr(const struct ddr_info *priv, enum base_type base) 26510a511ceSYann Gautier { 26610a511ceSYann Gautier if (base == DDRPHY_BASE) { 26710a511ceSYann Gautier return (uint32_t)priv->phy; 26810a511ceSYann Gautier } else { 26910a511ceSYann Gautier return (uint32_t)priv->ctl; 27010a511ceSYann Gautier } 27110a511ceSYann Gautier } 27210a511ceSYann Gautier 27310a511ceSYann Gautier static void set_reg(const struct ddr_info *priv, 27410a511ceSYann Gautier enum reg_type type, 27510a511ceSYann Gautier const void *param) 27610a511ceSYann Gautier { 27710a511ceSYann Gautier unsigned int i; 27810a511ceSYann Gautier unsigned int *ptr, value; 27910a511ceSYann Gautier enum base_type base = ddr_registers[type].base; 28010a511ceSYann Gautier uint32_t base_addr = get_base_addr(priv, base); 28110a511ceSYann Gautier const struct reg_desc *desc = ddr_registers[type].desc; 28210a511ceSYann Gautier 28310a511ceSYann Gautier VERBOSE("init %s\n", ddr_registers[type].name); 28410a511ceSYann Gautier for (i = 0; i < ddr_registers[type].size; i++) { 28510a511ceSYann Gautier ptr = (unsigned int *)(base_addr + desc[i].offset); 28610a511ceSYann Gautier if (desc[i].par_offset == INVALID_OFFSET) { 28710a511ceSYann Gautier ERROR("invalid parameter offset for %s", desc[i].name); 28810a511ceSYann Gautier panic(); 28910a511ceSYann Gautier } else { 29010a511ceSYann Gautier value = *((uint32_t *)((uint32_t)param + 29110a511ceSYann Gautier desc[i].par_offset)); 29210a511ceSYann Gautier mmio_write_32((uint32_t)ptr, value); 29310a511ceSYann Gautier } 29410a511ceSYann Gautier } 29510a511ceSYann Gautier } 29610a511ceSYann Gautier 29710a511ceSYann Gautier static void stm32mp1_ddrphy_idone_wait(struct stm32mp1_ddrphy *phy) 29810a511ceSYann Gautier { 29910a511ceSYann Gautier uint32_t pgsr; 30010a511ceSYann Gautier int error = 0; 30110a511ceSYann Gautier unsigned long start; 30210a511ceSYann Gautier unsigned long time0, time; 30310a511ceSYann Gautier 30410a511ceSYann Gautier start = get_timer(0); 30510a511ceSYann Gautier time0 = start; 30610a511ceSYann Gautier 30710a511ceSYann Gautier do { 30810a511ceSYann Gautier pgsr = mmio_read_32((uint32_t)&phy->pgsr); 30910a511ceSYann Gautier time = get_timer(start); 31010a511ceSYann Gautier if (time != time0) { 31110a511ceSYann Gautier VERBOSE(" > [0x%x] pgsr = 0x%x &\n", 31210a511ceSYann Gautier (uint32_t)&phy->pgsr, pgsr); 31310a511ceSYann Gautier VERBOSE(" [0x%x] pir = 0x%x (time=%x)\n", 31410a511ceSYann Gautier (uint32_t)&phy->pir, 31510a511ceSYann Gautier mmio_read_32((uint32_t)&phy->pir), 31610a511ceSYann Gautier (uint32_t)time); 31710a511ceSYann Gautier } 31810a511ceSYann Gautier 31910a511ceSYann Gautier time0 = time; 32010a511ceSYann Gautier if (time > plat_get_syscnt_freq2()) { 32110a511ceSYann Gautier panic(); 32210a511ceSYann Gautier } 32310a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTERR) != 0U) { 32410a511ceSYann Gautier VERBOSE("DQS Gate Trainig Error\n"); 32510a511ceSYann Gautier error++; 32610a511ceSYann Gautier } 32710a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTIERR) != 0U) { 32810a511ceSYann Gautier VERBOSE("DQS Gate Trainig Intermittent Error\n"); 32910a511ceSYann Gautier error++; 33010a511ceSYann Gautier } 33110a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DFTERR) != 0U) { 33210a511ceSYann Gautier VERBOSE("DQS Drift Error\n"); 33310a511ceSYann Gautier error++; 33410a511ceSYann Gautier } 33510a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVERR) != 0U) { 33610a511ceSYann Gautier VERBOSE("Read Valid Training Error\n"); 33710a511ceSYann Gautier error++; 33810a511ceSYann Gautier } 33910a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVEIRR) != 0U) { 34010a511ceSYann Gautier VERBOSE("Read Valid Training Intermittent Error\n"); 34110a511ceSYann Gautier error++; 34210a511ceSYann Gautier } 34310a511ceSYann Gautier } while ((pgsr & DDRPHYC_PGSR_IDONE) == 0U && error == 0); 34410a511ceSYann Gautier VERBOSE("\n[0x%x] pgsr = 0x%x\n", 34510a511ceSYann Gautier (uint32_t)&phy->pgsr, pgsr); 34610a511ceSYann Gautier } 34710a511ceSYann Gautier 34810a511ceSYann Gautier static void stm32mp1_ddrphy_init(struct stm32mp1_ddrphy *phy, uint32_t pir) 34910a511ceSYann Gautier { 35010a511ceSYann Gautier uint32_t pir_init = pir | DDRPHYC_PIR_INIT; 35110a511ceSYann Gautier 35210a511ceSYann Gautier mmio_write_32((uint32_t)&phy->pir, pir_init); 35310a511ceSYann Gautier VERBOSE("[0x%x] pir = 0x%x -> 0x%x\n", 35410a511ceSYann Gautier (uint32_t)&phy->pir, pir_init, 35510a511ceSYann Gautier mmio_read_32((uint32_t)&phy->pir)); 35610a511ceSYann Gautier 35710a511ceSYann Gautier /* Need to wait 10 configuration clock before start polling */ 35810a511ceSYann Gautier udelay(10); 35910a511ceSYann Gautier 36010a511ceSYann Gautier /* Wait DRAM initialization and Gate Training Evaluation complete */ 36110a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(phy); 36210a511ceSYann Gautier } 36310a511ceSYann Gautier 36410a511ceSYann Gautier /* Start quasi dynamic register update */ 36510a511ceSYann Gautier static void stm32mp1_start_sw_done(struct stm32mp1_ddrctl *ctl) 36610a511ceSYann Gautier { 36710a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 36810a511ceSYann Gautier VERBOSE("[0x%x] swctl = 0x%x\n", 36910a511ceSYann Gautier (uint32_t)&ctl->swctl, mmio_read_32((uint32_t)&ctl->swctl)); 37010a511ceSYann Gautier } 37110a511ceSYann Gautier 37210a511ceSYann Gautier /* Wait quasi dynamic register update */ 37310a511ceSYann Gautier static void stm32mp1_wait_sw_done_ack(struct stm32mp1_ddrctl *ctl) 37410a511ceSYann Gautier { 37510a511ceSYann Gautier unsigned long start; 37610a511ceSYann Gautier uint32_t swstat; 37710a511ceSYann Gautier 37810a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 37910a511ceSYann Gautier VERBOSE("[0x%x] swctl = 0x%x\n", 38010a511ceSYann Gautier (uint32_t)&ctl->swctl, mmio_read_32((uint32_t)&ctl->swctl)); 38110a511ceSYann Gautier 38210a511ceSYann Gautier start = get_timer(0); 38310a511ceSYann Gautier do { 38410a511ceSYann Gautier swstat = mmio_read_32((uint32_t)&ctl->swstat); 38510a511ceSYann Gautier VERBOSE("[0x%x] swstat = 0x%x ", 38610a511ceSYann Gautier (uint32_t)&ctl->swstat, swstat); 38710a511ceSYann Gautier VERBOSE("timer in ms 0x%x = start 0x%lx\r", 38810a511ceSYann Gautier get_timer(0), start); 38910a511ceSYann Gautier if (get_timer(start) > plat_get_syscnt_freq2()) { 39010a511ceSYann Gautier panic(); 39110a511ceSYann Gautier } 39210a511ceSYann Gautier } while ((swstat & DDRCTRL_SWSTAT_SW_DONE_ACK) == 0U); 39310a511ceSYann Gautier 39410a511ceSYann Gautier VERBOSE("[0x%x] swstat = 0x%x\n", 39510a511ceSYann Gautier (uint32_t)&ctl->swstat, swstat); 39610a511ceSYann Gautier } 39710a511ceSYann Gautier 39810a511ceSYann Gautier /* Wait quasi dynamic register update */ 39910a511ceSYann Gautier static void stm32mp1_wait_operating_mode(struct ddr_info *priv, uint32_t mode) 40010a511ceSYann Gautier { 40110a511ceSYann Gautier unsigned long start; 40210a511ceSYann Gautier uint32_t stat; 40310a511ceSYann Gautier uint32_t operating_mode; 40410a511ceSYann Gautier uint32_t selref_type; 40510a511ceSYann Gautier int break_loop = 0; 40610a511ceSYann Gautier 40710a511ceSYann Gautier start = get_timer(0); 40810a511ceSYann Gautier for ( ; ; ) { 40910a511ceSYann Gautier stat = mmio_read_32((uint32_t)&priv->ctl->stat); 41010a511ceSYann Gautier operating_mode = stat & DDRCTRL_STAT_OPERATING_MODE_MASK; 41110a511ceSYann Gautier selref_type = stat & DDRCTRL_STAT_SELFREF_TYPE_MASK; 41210a511ceSYann Gautier VERBOSE("[0x%x] stat = 0x%x\n", 41310a511ceSYann Gautier (uint32_t)&priv->ctl->stat, stat); 41410a511ceSYann Gautier VERBOSE("timer in ms 0x%x = start 0x%lx\r", 41510a511ceSYann Gautier get_timer(0), start); 41610a511ceSYann Gautier if (get_timer(start) > plat_get_syscnt_freq2()) { 41710a511ceSYann Gautier panic(); 41810a511ceSYann Gautier } 41910a511ceSYann Gautier 42010a511ceSYann Gautier if (mode == DDRCTRL_STAT_OPERATING_MODE_SR) { 42110a511ceSYann Gautier /* 42210a511ceSYann Gautier * Self-refresh due to software 42310a511ceSYann Gautier * => checking also STAT.selfref_type. 42410a511ceSYann Gautier */ 42510a511ceSYann Gautier if ((operating_mode == 42610a511ceSYann Gautier DDRCTRL_STAT_OPERATING_MODE_SR) && 42710a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_SR)) { 42810a511ceSYann Gautier break_loop = 1; 42910a511ceSYann Gautier } 43010a511ceSYann Gautier } else if (operating_mode == mode) { 43110a511ceSYann Gautier break_loop = 1; 43210a511ceSYann Gautier } else if ((mode == DDRCTRL_STAT_OPERATING_MODE_NORMAL) && 43310a511ceSYann Gautier (operating_mode == DDRCTRL_STAT_OPERATING_MODE_SR) && 43410a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_ASR)) { 43510a511ceSYann Gautier /* Normal mode: handle also automatic self refresh */ 43610a511ceSYann Gautier break_loop = 1; 43710a511ceSYann Gautier } 43810a511ceSYann Gautier 43910a511ceSYann Gautier if (break_loop == 1) { 44010a511ceSYann Gautier break; 44110a511ceSYann Gautier } 44210a511ceSYann Gautier } 44310a511ceSYann Gautier 44410a511ceSYann Gautier VERBOSE("[0x%x] stat = 0x%x\n", 44510a511ceSYann Gautier (uint32_t)&priv->ctl->stat, stat); 44610a511ceSYann Gautier } 44710a511ceSYann Gautier 44810a511ceSYann Gautier /* Mode Register Writes (MRW or MRS) */ 44910a511ceSYann Gautier static void stm32mp1_mode_register_write(struct ddr_info *priv, uint8_t addr, 45010a511ceSYann Gautier uint32_t data) 45110a511ceSYann Gautier { 45210a511ceSYann Gautier uint32_t mrctrl0; 45310a511ceSYann Gautier 45410a511ceSYann Gautier VERBOSE("MRS: %d = %x\n", addr, data); 45510a511ceSYann Gautier 45610a511ceSYann Gautier /* 45710a511ceSYann Gautier * 1. Poll MRSTAT.mr_wr_busy until it is '0'. 45810a511ceSYann Gautier * This checks that there is no outstanding MR transaction. 45910a511ceSYann Gautier * No write should be performed to MRCTRL0 and MRCTRL1 46010a511ceSYann Gautier * if MRSTAT.mr_wr_busy = 1. 46110a511ceSYann Gautier */ 46210a511ceSYann Gautier while ((mmio_read_32((uint32_t)&priv->ctl->mrstat) & 46310a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 46410a511ceSYann Gautier ; 46510a511ceSYann Gautier } 46610a511ceSYann Gautier 46710a511ceSYann Gautier /* 46810a511ceSYann Gautier * 2. Write the MRCTRL0.mr_type, MRCTRL0.mr_addr, MRCTRL0.mr_rank 46910a511ceSYann Gautier * and (for MRWs) MRCTRL1.mr_data to define the MR transaction. 47010a511ceSYann Gautier */ 47110a511ceSYann Gautier mrctrl0 = DDRCTRL_MRCTRL0_MR_TYPE_WRITE | 47210a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_RANK_ALL | 47310a511ceSYann Gautier (((uint32_t)addr << DDRCTRL_MRCTRL0_MR_ADDR_SHIFT) & 47410a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_ADDR_MASK); 47510a511ceSYann Gautier mmio_write_32((uint32_t)&priv->ctl->mrctrl0, mrctrl0); 47610a511ceSYann Gautier VERBOSE("[0x%x] mrctrl0 = 0x%x (0x%x)\n", 47710a511ceSYann Gautier (uint32_t)&priv->ctl->mrctrl0, 47810a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mrctrl0), mrctrl0); 47910a511ceSYann Gautier mmio_write_32((uint32_t)&priv->ctl->mrctrl1, data); 48010a511ceSYann Gautier VERBOSE("[0x%x] mrctrl1 = 0x%x\n", 48110a511ceSYann Gautier (uint32_t)&priv->ctl->mrctrl1, 48210a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mrctrl1)); 48310a511ceSYann Gautier 48410a511ceSYann Gautier /* 48510a511ceSYann Gautier * 3. In a separate APB transaction, write the MRCTRL0.mr_wr to 1. This 48610a511ceSYann Gautier * bit is self-clearing, and triggers the MR transaction. 48710a511ceSYann Gautier * The uMCTL2 then asserts the MRSTAT.mr_wr_busy while it performs 48810a511ceSYann Gautier * the MR transaction to SDRAM, and no further access can be 48910a511ceSYann Gautier * initiated until it is deasserted. 49010a511ceSYann Gautier */ 49110a511ceSYann Gautier mrctrl0 |= DDRCTRL_MRCTRL0_MR_WR; 49210a511ceSYann Gautier mmio_write_32((uint32_t)&priv->ctl->mrctrl0, mrctrl0); 49310a511ceSYann Gautier 49410a511ceSYann Gautier while ((mmio_read_32((uint32_t)&priv->ctl->mrstat) & 49510a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 49610a511ceSYann Gautier ; 49710a511ceSYann Gautier } 49810a511ceSYann Gautier 49910a511ceSYann Gautier VERBOSE("[0x%x] mrctrl0 = 0x%x\n", 50010a511ceSYann Gautier (uint32_t)&priv->ctl->mrctrl0, mrctrl0); 50110a511ceSYann Gautier } 50210a511ceSYann Gautier 50310a511ceSYann Gautier /* Switch DDR3 from DLL-on to DLL-off */ 50410a511ceSYann Gautier static void stm32mp1_ddr3_dll_off(struct ddr_info *priv) 50510a511ceSYann Gautier { 50610a511ceSYann Gautier uint32_t mr1 = mmio_read_32((uint32_t)&priv->phy->mr1); 50710a511ceSYann Gautier uint32_t mr2 = mmio_read_32((uint32_t)&priv->phy->mr2); 50810a511ceSYann Gautier uint32_t dbgcam; 50910a511ceSYann Gautier 51010a511ceSYann Gautier VERBOSE("mr1: 0x%x\n", mr1); 51110a511ceSYann Gautier VERBOSE("mr2: 0x%x\n", mr2); 51210a511ceSYann Gautier 51310a511ceSYann Gautier /* 51410a511ceSYann Gautier * 1. Set the DBG1.dis_hif = 1. 51510a511ceSYann Gautier * This prevents further reads/writes being received on the HIF. 51610a511ceSYann Gautier */ 51710a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 51810a511ceSYann Gautier VERBOSE("[0x%x] dbg1 = 0x%x\n", 51910a511ceSYann Gautier (uint32_t)&priv->ctl->dbg1, 52010a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dbg1)); 52110a511ceSYann Gautier 52210a511ceSYann Gautier /* 52310a511ceSYann Gautier * 2. Ensure all commands have been flushed from the uMCTL2 by polling 52410a511ceSYann Gautier * DBGCAM.wr_data_pipeline_empty = 1, 52510a511ceSYann Gautier * DBGCAM.rd_data_pipeline_empty = 1, 52610a511ceSYann Gautier * DBGCAM.dbg_wr_q_depth = 0 , 52710a511ceSYann Gautier * DBGCAM.dbg_lpr_q_depth = 0, and 52810a511ceSYann Gautier * DBGCAM.dbg_hpr_q_depth = 0. 52910a511ceSYann Gautier */ 53010a511ceSYann Gautier do { 53110a511ceSYann Gautier dbgcam = mmio_read_32((uint32_t)&priv->ctl->dbgcam); 53210a511ceSYann Gautier VERBOSE("[0x%x] dbgcam = 0x%x\n", 53310a511ceSYann Gautier (uint32_t)&priv->ctl->dbgcam, dbgcam); 53410a511ceSYann Gautier } while ((((dbgcam & DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY) == 53510a511ceSYann Gautier DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)) && 53610a511ceSYann Gautier ((dbgcam & DDRCTRL_DBGCAM_DBG_Q_DEPTH) == 0U)); 53710a511ceSYann Gautier 53810a511ceSYann Gautier /* 53910a511ceSYann Gautier * 3. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 54010a511ceSYann Gautier * to disable RTT_NOM: 54110a511ceSYann Gautier * a. DDR3: Write to MR1[9], MR1[6] and MR1[2] 54210a511ceSYann Gautier * b. DDR4: Write to MR1[10:8] 54310a511ceSYann Gautier */ 54410a511ceSYann Gautier mr1 &= ~(BIT(9) | BIT(6) | BIT(2)); 54510a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 54610a511ceSYann Gautier 54710a511ceSYann Gautier /* 54810a511ceSYann Gautier * 4. For DDR4 only: Perform an MRS command 54910a511ceSYann Gautier * (using MRCTRL0 and MRCTRL1 registers) to write to MR5[8:6] 55010a511ceSYann Gautier * to disable RTT_PARK 55110a511ceSYann Gautier */ 55210a511ceSYann Gautier 55310a511ceSYann Gautier /* 55410a511ceSYann Gautier * 5. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 55510a511ceSYann Gautier * to write to MR2[10:9], to disable RTT_WR 55610a511ceSYann Gautier * (and therefore disable dynamic ODT). 55710a511ceSYann Gautier * This applies for both DDR3 and DDR4. 55810a511ceSYann Gautier */ 55910a511ceSYann Gautier mr2 &= ~GENMASK(10, 9); 56010a511ceSYann Gautier stm32mp1_mode_register_write(priv, 2, mr2); 56110a511ceSYann Gautier 56210a511ceSYann Gautier /* 56310a511ceSYann Gautier * 6. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 56410a511ceSYann Gautier * to disable the DLL. The timing of this MRS is automatically 56510a511ceSYann Gautier * handled by the uMCTL2. 56610a511ceSYann Gautier * a. DDR3: Write to MR1[0] 56710a511ceSYann Gautier * b. DDR4: Write to MR1[0] 56810a511ceSYann Gautier */ 56910a511ceSYann Gautier mr1 |= BIT(0); 57010a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 57110a511ceSYann Gautier 57210a511ceSYann Gautier /* 57310a511ceSYann Gautier * 7. Put the SDRAM into self-refresh mode by setting 57410a511ceSYann Gautier * PWRCTL.selfref_sw = 1, and polling STAT.operating_mode to ensure 57510a511ceSYann Gautier * the DDRC has entered self-refresh. 57610a511ceSYann Gautier */ 57710a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->pwrctl, 57810a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 57910a511ceSYann Gautier VERBOSE("[0x%x] pwrctl = 0x%x\n", 58010a511ceSYann Gautier (uint32_t)&priv->ctl->pwrctl, 58110a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->pwrctl)); 58210a511ceSYann Gautier 58310a511ceSYann Gautier /* 58410a511ceSYann Gautier * 8. Wait until STAT.operating_mode[1:0]==11 indicating that the 58510a511ceSYann Gautier * DWC_ddr_umctl2 core is in self-refresh mode. 58610a511ceSYann Gautier * Ensure transition to self-refresh was due to software 58710a511ceSYann Gautier * by checking that STAT.selfref_type[1:0]=2. 58810a511ceSYann Gautier */ 58910a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_SR); 59010a511ceSYann Gautier 59110a511ceSYann Gautier /* 59210a511ceSYann Gautier * 9. Set the MSTR.dll_off_mode = 1. 59310a511ceSYann Gautier * warning: MSTR.dll_off_mode is a quasi-dynamic type 2 field 59410a511ceSYann Gautier */ 59510a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 59610a511ceSYann Gautier 59710a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->mstr, DDRCTRL_MSTR_DLL_OFF_MODE); 59810a511ceSYann Gautier VERBOSE("[0x%x] mstr = 0x%x\n", 59910a511ceSYann Gautier (uint32_t)&priv->ctl->mstr, 60010a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mstr)); 60110a511ceSYann Gautier 60210a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 60310a511ceSYann Gautier 60410a511ceSYann Gautier /* 10. Change the clock frequency to the desired value. */ 60510a511ceSYann Gautier 60610a511ceSYann Gautier /* 60710a511ceSYann Gautier * 11. Update any registers which may be required to change for the new 60810a511ceSYann Gautier * frequency. This includes static and dynamic registers. 60910a511ceSYann Gautier * This includes both uMCTL2 registers and PHY registers. 61010a511ceSYann Gautier */ 61110a511ceSYann Gautier 61210a511ceSYann Gautier /* Change Bypass Mode Frequency Range */ 61310a511ceSYann Gautier if (stm32mp1_clk_get_rate(DDRPHYC) < 100000000U) { 61410a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->phy->dllgcr, 61510a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 61610a511ceSYann Gautier } else { 61710a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dllgcr, 61810a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 61910a511ceSYann Gautier } 62010a511ceSYann Gautier 62110a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->acdllcr, DDRPHYC_ACDLLCR_DLLDIS); 62210a511ceSYann Gautier 62310a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx0dllcr, 62410a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 62510a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx1dllcr, 62610a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 62710a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx2dllcr, 62810a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 62910a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx3dllcr, 63010a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 63110a511ceSYann Gautier 63210a511ceSYann Gautier /* 12. Exit the self-refresh state by setting PWRCTL.selfref_sw = 0. */ 63310a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->pwrctl, 63410a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 63510a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 63610a511ceSYann Gautier 63710a511ceSYann Gautier /* 63810a511ceSYann Gautier * 13. If ZQCTL0.dis_srx_zqcl = 0, the uMCTL2 performs a ZQCL command 63910a511ceSYann Gautier * at this point. 64010a511ceSYann Gautier */ 64110a511ceSYann Gautier 64210a511ceSYann Gautier /* 64310a511ceSYann Gautier * 14. Perform MRS commands as required to re-program timing registers 64410a511ceSYann Gautier * in the SDRAM for the new frequency 64510a511ceSYann Gautier * (in particular, CL, CWL and WR may need to be changed). 64610a511ceSYann Gautier */ 64710a511ceSYann Gautier 64810a511ceSYann Gautier /* 15. Write DBG1.dis_hif = 0 to re-enable reads and writes. */ 64910a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 65010a511ceSYann Gautier VERBOSE("[0x%x] dbg1 = 0x%x\n", 65110a511ceSYann Gautier (uint32_t)&priv->ctl->dbg1, 65210a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dbg1)); 65310a511ceSYann Gautier } 65410a511ceSYann Gautier 65510a511ceSYann Gautier static void stm32mp1_refresh_disable(struct stm32mp1_ddrctl *ctl) 65610a511ceSYann Gautier { 65710a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 65810a511ceSYann Gautier /* Quasi-dynamic register update*/ 65910a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->rfshctl3, 66010a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 66110a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->pwrctl, DDRCTRL_PWRCTL_POWERDOWN_EN); 66210a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->dfimisc, 66310a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 66410a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 66510a511ceSYann Gautier } 66610a511ceSYann Gautier 66710a511ceSYann Gautier static void stm32mp1_refresh_restore(struct stm32mp1_ddrctl *ctl, 66810a511ceSYann Gautier uint32_t rfshctl3, uint32_t pwrctl) 66910a511ceSYann Gautier { 67010a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 67110a511ceSYann Gautier if ((rfshctl3 & DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH) == 0U) { 67210a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->rfshctl3, 67310a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 67410a511ceSYann Gautier } 67510a511ceSYann Gautier if ((pwrctl & DDRCTRL_PWRCTL_POWERDOWN_EN) != 0U) { 67610a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->pwrctl, 67710a511ceSYann Gautier DDRCTRL_PWRCTL_POWERDOWN_EN); 67810a511ceSYann Gautier } 67910a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->dfimisc, 68010a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 68110a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 68210a511ceSYann Gautier } 68310a511ceSYann Gautier 68410a511ceSYann Gautier static int board_ddr_power_init(enum ddr_type ddr_type) 68510a511ceSYann Gautier { 68610a511ceSYann Gautier if (dt_check_pmic()) { 68710a511ceSYann Gautier return pmic_ddr_power_init(ddr_type); 68810a511ceSYann Gautier } 68910a511ceSYann Gautier 69010a511ceSYann Gautier return 0; 69110a511ceSYann Gautier } 69210a511ceSYann Gautier 69310a511ceSYann Gautier void stm32mp1_ddr_init(struct ddr_info *priv, 69410a511ceSYann Gautier struct stm32mp1_ddr_config *config) 69510a511ceSYann Gautier { 69610a511ceSYann Gautier uint32_t pir; 69710a511ceSYann Gautier int ret; 69810a511ceSYann Gautier 69910a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 70010a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_DDR3); 70110a511ceSYann Gautier } else { 70210a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_LPDDR2); 70310a511ceSYann Gautier } 70410a511ceSYann Gautier 70510a511ceSYann Gautier if (ret != 0) { 70610a511ceSYann Gautier panic(); 70710a511ceSYann Gautier } 70810a511ceSYann Gautier 70910a511ceSYann Gautier VERBOSE("name = %s\n", config->info.name); 71010a511ceSYann Gautier VERBOSE("speed = %d MHz\n", config->info.speed); 71110a511ceSYann Gautier VERBOSE("size = 0x%x\n", config->info.size); 71210a511ceSYann Gautier 71310a511ceSYann Gautier /* DDR INIT SEQUENCE */ 71410a511ceSYann Gautier 71510a511ceSYann Gautier /* 71610a511ceSYann Gautier * 1. Program the DWC_ddr_umctl2 registers 71710a511ceSYann Gautier * nota: check DFIMISC.dfi_init_complete = 0 71810a511ceSYann Gautier */ 71910a511ceSYann Gautier 72010a511ceSYann Gautier /* 1.1 RESETS: presetn, core_ddrc_rstn, aresetn */ 72110a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 72210a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 72310a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 72410a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 72510a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 72610a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 72710a511ceSYann Gautier 72810a511ceSYann Gautier /* 1.2. start CLOCK */ 72910a511ceSYann Gautier if (stm32mp1_ddr_clk_enable(priv, config->info.speed) != 0) { 73010a511ceSYann Gautier panic(); 73110a511ceSYann Gautier } 73210a511ceSYann Gautier 73310a511ceSYann Gautier /* 1.3. deassert reset */ 73410a511ceSYann Gautier /* De-assert PHY rstn and ctl_rstn via DPHYRST and DPHYCTLRST. */ 73510a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 73610a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 73710a511ceSYann Gautier /* 73810a511ceSYann Gautier * De-assert presetn once the clocks are active 73910a511ceSYann Gautier * and stable via DDRCAPBRST bit. 74010a511ceSYann Gautier */ 74110a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 74210a511ceSYann Gautier 74310a511ceSYann Gautier /* 1.4. wait 128 cycles to permit initialization of end logic */ 74410a511ceSYann Gautier udelay(2); 74510a511ceSYann Gautier /* For PCLK = 133MHz => 1 us is enough, 2 to allow lower frequency */ 74610a511ceSYann Gautier 74710a511ceSYann Gautier /* 1.5. initialize registers ddr_umctl2 */ 74810a511ceSYann Gautier /* Stop uMCTL2 before PHY is ready */ 74910a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->dfimisc, 75010a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 75110a511ceSYann Gautier VERBOSE("[0x%x] dfimisc = 0x%x\n", 75210a511ceSYann Gautier (uint32_t)&priv->ctl->dfimisc, 75310a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dfimisc)); 75410a511ceSYann Gautier 75510a511ceSYann Gautier set_reg(priv, REG_REG, &config->c_reg); 75610a511ceSYann Gautier 75710a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 75810a511ceSYann Gautier if ((config->c_reg.mstr & 75910a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 76010a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 76110a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mstr\n"); 76210a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->mstr, 76310a511ceSYann Gautier DDRCTRL_MSTR_DLL_OFF_MODE); 76410a511ceSYann Gautier VERBOSE("[0x%x] mstr = 0x%x\n", 76510a511ceSYann Gautier (uint32_t)&priv->ctl->mstr, 76610a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mstr)); 76710a511ceSYann Gautier } 76810a511ceSYann Gautier 76910a511ceSYann Gautier set_reg(priv, REG_TIMING, &config->c_timing); 77010a511ceSYann Gautier set_reg(priv, REG_MAP, &config->c_map); 77110a511ceSYann Gautier 77210a511ceSYann Gautier /* Skip CTRL init, SDRAM init is done by PHY PUBL */ 77310a511ceSYann Gautier mmio_clrsetbits_32((uint32_t)&priv->ctl->init0, 77410a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK, 77510a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL); 77610a511ceSYann Gautier VERBOSE("[0x%x] init0 = 0x%x\n", 77710a511ceSYann Gautier (uint32_t)&priv->ctl->init0, 77810a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->init0)); 77910a511ceSYann Gautier 78010a511ceSYann Gautier set_reg(priv, REG_PERF, &config->c_perf); 78110a511ceSYann Gautier 78210a511ceSYann Gautier /* 2. deassert reset signal core_ddrc_rstn, aresetn and presetn */ 78310a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 78410a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 78510a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 78610a511ceSYann Gautier 78710a511ceSYann Gautier /* 78810a511ceSYann Gautier * 3. start PHY init by accessing relevant PUBL registers 78910a511ceSYann Gautier * (DXGCR, DCR, PTR*, MR*, DTPR*) 79010a511ceSYann Gautier */ 79110a511ceSYann Gautier set_reg(priv, REGPHY_REG, &config->p_reg); 79210a511ceSYann Gautier set_reg(priv, REGPHY_TIMING, &config->p_timing); 79310a511ceSYann Gautier set_reg(priv, REGPHY_CAL, &config->p_cal); 79410a511ceSYann Gautier 79510a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 79610a511ceSYann Gautier if ((config->c_reg.mstr & 79710a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 79810a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 79910a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mr1\n"); 80010a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->phy->mr1, BIT(0)); 80110a511ceSYann Gautier VERBOSE("[0x%x] mr1 = 0x%x\n", 80210a511ceSYann Gautier (uint32_t)&priv->phy->mr1, 80310a511ceSYann Gautier mmio_read_32((uint32_t)&priv->phy->mr1)); 80410a511ceSYann Gautier } 80510a511ceSYann Gautier 80610a511ceSYann Gautier /* 80710a511ceSYann Gautier * 4. Monitor PHY init status by polling PUBL register PGSR.IDONE 80810a511ceSYann Gautier * Perform DDR PHY DRAM initialization and Gate Training Evaluation 80910a511ceSYann Gautier */ 81010a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 81110a511ceSYann Gautier 81210a511ceSYann Gautier /* 81310a511ceSYann Gautier * 5. Indicate to PUBL that controller performs SDRAM initialization 81410a511ceSYann Gautier * by setting PIR.INIT and PIR CTLDINIT and pool PGSR.IDONE 81510a511ceSYann Gautier * DRAM init is done by PHY, init0.skip_dram.init = 1 81610a511ceSYann Gautier */ 81710a511ceSYann Gautier 81810a511ceSYann Gautier pir = DDRPHYC_PIR_DLLSRST | DDRPHYC_PIR_DLLLOCK | DDRPHYC_PIR_ZCAL | 81910a511ceSYann Gautier DDRPHYC_PIR_ITMSRST | DDRPHYC_PIR_DRAMINIT | DDRPHYC_PIR_ICPC; 82010a511ceSYann Gautier 82110a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 82210a511ceSYann Gautier pir |= DDRPHYC_PIR_DRAMRST; /* Only for DDR3 */ 82310a511ceSYann Gautier } 82410a511ceSYann Gautier 82510a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, pir); 82610a511ceSYann Gautier 82710a511ceSYann Gautier /* 82810a511ceSYann Gautier * 6. SET DFIMISC.dfi_init_complete_en to 1 82910a511ceSYann Gautier * Enable quasi-dynamic register programming. 83010a511ceSYann Gautier */ 83110a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 83210a511ceSYann Gautier 83310a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->dfimisc, 83410a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 83510a511ceSYann Gautier VERBOSE("[0x%x] dfimisc = 0x%x\n", 83610a511ceSYann Gautier (uint32_t)&priv->ctl->dfimisc, 83710a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dfimisc)); 83810a511ceSYann Gautier 83910a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 84010a511ceSYann Gautier 84110a511ceSYann Gautier /* 84210a511ceSYann Gautier * 7. Wait for DWC_ddr_umctl2 to move to normal operation mode 84310a511ceSYann Gautier * by monitoring STAT.operating_mode signal 84410a511ceSYann Gautier */ 84510a511ceSYann Gautier 84610a511ceSYann Gautier /* Wait uMCTL2 ready */ 84710a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 84810a511ceSYann Gautier 84910a511ceSYann Gautier /* Switch to DLL OFF mode */ 85010a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DLL_OFF_MODE) != 0U) { 85110a511ceSYann Gautier stm32mp1_ddr3_dll_off(priv); 85210a511ceSYann Gautier } 85310a511ceSYann Gautier 85410a511ceSYann Gautier VERBOSE("DDR DQS training : "); 85510a511ceSYann Gautier 85610a511ceSYann Gautier /* 85710a511ceSYann Gautier * 8. Disable Auto refresh and power down by setting 85810a511ceSYann Gautier * - RFSHCTL3.dis_au_refresh = 1 85910a511ceSYann Gautier * - PWRCTL.powerdown_en = 0 86010a511ceSYann Gautier * - DFIMISC.dfiinit_complete_en = 0 86110a511ceSYann Gautier */ 86210a511ceSYann Gautier stm32mp1_refresh_disable(priv->ctl); 86310a511ceSYann Gautier 86410a511ceSYann Gautier /* 86510a511ceSYann Gautier * 9. Program PUBL PGCR to enable refresh during training 86610a511ceSYann Gautier * and rank to train 86710a511ceSYann Gautier * not done => keep the programed value in PGCR 86810a511ceSYann Gautier */ 86910a511ceSYann Gautier 87010a511ceSYann Gautier /* 87110a511ceSYann Gautier * 10. configure PUBL PIR register to specify which training step 87210a511ceSYann Gautier * to run 87310a511ceSYann Gautier * Warning : RVTRN is not supported by this PUBL 87410a511ceSYann Gautier */ 87510a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, DDRPHYC_PIR_QSTRN); 87610a511ceSYann Gautier 87710a511ceSYann Gautier /* 11. monitor PUB PGSR.IDONE to poll cpmpletion of training sequence */ 87810a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 87910a511ceSYann Gautier 88010a511ceSYann Gautier /* 88110a511ceSYann Gautier * 12. set back registers in step 8 to the orginal values if desidered 88210a511ceSYann Gautier */ 88310a511ceSYann Gautier stm32mp1_refresh_restore(priv->ctl, config->c_reg.rfshctl3, 88410a511ceSYann Gautier config->c_reg.pwrctl); 88510a511ceSYann Gautier 88610a511ceSYann Gautier /* Enable uMCTL2 AXI port 0 */ 88710a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->pctrl_0, DDRCTRL_PCTRL_N_PORT_EN); 88810a511ceSYann Gautier VERBOSE("[0x%x] pctrl_0 = 0x%x\n", 88910a511ceSYann Gautier (uint32_t)&priv->ctl->pctrl_0, 89010a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->pctrl_0)); 89110a511ceSYann Gautier 89210a511ceSYann Gautier /* Enable uMCTL2 AXI port 1 */ 89310a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->pctrl_1, DDRCTRL_PCTRL_N_PORT_EN); 89410a511ceSYann Gautier VERBOSE("[0x%x] pctrl_1 = 0x%x\n", 89510a511ceSYann Gautier (uint32_t)&priv->ctl->pctrl_1, 89610a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->pctrl_1)); 89710a511ceSYann Gautier } 898