1*10a511ceSYann Gautier /* 2*10a511ceSYann Gautier * Copyright (C) 2018, STMicroelectronics - All Rights Reserved 3*10a511ceSYann Gautier * 4*10a511ceSYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 5*10a511ceSYann Gautier */ 6*10a511ceSYann Gautier 7*10a511ceSYann Gautier #include <arch.h> 8*10a511ceSYann Gautier #include <arch_helpers.h> 9*10a511ceSYann Gautier #include <debug.h> 10*10a511ceSYann Gautier #include <delay_timer.h> 11*10a511ceSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 12*10a511ceSYann Gautier #include <mmio.h> 13*10a511ceSYann Gautier #include <platform.h> 14*10a511ceSYann Gautier #include <stddef.h> 15*10a511ceSYann Gautier #include <stm32mp1_clk.h> 16*10a511ceSYann Gautier #include <stm32mp1_ddr.h> 17*10a511ceSYann Gautier #include <stm32mp1_ddr_regs.h> 18*10a511ceSYann Gautier #include <stm32mp1_dt.h> 19*10a511ceSYann Gautier #include <stm32mp1_pmic.h> 20*10a511ceSYann Gautier #include <stm32mp1_pwr.h> 21*10a511ceSYann Gautier #include <stm32mp1_ram.h> 22*10a511ceSYann Gautier #include <stm32mp1_rcc.h> 23*10a511ceSYann Gautier 24*10a511ceSYann Gautier struct reg_desc { 25*10a511ceSYann Gautier const char *name; 26*10a511ceSYann Gautier uint16_t offset; /* Offset for base address */ 27*10a511ceSYann Gautier uint8_t par_offset; /* Offset for parameter array */ 28*10a511ceSYann Gautier }; 29*10a511ceSYann Gautier 30*10a511ceSYann Gautier #define INVALID_OFFSET 0xFFU 31*10a511ceSYann Gautier 32*10a511ceSYann Gautier #define TIMESLOT_1US (plat_get_syscnt_freq2() / 1000000U) 33*10a511ceSYann Gautier 34*10a511ceSYann Gautier #define DDRCTL_REG(x, y) \ 35*10a511ceSYann Gautier { \ 36*10a511ceSYann Gautier .name = #x, \ 37*10a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 38*10a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 39*10a511ceSYann Gautier } 40*10a511ceSYann Gautier 41*10a511ceSYann Gautier #define DDRPHY_REG(x, y) \ 42*10a511ceSYann Gautier { \ 43*10a511ceSYann Gautier .name = #x, \ 44*10a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 45*10a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 46*10a511ceSYann Gautier } 47*10a511ceSYann Gautier 48*10a511ceSYann Gautier #define DDRCTL_REG_REG(x) DDRCTL_REG(x, stm32mp1_ddrctrl_reg) 49*10a511ceSYann Gautier static const struct reg_desc ddr_reg[] = { 50*10a511ceSYann Gautier DDRCTL_REG_REG(mstr), 51*10a511ceSYann Gautier DDRCTL_REG_REG(mrctrl0), 52*10a511ceSYann Gautier DDRCTL_REG_REG(mrctrl1), 53*10a511ceSYann Gautier DDRCTL_REG_REG(derateen), 54*10a511ceSYann Gautier DDRCTL_REG_REG(derateint), 55*10a511ceSYann Gautier DDRCTL_REG_REG(pwrctl), 56*10a511ceSYann Gautier DDRCTL_REG_REG(pwrtmg), 57*10a511ceSYann Gautier DDRCTL_REG_REG(hwlpctl), 58*10a511ceSYann Gautier DDRCTL_REG_REG(rfshctl0), 59*10a511ceSYann Gautier DDRCTL_REG_REG(rfshctl3), 60*10a511ceSYann Gautier DDRCTL_REG_REG(crcparctl0), 61*10a511ceSYann Gautier DDRCTL_REG_REG(zqctl0), 62*10a511ceSYann Gautier DDRCTL_REG_REG(dfitmg0), 63*10a511ceSYann Gautier DDRCTL_REG_REG(dfitmg1), 64*10a511ceSYann Gautier DDRCTL_REG_REG(dfilpcfg0), 65*10a511ceSYann Gautier DDRCTL_REG_REG(dfiupd0), 66*10a511ceSYann Gautier DDRCTL_REG_REG(dfiupd1), 67*10a511ceSYann Gautier DDRCTL_REG_REG(dfiupd2), 68*10a511ceSYann Gautier DDRCTL_REG_REG(dfiphymstr), 69*10a511ceSYann Gautier DDRCTL_REG_REG(odtmap), 70*10a511ceSYann Gautier DDRCTL_REG_REG(dbg0), 71*10a511ceSYann Gautier DDRCTL_REG_REG(dbg1), 72*10a511ceSYann Gautier DDRCTL_REG_REG(dbgcmd), 73*10a511ceSYann Gautier DDRCTL_REG_REG(poisoncfg), 74*10a511ceSYann Gautier DDRCTL_REG_REG(pccfg), 75*10a511ceSYann Gautier }; 76*10a511ceSYann Gautier 77*10a511ceSYann Gautier #define DDRCTL_REG_TIMING(x) DDRCTL_REG(x, stm32mp1_ddrctrl_timing) 78*10a511ceSYann Gautier static const struct reg_desc ddr_timing[] = { 79*10a511ceSYann Gautier DDRCTL_REG_TIMING(rfshtmg), 80*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg0), 81*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg1), 82*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg2), 83*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg3), 84*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg4), 85*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg5), 86*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg6), 87*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg7), 88*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg8), 89*10a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg14), 90*10a511ceSYann Gautier DDRCTL_REG_TIMING(odtcfg), 91*10a511ceSYann Gautier }; 92*10a511ceSYann Gautier 93*10a511ceSYann Gautier #define DDRCTL_REG_MAP(x) DDRCTL_REG(x, stm32mp1_ddrctrl_map) 94*10a511ceSYann Gautier static const struct reg_desc ddr_map[] = { 95*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap1), 96*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap2), 97*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap3), 98*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap4), 99*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap5), 100*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap6), 101*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap9), 102*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap10), 103*10a511ceSYann Gautier DDRCTL_REG_MAP(addrmap11), 104*10a511ceSYann Gautier }; 105*10a511ceSYann Gautier 106*10a511ceSYann Gautier #define DDRCTL_REG_PERF(x) DDRCTL_REG(x, stm32mp1_ddrctrl_perf) 107*10a511ceSYann Gautier static const struct reg_desc ddr_perf[] = { 108*10a511ceSYann Gautier DDRCTL_REG_PERF(sched), 109*10a511ceSYann Gautier DDRCTL_REG_PERF(sched1), 110*10a511ceSYann Gautier DDRCTL_REG_PERF(perfhpr1), 111*10a511ceSYann Gautier DDRCTL_REG_PERF(perflpr1), 112*10a511ceSYann Gautier DDRCTL_REG_PERF(perfwr1), 113*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_0), 114*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_0), 115*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_0), 116*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_0), 117*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_0), 118*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_0), 119*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_1), 120*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_1), 121*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_1), 122*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_1), 123*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_1), 124*10a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_1), 125*10a511ceSYann Gautier }; 126*10a511ceSYann Gautier 127*10a511ceSYann Gautier #define DDRPHY_REG_REG(x) DDRPHY_REG(x, stm32mp1_ddrphy_reg) 128*10a511ceSYann Gautier static const struct reg_desc ddrphy_reg[] = { 129*10a511ceSYann Gautier DDRPHY_REG_REG(pgcr), 130*10a511ceSYann Gautier DDRPHY_REG_REG(aciocr), 131*10a511ceSYann Gautier DDRPHY_REG_REG(dxccr), 132*10a511ceSYann Gautier DDRPHY_REG_REG(dsgcr), 133*10a511ceSYann Gautier DDRPHY_REG_REG(dcr), 134*10a511ceSYann Gautier DDRPHY_REG_REG(odtcr), 135*10a511ceSYann Gautier DDRPHY_REG_REG(zq0cr1), 136*10a511ceSYann Gautier DDRPHY_REG_REG(dx0gcr), 137*10a511ceSYann Gautier DDRPHY_REG_REG(dx1gcr), 138*10a511ceSYann Gautier DDRPHY_REG_REG(dx2gcr), 139*10a511ceSYann Gautier DDRPHY_REG_REG(dx3gcr), 140*10a511ceSYann Gautier }; 141*10a511ceSYann Gautier 142*10a511ceSYann Gautier #define DDRPHY_REG_TIMING(x) DDRPHY_REG(x, stm32mp1_ddrphy_timing) 143*10a511ceSYann Gautier static const struct reg_desc ddrphy_timing[] = { 144*10a511ceSYann Gautier DDRPHY_REG_TIMING(ptr0), 145*10a511ceSYann Gautier DDRPHY_REG_TIMING(ptr1), 146*10a511ceSYann Gautier DDRPHY_REG_TIMING(ptr2), 147*10a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr0), 148*10a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr1), 149*10a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr2), 150*10a511ceSYann Gautier DDRPHY_REG_TIMING(mr0), 151*10a511ceSYann Gautier DDRPHY_REG_TIMING(mr1), 152*10a511ceSYann Gautier DDRPHY_REG_TIMING(mr2), 153*10a511ceSYann Gautier DDRPHY_REG_TIMING(mr3), 154*10a511ceSYann Gautier }; 155*10a511ceSYann Gautier 156*10a511ceSYann Gautier #define DDRPHY_REG_CAL(x) DDRPHY_REG(x, stm32mp1_ddrphy_cal) 157*10a511ceSYann Gautier static const struct reg_desc ddrphy_cal[] = { 158*10a511ceSYann Gautier DDRPHY_REG_CAL(dx0dllcr), 159*10a511ceSYann Gautier DDRPHY_REG_CAL(dx0dqtr), 160*10a511ceSYann Gautier DDRPHY_REG_CAL(dx0dqstr), 161*10a511ceSYann Gautier DDRPHY_REG_CAL(dx1dllcr), 162*10a511ceSYann Gautier DDRPHY_REG_CAL(dx1dqtr), 163*10a511ceSYann Gautier DDRPHY_REG_CAL(dx1dqstr), 164*10a511ceSYann Gautier DDRPHY_REG_CAL(dx2dllcr), 165*10a511ceSYann Gautier DDRPHY_REG_CAL(dx2dqtr), 166*10a511ceSYann Gautier DDRPHY_REG_CAL(dx2dqstr), 167*10a511ceSYann Gautier DDRPHY_REG_CAL(dx3dllcr), 168*10a511ceSYann Gautier DDRPHY_REG_CAL(dx3dqtr), 169*10a511ceSYann Gautier DDRPHY_REG_CAL(dx3dqstr), 170*10a511ceSYann Gautier }; 171*10a511ceSYann Gautier 172*10a511ceSYann Gautier #define DDR_REG_DYN(x) \ 173*10a511ceSYann Gautier { \ 174*10a511ceSYann Gautier .name = #x, \ 175*10a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 176*10a511ceSYann Gautier .par_offset = INVALID_OFFSET \ 177*10a511ceSYann Gautier } 178*10a511ceSYann Gautier 179*10a511ceSYann Gautier static const struct reg_desc ddr_dyn[] = { 180*10a511ceSYann Gautier DDR_REG_DYN(stat), 181*10a511ceSYann Gautier DDR_REG_DYN(init0), 182*10a511ceSYann Gautier DDR_REG_DYN(dfimisc), 183*10a511ceSYann Gautier DDR_REG_DYN(dfistat), 184*10a511ceSYann Gautier DDR_REG_DYN(swctl), 185*10a511ceSYann Gautier DDR_REG_DYN(swstat), 186*10a511ceSYann Gautier DDR_REG_DYN(pctrl_0), 187*10a511ceSYann Gautier DDR_REG_DYN(pctrl_1), 188*10a511ceSYann Gautier }; 189*10a511ceSYann Gautier 190*10a511ceSYann Gautier #define DDRPHY_REG_DYN(x) \ 191*10a511ceSYann Gautier { \ 192*10a511ceSYann Gautier .name = #x, \ 193*10a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 194*10a511ceSYann Gautier .par_offset = INVALID_OFFSET \ 195*10a511ceSYann Gautier } 196*10a511ceSYann Gautier 197*10a511ceSYann Gautier static const struct reg_desc ddrphy_dyn[] = { 198*10a511ceSYann Gautier DDRPHY_REG_DYN(pir), 199*10a511ceSYann Gautier DDRPHY_REG_DYN(pgsr), 200*10a511ceSYann Gautier }; 201*10a511ceSYann Gautier 202*10a511ceSYann Gautier enum reg_type { 203*10a511ceSYann Gautier REG_REG, 204*10a511ceSYann Gautier REG_TIMING, 205*10a511ceSYann Gautier REG_PERF, 206*10a511ceSYann Gautier REG_MAP, 207*10a511ceSYann Gautier REGPHY_REG, 208*10a511ceSYann Gautier REGPHY_TIMING, 209*10a511ceSYann Gautier REGPHY_CAL, 210*10a511ceSYann Gautier /* 211*10a511ceSYann Gautier * Dynamic registers => managed in driver or not changed, 212*10a511ceSYann Gautier * can be dumped in interactive mode. 213*10a511ceSYann Gautier */ 214*10a511ceSYann Gautier REG_DYN, 215*10a511ceSYann Gautier REGPHY_DYN, 216*10a511ceSYann Gautier REG_TYPE_NB 217*10a511ceSYann Gautier }; 218*10a511ceSYann Gautier 219*10a511ceSYann Gautier enum base_type { 220*10a511ceSYann Gautier DDR_BASE, 221*10a511ceSYann Gautier DDRPHY_BASE, 222*10a511ceSYann Gautier NONE_BASE 223*10a511ceSYann Gautier }; 224*10a511ceSYann Gautier 225*10a511ceSYann Gautier struct ddr_reg_info { 226*10a511ceSYann Gautier const char *name; 227*10a511ceSYann Gautier const struct reg_desc *desc; 228*10a511ceSYann Gautier uint8_t size; 229*10a511ceSYann Gautier enum base_type base; 230*10a511ceSYann Gautier }; 231*10a511ceSYann Gautier 232*10a511ceSYann Gautier static const struct ddr_reg_info ddr_registers[REG_TYPE_NB] = { 233*10a511ceSYann Gautier [REG_REG] = { 234*10a511ceSYann Gautier "static", ddr_reg, ARRAY_SIZE(ddr_reg), DDR_BASE 235*10a511ceSYann Gautier }, 236*10a511ceSYann Gautier [REG_TIMING] = { 237*10a511ceSYann Gautier "timing", ddr_timing, ARRAY_SIZE(ddr_timing), DDR_BASE 238*10a511ceSYann Gautier }, 239*10a511ceSYann Gautier [REG_PERF] = { 240*10a511ceSYann Gautier "perf", ddr_perf, ARRAY_SIZE(ddr_perf), DDR_BASE 241*10a511ceSYann Gautier }, 242*10a511ceSYann Gautier [REG_MAP] = { 243*10a511ceSYann Gautier "map", ddr_map, ARRAY_SIZE(ddr_map), DDR_BASE 244*10a511ceSYann Gautier }, 245*10a511ceSYann Gautier [REGPHY_REG] = { 246*10a511ceSYann Gautier "static", ddrphy_reg, ARRAY_SIZE(ddrphy_reg), DDRPHY_BASE 247*10a511ceSYann Gautier }, 248*10a511ceSYann Gautier [REGPHY_TIMING] = { 249*10a511ceSYann Gautier "timing", ddrphy_timing, ARRAY_SIZE(ddrphy_timing), DDRPHY_BASE 250*10a511ceSYann Gautier }, 251*10a511ceSYann Gautier [REGPHY_CAL] = { 252*10a511ceSYann Gautier "cal", ddrphy_cal, ARRAY_SIZE(ddrphy_cal), DDRPHY_BASE 253*10a511ceSYann Gautier }, 254*10a511ceSYann Gautier [REG_DYN] = { 255*10a511ceSYann Gautier "dyn", ddr_dyn, ARRAY_SIZE(ddr_dyn), DDR_BASE 256*10a511ceSYann Gautier }, 257*10a511ceSYann Gautier [REGPHY_DYN] = { 258*10a511ceSYann Gautier "dyn", ddrphy_dyn, ARRAY_SIZE(ddrphy_dyn), DDRPHY_BASE 259*10a511ceSYann Gautier }, 260*10a511ceSYann Gautier }; 261*10a511ceSYann Gautier 262*10a511ceSYann Gautier static uint32_t get_base_addr(const struct ddr_info *priv, enum base_type base) 263*10a511ceSYann Gautier { 264*10a511ceSYann Gautier if (base == DDRPHY_BASE) { 265*10a511ceSYann Gautier return (uint32_t)priv->phy; 266*10a511ceSYann Gautier } else { 267*10a511ceSYann Gautier return (uint32_t)priv->ctl; 268*10a511ceSYann Gautier } 269*10a511ceSYann Gautier } 270*10a511ceSYann Gautier 271*10a511ceSYann Gautier static void set_reg(const struct ddr_info *priv, 272*10a511ceSYann Gautier enum reg_type type, 273*10a511ceSYann Gautier const void *param) 274*10a511ceSYann Gautier { 275*10a511ceSYann Gautier unsigned int i; 276*10a511ceSYann Gautier unsigned int *ptr, value; 277*10a511ceSYann Gautier enum base_type base = ddr_registers[type].base; 278*10a511ceSYann Gautier uint32_t base_addr = get_base_addr(priv, base); 279*10a511ceSYann Gautier const struct reg_desc *desc = ddr_registers[type].desc; 280*10a511ceSYann Gautier 281*10a511ceSYann Gautier VERBOSE("init %s\n", ddr_registers[type].name); 282*10a511ceSYann Gautier for (i = 0; i < ddr_registers[type].size; i++) { 283*10a511ceSYann Gautier ptr = (unsigned int *)(base_addr + desc[i].offset); 284*10a511ceSYann Gautier if (desc[i].par_offset == INVALID_OFFSET) { 285*10a511ceSYann Gautier ERROR("invalid parameter offset for %s", desc[i].name); 286*10a511ceSYann Gautier panic(); 287*10a511ceSYann Gautier } else { 288*10a511ceSYann Gautier value = *((uint32_t *)((uint32_t)param + 289*10a511ceSYann Gautier desc[i].par_offset)); 290*10a511ceSYann Gautier mmio_write_32((uint32_t)ptr, value); 291*10a511ceSYann Gautier } 292*10a511ceSYann Gautier } 293*10a511ceSYann Gautier } 294*10a511ceSYann Gautier 295*10a511ceSYann Gautier static void stm32mp1_ddrphy_idone_wait(struct stm32mp1_ddrphy *phy) 296*10a511ceSYann Gautier { 297*10a511ceSYann Gautier uint32_t pgsr; 298*10a511ceSYann Gautier int error = 0; 299*10a511ceSYann Gautier unsigned long start; 300*10a511ceSYann Gautier unsigned long time0, time; 301*10a511ceSYann Gautier 302*10a511ceSYann Gautier start = get_timer(0); 303*10a511ceSYann Gautier time0 = start; 304*10a511ceSYann Gautier 305*10a511ceSYann Gautier do { 306*10a511ceSYann Gautier pgsr = mmio_read_32((uint32_t)&phy->pgsr); 307*10a511ceSYann Gautier time = get_timer(start); 308*10a511ceSYann Gautier if (time != time0) { 309*10a511ceSYann Gautier VERBOSE(" > [0x%x] pgsr = 0x%x &\n", 310*10a511ceSYann Gautier (uint32_t)&phy->pgsr, pgsr); 311*10a511ceSYann Gautier VERBOSE(" [0x%x] pir = 0x%x (time=%x)\n", 312*10a511ceSYann Gautier (uint32_t)&phy->pir, 313*10a511ceSYann Gautier mmio_read_32((uint32_t)&phy->pir), 314*10a511ceSYann Gautier (uint32_t)time); 315*10a511ceSYann Gautier } 316*10a511ceSYann Gautier 317*10a511ceSYann Gautier time0 = time; 318*10a511ceSYann Gautier if (time > plat_get_syscnt_freq2()) { 319*10a511ceSYann Gautier panic(); 320*10a511ceSYann Gautier } 321*10a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTERR) != 0U) { 322*10a511ceSYann Gautier VERBOSE("DQS Gate Trainig Error\n"); 323*10a511ceSYann Gautier error++; 324*10a511ceSYann Gautier } 325*10a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTIERR) != 0U) { 326*10a511ceSYann Gautier VERBOSE("DQS Gate Trainig Intermittent Error\n"); 327*10a511ceSYann Gautier error++; 328*10a511ceSYann Gautier } 329*10a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DFTERR) != 0U) { 330*10a511ceSYann Gautier VERBOSE("DQS Drift Error\n"); 331*10a511ceSYann Gautier error++; 332*10a511ceSYann Gautier } 333*10a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVERR) != 0U) { 334*10a511ceSYann Gautier VERBOSE("Read Valid Training Error\n"); 335*10a511ceSYann Gautier error++; 336*10a511ceSYann Gautier } 337*10a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVEIRR) != 0U) { 338*10a511ceSYann Gautier VERBOSE("Read Valid Training Intermittent Error\n"); 339*10a511ceSYann Gautier error++; 340*10a511ceSYann Gautier } 341*10a511ceSYann Gautier } while ((pgsr & DDRPHYC_PGSR_IDONE) == 0U && error == 0); 342*10a511ceSYann Gautier VERBOSE("\n[0x%x] pgsr = 0x%x\n", 343*10a511ceSYann Gautier (uint32_t)&phy->pgsr, pgsr); 344*10a511ceSYann Gautier } 345*10a511ceSYann Gautier 346*10a511ceSYann Gautier static void stm32mp1_ddrphy_init(struct stm32mp1_ddrphy *phy, uint32_t pir) 347*10a511ceSYann Gautier { 348*10a511ceSYann Gautier uint32_t pir_init = pir | DDRPHYC_PIR_INIT; 349*10a511ceSYann Gautier 350*10a511ceSYann Gautier mmio_write_32((uint32_t)&phy->pir, pir_init); 351*10a511ceSYann Gautier VERBOSE("[0x%x] pir = 0x%x -> 0x%x\n", 352*10a511ceSYann Gautier (uint32_t)&phy->pir, pir_init, 353*10a511ceSYann Gautier mmio_read_32((uint32_t)&phy->pir)); 354*10a511ceSYann Gautier 355*10a511ceSYann Gautier /* Need to wait 10 configuration clock before start polling */ 356*10a511ceSYann Gautier udelay(10); 357*10a511ceSYann Gautier 358*10a511ceSYann Gautier /* Wait DRAM initialization and Gate Training Evaluation complete */ 359*10a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(phy); 360*10a511ceSYann Gautier } 361*10a511ceSYann Gautier 362*10a511ceSYann Gautier /* Start quasi dynamic register update */ 363*10a511ceSYann Gautier static void stm32mp1_start_sw_done(struct stm32mp1_ddrctl *ctl) 364*10a511ceSYann Gautier { 365*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 366*10a511ceSYann Gautier VERBOSE("[0x%x] swctl = 0x%x\n", 367*10a511ceSYann Gautier (uint32_t)&ctl->swctl, mmio_read_32((uint32_t)&ctl->swctl)); 368*10a511ceSYann Gautier } 369*10a511ceSYann Gautier 370*10a511ceSYann Gautier /* Wait quasi dynamic register update */ 371*10a511ceSYann Gautier static void stm32mp1_wait_sw_done_ack(struct stm32mp1_ddrctl *ctl) 372*10a511ceSYann Gautier { 373*10a511ceSYann Gautier unsigned long start; 374*10a511ceSYann Gautier uint32_t swstat; 375*10a511ceSYann Gautier 376*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 377*10a511ceSYann Gautier VERBOSE("[0x%x] swctl = 0x%x\n", 378*10a511ceSYann Gautier (uint32_t)&ctl->swctl, mmio_read_32((uint32_t)&ctl->swctl)); 379*10a511ceSYann Gautier 380*10a511ceSYann Gautier start = get_timer(0); 381*10a511ceSYann Gautier do { 382*10a511ceSYann Gautier swstat = mmio_read_32((uint32_t)&ctl->swstat); 383*10a511ceSYann Gautier VERBOSE("[0x%x] swstat = 0x%x ", 384*10a511ceSYann Gautier (uint32_t)&ctl->swstat, swstat); 385*10a511ceSYann Gautier VERBOSE("timer in ms 0x%x = start 0x%lx\r", 386*10a511ceSYann Gautier get_timer(0), start); 387*10a511ceSYann Gautier if (get_timer(start) > plat_get_syscnt_freq2()) { 388*10a511ceSYann Gautier panic(); 389*10a511ceSYann Gautier } 390*10a511ceSYann Gautier } while ((swstat & DDRCTRL_SWSTAT_SW_DONE_ACK) == 0U); 391*10a511ceSYann Gautier 392*10a511ceSYann Gautier VERBOSE("[0x%x] swstat = 0x%x\n", 393*10a511ceSYann Gautier (uint32_t)&ctl->swstat, swstat); 394*10a511ceSYann Gautier } 395*10a511ceSYann Gautier 396*10a511ceSYann Gautier /* Wait quasi dynamic register update */ 397*10a511ceSYann Gautier static void stm32mp1_wait_operating_mode(struct ddr_info *priv, uint32_t mode) 398*10a511ceSYann Gautier { 399*10a511ceSYann Gautier unsigned long start; 400*10a511ceSYann Gautier uint32_t stat; 401*10a511ceSYann Gautier uint32_t operating_mode; 402*10a511ceSYann Gautier uint32_t selref_type; 403*10a511ceSYann Gautier int break_loop = 0; 404*10a511ceSYann Gautier 405*10a511ceSYann Gautier start = get_timer(0); 406*10a511ceSYann Gautier for ( ; ; ) { 407*10a511ceSYann Gautier stat = mmio_read_32((uint32_t)&priv->ctl->stat); 408*10a511ceSYann Gautier operating_mode = stat & DDRCTRL_STAT_OPERATING_MODE_MASK; 409*10a511ceSYann Gautier selref_type = stat & DDRCTRL_STAT_SELFREF_TYPE_MASK; 410*10a511ceSYann Gautier VERBOSE("[0x%x] stat = 0x%x\n", 411*10a511ceSYann Gautier (uint32_t)&priv->ctl->stat, stat); 412*10a511ceSYann Gautier VERBOSE("timer in ms 0x%x = start 0x%lx\r", 413*10a511ceSYann Gautier get_timer(0), start); 414*10a511ceSYann Gautier if (get_timer(start) > plat_get_syscnt_freq2()) { 415*10a511ceSYann Gautier panic(); 416*10a511ceSYann Gautier } 417*10a511ceSYann Gautier 418*10a511ceSYann Gautier if (mode == DDRCTRL_STAT_OPERATING_MODE_SR) { 419*10a511ceSYann Gautier /* 420*10a511ceSYann Gautier * Self-refresh due to software 421*10a511ceSYann Gautier * => checking also STAT.selfref_type. 422*10a511ceSYann Gautier */ 423*10a511ceSYann Gautier if ((operating_mode == 424*10a511ceSYann Gautier DDRCTRL_STAT_OPERATING_MODE_SR) && 425*10a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_SR)) { 426*10a511ceSYann Gautier break_loop = 1; 427*10a511ceSYann Gautier } 428*10a511ceSYann Gautier } else if (operating_mode == mode) { 429*10a511ceSYann Gautier break_loop = 1; 430*10a511ceSYann Gautier } else if ((mode == DDRCTRL_STAT_OPERATING_MODE_NORMAL) && 431*10a511ceSYann Gautier (operating_mode == DDRCTRL_STAT_OPERATING_MODE_SR) && 432*10a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_ASR)) { 433*10a511ceSYann Gautier /* Normal mode: handle also automatic self refresh */ 434*10a511ceSYann Gautier break_loop = 1; 435*10a511ceSYann Gautier } 436*10a511ceSYann Gautier 437*10a511ceSYann Gautier if (break_loop == 1) { 438*10a511ceSYann Gautier break; 439*10a511ceSYann Gautier } 440*10a511ceSYann Gautier } 441*10a511ceSYann Gautier 442*10a511ceSYann Gautier VERBOSE("[0x%x] stat = 0x%x\n", 443*10a511ceSYann Gautier (uint32_t)&priv->ctl->stat, stat); 444*10a511ceSYann Gautier } 445*10a511ceSYann Gautier 446*10a511ceSYann Gautier /* Mode Register Writes (MRW or MRS) */ 447*10a511ceSYann Gautier static void stm32mp1_mode_register_write(struct ddr_info *priv, uint8_t addr, 448*10a511ceSYann Gautier uint32_t data) 449*10a511ceSYann Gautier { 450*10a511ceSYann Gautier uint32_t mrctrl0; 451*10a511ceSYann Gautier 452*10a511ceSYann Gautier VERBOSE("MRS: %d = %x\n", addr, data); 453*10a511ceSYann Gautier 454*10a511ceSYann Gautier /* 455*10a511ceSYann Gautier * 1. Poll MRSTAT.mr_wr_busy until it is '0'. 456*10a511ceSYann Gautier * This checks that there is no outstanding MR transaction. 457*10a511ceSYann Gautier * No write should be performed to MRCTRL0 and MRCTRL1 458*10a511ceSYann Gautier * if MRSTAT.mr_wr_busy = 1. 459*10a511ceSYann Gautier */ 460*10a511ceSYann Gautier while ((mmio_read_32((uint32_t)&priv->ctl->mrstat) & 461*10a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 462*10a511ceSYann Gautier ; 463*10a511ceSYann Gautier } 464*10a511ceSYann Gautier 465*10a511ceSYann Gautier /* 466*10a511ceSYann Gautier * 2. Write the MRCTRL0.mr_type, MRCTRL0.mr_addr, MRCTRL0.mr_rank 467*10a511ceSYann Gautier * and (for MRWs) MRCTRL1.mr_data to define the MR transaction. 468*10a511ceSYann Gautier */ 469*10a511ceSYann Gautier mrctrl0 = DDRCTRL_MRCTRL0_MR_TYPE_WRITE | 470*10a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_RANK_ALL | 471*10a511ceSYann Gautier (((uint32_t)addr << DDRCTRL_MRCTRL0_MR_ADDR_SHIFT) & 472*10a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_ADDR_MASK); 473*10a511ceSYann Gautier mmio_write_32((uint32_t)&priv->ctl->mrctrl0, mrctrl0); 474*10a511ceSYann Gautier VERBOSE("[0x%x] mrctrl0 = 0x%x (0x%x)\n", 475*10a511ceSYann Gautier (uint32_t)&priv->ctl->mrctrl0, 476*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mrctrl0), mrctrl0); 477*10a511ceSYann Gautier mmio_write_32((uint32_t)&priv->ctl->mrctrl1, data); 478*10a511ceSYann Gautier VERBOSE("[0x%x] mrctrl1 = 0x%x\n", 479*10a511ceSYann Gautier (uint32_t)&priv->ctl->mrctrl1, 480*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mrctrl1)); 481*10a511ceSYann Gautier 482*10a511ceSYann Gautier /* 483*10a511ceSYann Gautier * 3. In a separate APB transaction, write the MRCTRL0.mr_wr to 1. This 484*10a511ceSYann Gautier * bit is self-clearing, and triggers the MR transaction. 485*10a511ceSYann Gautier * The uMCTL2 then asserts the MRSTAT.mr_wr_busy while it performs 486*10a511ceSYann Gautier * the MR transaction to SDRAM, and no further access can be 487*10a511ceSYann Gautier * initiated until it is deasserted. 488*10a511ceSYann Gautier */ 489*10a511ceSYann Gautier mrctrl0 |= DDRCTRL_MRCTRL0_MR_WR; 490*10a511ceSYann Gautier mmio_write_32((uint32_t)&priv->ctl->mrctrl0, mrctrl0); 491*10a511ceSYann Gautier 492*10a511ceSYann Gautier while ((mmio_read_32((uint32_t)&priv->ctl->mrstat) & 493*10a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 494*10a511ceSYann Gautier ; 495*10a511ceSYann Gautier } 496*10a511ceSYann Gautier 497*10a511ceSYann Gautier VERBOSE("[0x%x] mrctrl0 = 0x%x\n", 498*10a511ceSYann Gautier (uint32_t)&priv->ctl->mrctrl0, mrctrl0); 499*10a511ceSYann Gautier } 500*10a511ceSYann Gautier 501*10a511ceSYann Gautier /* Switch DDR3 from DLL-on to DLL-off */ 502*10a511ceSYann Gautier static void stm32mp1_ddr3_dll_off(struct ddr_info *priv) 503*10a511ceSYann Gautier { 504*10a511ceSYann Gautier uint32_t mr1 = mmio_read_32((uint32_t)&priv->phy->mr1); 505*10a511ceSYann Gautier uint32_t mr2 = mmio_read_32((uint32_t)&priv->phy->mr2); 506*10a511ceSYann Gautier uint32_t dbgcam; 507*10a511ceSYann Gautier 508*10a511ceSYann Gautier VERBOSE("mr1: 0x%x\n", mr1); 509*10a511ceSYann Gautier VERBOSE("mr2: 0x%x\n", mr2); 510*10a511ceSYann Gautier 511*10a511ceSYann Gautier /* 512*10a511ceSYann Gautier * 1. Set the DBG1.dis_hif = 1. 513*10a511ceSYann Gautier * This prevents further reads/writes being received on the HIF. 514*10a511ceSYann Gautier */ 515*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 516*10a511ceSYann Gautier VERBOSE("[0x%x] dbg1 = 0x%x\n", 517*10a511ceSYann Gautier (uint32_t)&priv->ctl->dbg1, 518*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dbg1)); 519*10a511ceSYann Gautier 520*10a511ceSYann Gautier /* 521*10a511ceSYann Gautier * 2. Ensure all commands have been flushed from the uMCTL2 by polling 522*10a511ceSYann Gautier * DBGCAM.wr_data_pipeline_empty = 1, 523*10a511ceSYann Gautier * DBGCAM.rd_data_pipeline_empty = 1, 524*10a511ceSYann Gautier * DBGCAM.dbg_wr_q_depth = 0 , 525*10a511ceSYann Gautier * DBGCAM.dbg_lpr_q_depth = 0, and 526*10a511ceSYann Gautier * DBGCAM.dbg_hpr_q_depth = 0. 527*10a511ceSYann Gautier */ 528*10a511ceSYann Gautier do { 529*10a511ceSYann Gautier dbgcam = mmio_read_32((uint32_t)&priv->ctl->dbgcam); 530*10a511ceSYann Gautier VERBOSE("[0x%x] dbgcam = 0x%x\n", 531*10a511ceSYann Gautier (uint32_t)&priv->ctl->dbgcam, dbgcam); 532*10a511ceSYann Gautier } while ((((dbgcam & DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY) == 533*10a511ceSYann Gautier DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)) && 534*10a511ceSYann Gautier ((dbgcam & DDRCTRL_DBGCAM_DBG_Q_DEPTH) == 0U)); 535*10a511ceSYann Gautier 536*10a511ceSYann Gautier /* 537*10a511ceSYann Gautier * 3. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 538*10a511ceSYann Gautier * to disable RTT_NOM: 539*10a511ceSYann Gautier * a. DDR3: Write to MR1[9], MR1[6] and MR1[2] 540*10a511ceSYann Gautier * b. DDR4: Write to MR1[10:8] 541*10a511ceSYann Gautier */ 542*10a511ceSYann Gautier mr1 &= ~(BIT(9) | BIT(6) | BIT(2)); 543*10a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 544*10a511ceSYann Gautier 545*10a511ceSYann Gautier /* 546*10a511ceSYann Gautier * 4. For DDR4 only: Perform an MRS command 547*10a511ceSYann Gautier * (using MRCTRL0 and MRCTRL1 registers) to write to MR5[8:6] 548*10a511ceSYann Gautier * to disable RTT_PARK 549*10a511ceSYann Gautier */ 550*10a511ceSYann Gautier 551*10a511ceSYann Gautier /* 552*10a511ceSYann Gautier * 5. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 553*10a511ceSYann Gautier * to write to MR2[10:9], to disable RTT_WR 554*10a511ceSYann Gautier * (and therefore disable dynamic ODT). 555*10a511ceSYann Gautier * This applies for both DDR3 and DDR4. 556*10a511ceSYann Gautier */ 557*10a511ceSYann Gautier mr2 &= ~GENMASK(10, 9); 558*10a511ceSYann Gautier stm32mp1_mode_register_write(priv, 2, mr2); 559*10a511ceSYann Gautier 560*10a511ceSYann Gautier /* 561*10a511ceSYann Gautier * 6. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 562*10a511ceSYann Gautier * to disable the DLL. The timing of this MRS is automatically 563*10a511ceSYann Gautier * handled by the uMCTL2. 564*10a511ceSYann Gautier * a. DDR3: Write to MR1[0] 565*10a511ceSYann Gautier * b. DDR4: Write to MR1[0] 566*10a511ceSYann Gautier */ 567*10a511ceSYann Gautier mr1 |= BIT(0); 568*10a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 569*10a511ceSYann Gautier 570*10a511ceSYann Gautier /* 571*10a511ceSYann Gautier * 7. Put the SDRAM into self-refresh mode by setting 572*10a511ceSYann Gautier * PWRCTL.selfref_sw = 1, and polling STAT.operating_mode to ensure 573*10a511ceSYann Gautier * the DDRC has entered self-refresh. 574*10a511ceSYann Gautier */ 575*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->pwrctl, 576*10a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 577*10a511ceSYann Gautier VERBOSE("[0x%x] pwrctl = 0x%x\n", 578*10a511ceSYann Gautier (uint32_t)&priv->ctl->pwrctl, 579*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->pwrctl)); 580*10a511ceSYann Gautier 581*10a511ceSYann Gautier /* 582*10a511ceSYann Gautier * 8. Wait until STAT.operating_mode[1:0]==11 indicating that the 583*10a511ceSYann Gautier * DWC_ddr_umctl2 core is in self-refresh mode. 584*10a511ceSYann Gautier * Ensure transition to self-refresh was due to software 585*10a511ceSYann Gautier * by checking that STAT.selfref_type[1:0]=2. 586*10a511ceSYann Gautier */ 587*10a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_SR); 588*10a511ceSYann Gautier 589*10a511ceSYann Gautier /* 590*10a511ceSYann Gautier * 9. Set the MSTR.dll_off_mode = 1. 591*10a511ceSYann Gautier * warning: MSTR.dll_off_mode is a quasi-dynamic type 2 field 592*10a511ceSYann Gautier */ 593*10a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 594*10a511ceSYann Gautier 595*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->mstr, DDRCTRL_MSTR_DLL_OFF_MODE); 596*10a511ceSYann Gautier VERBOSE("[0x%x] mstr = 0x%x\n", 597*10a511ceSYann Gautier (uint32_t)&priv->ctl->mstr, 598*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mstr)); 599*10a511ceSYann Gautier 600*10a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 601*10a511ceSYann Gautier 602*10a511ceSYann Gautier /* 10. Change the clock frequency to the desired value. */ 603*10a511ceSYann Gautier 604*10a511ceSYann Gautier /* 605*10a511ceSYann Gautier * 11. Update any registers which may be required to change for the new 606*10a511ceSYann Gautier * frequency. This includes static and dynamic registers. 607*10a511ceSYann Gautier * This includes both uMCTL2 registers and PHY registers. 608*10a511ceSYann Gautier */ 609*10a511ceSYann Gautier 610*10a511ceSYann Gautier /* Change Bypass Mode Frequency Range */ 611*10a511ceSYann Gautier if (stm32mp1_clk_get_rate(DDRPHYC) < 100000000U) { 612*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->phy->dllgcr, 613*10a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 614*10a511ceSYann Gautier } else { 615*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dllgcr, 616*10a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 617*10a511ceSYann Gautier } 618*10a511ceSYann Gautier 619*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->acdllcr, DDRPHYC_ACDLLCR_DLLDIS); 620*10a511ceSYann Gautier 621*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx0dllcr, 622*10a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 623*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx1dllcr, 624*10a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 625*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx2dllcr, 626*10a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 627*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->phy->dx3dllcr, 628*10a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 629*10a511ceSYann Gautier 630*10a511ceSYann Gautier /* 12. Exit the self-refresh state by setting PWRCTL.selfref_sw = 0. */ 631*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->pwrctl, 632*10a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 633*10a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 634*10a511ceSYann Gautier 635*10a511ceSYann Gautier /* 636*10a511ceSYann Gautier * 13. If ZQCTL0.dis_srx_zqcl = 0, the uMCTL2 performs a ZQCL command 637*10a511ceSYann Gautier * at this point. 638*10a511ceSYann Gautier */ 639*10a511ceSYann Gautier 640*10a511ceSYann Gautier /* 641*10a511ceSYann Gautier * 14. Perform MRS commands as required to re-program timing registers 642*10a511ceSYann Gautier * in the SDRAM for the new frequency 643*10a511ceSYann Gautier * (in particular, CL, CWL and WR may need to be changed). 644*10a511ceSYann Gautier */ 645*10a511ceSYann Gautier 646*10a511ceSYann Gautier /* 15. Write DBG1.dis_hif = 0 to re-enable reads and writes. */ 647*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 648*10a511ceSYann Gautier VERBOSE("[0x%x] dbg1 = 0x%x\n", 649*10a511ceSYann Gautier (uint32_t)&priv->ctl->dbg1, 650*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dbg1)); 651*10a511ceSYann Gautier } 652*10a511ceSYann Gautier 653*10a511ceSYann Gautier static void stm32mp1_refresh_disable(struct stm32mp1_ddrctl *ctl) 654*10a511ceSYann Gautier { 655*10a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 656*10a511ceSYann Gautier /* Quasi-dynamic register update*/ 657*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->rfshctl3, 658*10a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 659*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->pwrctl, DDRCTRL_PWRCTL_POWERDOWN_EN); 660*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->dfimisc, 661*10a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 662*10a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 663*10a511ceSYann Gautier } 664*10a511ceSYann Gautier 665*10a511ceSYann Gautier static void stm32mp1_refresh_restore(struct stm32mp1_ddrctl *ctl, 666*10a511ceSYann Gautier uint32_t rfshctl3, uint32_t pwrctl) 667*10a511ceSYann Gautier { 668*10a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 669*10a511ceSYann Gautier if ((rfshctl3 & DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH) == 0U) { 670*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&ctl->rfshctl3, 671*10a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 672*10a511ceSYann Gautier } 673*10a511ceSYann Gautier if ((pwrctl & DDRCTRL_PWRCTL_POWERDOWN_EN) != 0U) { 674*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->pwrctl, 675*10a511ceSYann Gautier DDRCTRL_PWRCTL_POWERDOWN_EN); 676*10a511ceSYann Gautier } 677*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&ctl->dfimisc, 678*10a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 679*10a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 680*10a511ceSYann Gautier } 681*10a511ceSYann Gautier 682*10a511ceSYann Gautier static int board_ddr_power_init(enum ddr_type ddr_type) 683*10a511ceSYann Gautier { 684*10a511ceSYann Gautier if (dt_check_pmic()) { 685*10a511ceSYann Gautier return pmic_ddr_power_init(ddr_type); 686*10a511ceSYann Gautier } 687*10a511ceSYann Gautier 688*10a511ceSYann Gautier return 0; 689*10a511ceSYann Gautier } 690*10a511ceSYann Gautier 691*10a511ceSYann Gautier void stm32mp1_ddr_init(struct ddr_info *priv, 692*10a511ceSYann Gautier struct stm32mp1_ddr_config *config) 693*10a511ceSYann Gautier { 694*10a511ceSYann Gautier uint32_t pir; 695*10a511ceSYann Gautier int ret; 696*10a511ceSYann Gautier 697*10a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 698*10a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_DDR3); 699*10a511ceSYann Gautier } else { 700*10a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_LPDDR2); 701*10a511ceSYann Gautier } 702*10a511ceSYann Gautier 703*10a511ceSYann Gautier if (ret != 0) { 704*10a511ceSYann Gautier panic(); 705*10a511ceSYann Gautier } 706*10a511ceSYann Gautier 707*10a511ceSYann Gautier VERBOSE("name = %s\n", config->info.name); 708*10a511ceSYann Gautier VERBOSE("speed = %d MHz\n", config->info.speed); 709*10a511ceSYann Gautier VERBOSE("size = 0x%x\n", config->info.size); 710*10a511ceSYann Gautier 711*10a511ceSYann Gautier /* DDR INIT SEQUENCE */ 712*10a511ceSYann Gautier 713*10a511ceSYann Gautier /* 714*10a511ceSYann Gautier * 1. Program the DWC_ddr_umctl2 registers 715*10a511ceSYann Gautier * nota: check DFIMISC.dfi_init_complete = 0 716*10a511ceSYann Gautier */ 717*10a511ceSYann Gautier 718*10a511ceSYann Gautier /* 1.1 RESETS: presetn, core_ddrc_rstn, aresetn */ 719*10a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 720*10a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 721*10a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 722*10a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 723*10a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 724*10a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 725*10a511ceSYann Gautier 726*10a511ceSYann Gautier /* 1.2. start CLOCK */ 727*10a511ceSYann Gautier if (stm32mp1_ddr_clk_enable(priv, config->info.speed) != 0) { 728*10a511ceSYann Gautier panic(); 729*10a511ceSYann Gautier } 730*10a511ceSYann Gautier 731*10a511ceSYann Gautier /* 1.3. deassert reset */ 732*10a511ceSYann Gautier /* De-assert PHY rstn and ctl_rstn via DPHYRST and DPHYCTLRST. */ 733*10a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 734*10a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 735*10a511ceSYann Gautier /* 736*10a511ceSYann Gautier * De-assert presetn once the clocks are active 737*10a511ceSYann Gautier * and stable via DDRCAPBRST bit. 738*10a511ceSYann Gautier */ 739*10a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 740*10a511ceSYann Gautier 741*10a511ceSYann Gautier /* 1.4. wait 128 cycles to permit initialization of end logic */ 742*10a511ceSYann Gautier udelay(2); 743*10a511ceSYann Gautier /* For PCLK = 133MHz => 1 us is enough, 2 to allow lower frequency */ 744*10a511ceSYann Gautier 745*10a511ceSYann Gautier /* 1.5. initialize registers ddr_umctl2 */ 746*10a511ceSYann Gautier /* Stop uMCTL2 before PHY is ready */ 747*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->dfimisc, 748*10a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 749*10a511ceSYann Gautier VERBOSE("[0x%x] dfimisc = 0x%x\n", 750*10a511ceSYann Gautier (uint32_t)&priv->ctl->dfimisc, 751*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dfimisc)); 752*10a511ceSYann Gautier 753*10a511ceSYann Gautier set_reg(priv, REG_REG, &config->c_reg); 754*10a511ceSYann Gautier 755*10a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 756*10a511ceSYann Gautier if ((config->c_reg.mstr & 757*10a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 758*10a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 759*10a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mstr\n"); 760*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->ctl->mstr, 761*10a511ceSYann Gautier DDRCTRL_MSTR_DLL_OFF_MODE); 762*10a511ceSYann Gautier VERBOSE("[0x%x] mstr = 0x%x\n", 763*10a511ceSYann Gautier (uint32_t)&priv->ctl->mstr, 764*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->mstr)); 765*10a511ceSYann Gautier } 766*10a511ceSYann Gautier 767*10a511ceSYann Gautier set_reg(priv, REG_TIMING, &config->c_timing); 768*10a511ceSYann Gautier set_reg(priv, REG_MAP, &config->c_map); 769*10a511ceSYann Gautier 770*10a511ceSYann Gautier /* Skip CTRL init, SDRAM init is done by PHY PUBL */ 771*10a511ceSYann Gautier mmio_clrsetbits_32((uint32_t)&priv->ctl->init0, 772*10a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK, 773*10a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL); 774*10a511ceSYann Gautier VERBOSE("[0x%x] init0 = 0x%x\n", 775*10a511ceSYann Gautier (uint32_t)&priv->ctl->init0, 776*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->init0)); 777*10a511ceSYann Gautier 778*10a511ceSYann Gautier set_reg(priv, REG_PERF, &config->c_perf); 779*10a511ceSYann Gautier 780*10a511ceSYann Gautier /* 2. deassert reset signal core_ddrc_rstn, aresetn and presetn */ 781*10a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 782*10a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 783*10a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 784*10a511ceSYann Gautier 785*10a511ceSYann Gautier /* 786*10a511ceSYann Gautier * 3. start PHY init by accessing relevant PUBL registers 787*10a511ceSYann Gautier * (DXGCR, DCR, PTR*, MR*, DTPR*) 788*10a511ceSYann Gautier */ 789*10a511ceSYann Gautier set_reg(priv, REGPHY_REG, &config->p_reg); 790*10a511ceSYann Gautier set_reg(priv, REGPHY_TIMING, &config->p_timing); 791*10a511ceSYann Gautier set_reg(priv, REGPHY_CAL, &config->p_cal); 792*10a511ceSYann Gautier 793*10a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 794*10a511ceSYann Gautier if ((config->c_reg.mstr & 795*10a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 796*10a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 797*10a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mr1\n"); 798*10a511ceSYann Gautier mmio_clrbits_32((uint32_t)&priv->phy->mr1, BIT(0)); 799*10a511ceSYann Gautier VERBOSE("[0x%x] mr1 = 0x%x\n", 800*10a511ceSYann Gautier (uint32_t)&priv->phy->mr1, 801*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->phy->mr1)); 802*10a511ceSYann Gautier } 803*10a511ceSYann Gautier 804*10a511ceSYann Gautier /* 805*10a511ceSYann Gautier * 4. Monitor PHY init status by polling PUBL register PGSR.IDONE 806*10a511ceSYann Gautier * Perform DDR PHY DRAM initialization and Gate Training Evaluation 807*10a511ceSYann Gautier */ 808*10a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 809*10a511ceSYann Gautier 810*10a511ceSYann Gautier /* 811*10a511ceSYann Gautier * 5. Indicate to PUBL that controller performs SDRAM initialization 812*10a511ceSYann Gautier * by setting PIR.INIT and PIR CTLDINIT and pool PGSR.IDONE 813*10a511ceSYann Gautier * DRAM init is done by PHY, init0.skip_dram.init = 1 814*10a511ceSYann Gautier */ 815*10a511ceSYann Gautier 816*10a511ceSYann Gautier pir = DDRPHYC_PIR_DLLSRST | DDRPHYC_PIR_DLLLOCK | DDRPHYC_PIR_ZCAL | 817*10a511ceSYann Gautier DDRPHYC_PIR_ITMSRST | DDRPHYC_PIR_DRAMINIT | DDRPHYC_PIR_ICPC; 818*10a511ceSYann Gautier 819*10a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 820*10a511ceSYann Gautier pir |= DDRPHYC_PIR_DRAMRST; /* Only for DDR3 */ 821*10a511ceSYann Gautier } 822*10a511ceSYann Gautier 823*10a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, pir); 824*10a511ceSYann Gautier 825*10a511ceSYann Gautier /* 826*10a511ceSYann Gautier * 6. SET DFIMISC.dfi_init_complete_en to 1 827*10a511ceSYann Gautier * Enable quasi-dynamic register programming. 828*10a511ceSYann Gautier */ 829*10a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 830*10a511ceSYann Gautier 831*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->dfimisc, 832*10a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 833*10a511ceSYann Gautier VERBOSE("[0x%x] dfimisc = 0x%x\n", 834*10a511ceSYann Gautier (uint32_t)&priv->ctl->dfimisc, 835*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->dfimisc)); 836*10a511ceSYann Gautier 837*10a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 838*10a511ceSYann Gautier 839*10a511ceSYann Gautier /* 840*10a511ceSYann Gautier * 7. Wait for DWC_ddr_umctl2 to move to normal operation mode 841*10a511ceSYann Gautier * by monitoring STAT.operating_mode signal 842*10a511ceSYann Gautier */ 843*10a511ceSYann Gautier 844*10a511ceSYann Gautier /* Wait uMCTL2 ready */ 845*10a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 846*10a511ceSYann Gautier 847*10a511ceSYann Gautier /* Switch to DLL OFF mode */ 848*10a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DLL_OFF_MODE) != 0U) { 849*10a511ceSYann Gautier stm32mp1_ddr3_dll_off(priv); 850*10a511ceSYann Gautier } 851*10a511ceSYann Gautier 852*10a511ceSYann Gautier VERBOSE("DDR DQS training : "); 853*10a511ceSYann Gautier 854*10a511ceSYann Gautier /* 855*10a511ceSYann Gautier * 8. Disable Auto refresh and power down by setting 856*10a511ceSYann Gautier * - RFSHCTL3.dis_au_refresh = 1 857*10a511ceSYann Gautier * - PWRCTL.powerdown_en = 0 858*10a511ceSYann Gautier * - DFIMISC.dfiinit_complete_en = 0 859*10a511ceSYann Gautier */ 860*10a511ceSYann Gautier stm32mp1_refresh_disable(priv->ctl); 861*10a511ceSYann Gautier 862*10a511ceSYann Gautier /* 863*10a511ceSYann Gautier * 9. Program PUBL PGCR to enable refresh during training 864*10a511ceSYann Gautier * and rank to train 865*10a511ceSYann Gautier * not done => keep the programed value in PGCR 866*10a511ceSYann Gautier */ 867*10a511ceSYann Gautier 868*10a511ceSYann Gautier /* 869*10a511ceSYann Gautier * 10. configure PUBL PIR register to specify which training step 870*10a511ceSYann Gautier * to run 871*10a511ceSYann Gautier * Warning : RVTRN is not supported by this PUBL 872*10a511ceSYann Gautier */ 873*10a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, DDRPHYC_PIR_QSTRN); 874*10a511ceSYann Gautier 875*10a511ceSYann Gautier /* 11. monitor PUB PGSR.IDONE to poll cpmpletion of training sequence */ 876*10a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 877*10a511ceSYann Gautier 878*10a511ceSYann Gautier /* 879*10a511ceSYann Gautier * 12. set back registers in step 8 to the orginal values if desidered 880*10a511ceSYann Gautier */ 881*10a511ceSYann Gautier stm32mp1_refresh_restore(priv->ctl, config->c_reg.rfshctl3, 882*10a511ceSYann Gautier config->c_reg.pwrctl); 883*10a511ceSYann Gautier 884*10a511ceSYann Gautier /* Enable uMCTL2 AXI port 0 */ 885*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->pctrl_0, DDRCTRL_PCTRL_N_PORT_EN); 886*10a511ceSYann Gautier VERBOSE("[0x%x] pctrl_0 = 0x%x\n", 887*10a511ceSYann Gautier (uint32_t)&priv->ctl->pctrl_0, 888*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->pctrl_0)); 889*10a511ceSYann Gautier 890*10a511ceSYann Gautier /* Enable uMCTL2 AXI port 1 */ 891*10a511ceSYann Gautier mmio_setbits_32((uint32_t)&priv->ctl->pctrl_1, DDRCTRL_PCTRL_N_PORT_EN); 892*10a511ceSYann Gautier VERBOSE("[0x%x] pctrl_1 = 0x%x\n", 893*10a511ceSYann Gautier (uint32_t)&priv->ctl->pctrl_1, 894*10a511ceSYann Gautier mmio_read_32((uint32_t)&priv->ctl->pctrl_1)); 895*10a511ceSYann Gautier } 896