17839a050SYann Gautier /* 23f9c9784SYann Gautier * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved 37839a050SYann Gautier * 47839a050SYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 57839a050SYann Gautier */ 67839a050SYann Gautier 77839a050SYann Gautier #include <assert.h> 87839a050SYann Gautier #include <errno.h> 97839a050SYann Gautier #include <stdint.h> 1039b6cc66SAntonio Nino Diaz #include <stdio.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <libfdt.h> 1309d40e0eSAntonio Nino Diaz 146e6ab282SYann Gautier #include <platform_def.h> 156e6ab282SYann Gautier 1609d40e0eSAntonio Nino Diaz #include <arch.h> 1709d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1809d40e0eSAntonio Nino Diaz #include <common/debug.h> 1909d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 21447b2b13SYann Gautier #include <drivers/st/stm32mp_clkfunc.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clkfunc.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h> 2509d40e0eSAntonio Nino Diaz #include <dt-bindings/clock/stm32mp1-clksrc.h> 2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 270d21680cSYann Gautier #include <lib/spinlock.h> 2809d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3009d40e0eSAntonio Nino Diaz 317839a050SYann Gautier #define MAX_HSI_HZ 64000000 320d21680cSYann Gautier #define USB_PHY_48_MHZ 48000000 337839a050SYann Gautier 34dfdb057aSYann Gautier #define TIMEOUT_US_200MS U(200000) 35dfdb057aSYann Gautier #define TIMEOUT_US_1S U(1000000) 367839a050SYann Gautier 37dfdb057aSYann Gautier #define PLLRDY_TIMEOUT TIMEOUT_US_200MS 38dfdb057aSYann Gautier #define CLKSRC_TIMEOUT TIMEOUT_US_200MS 39dfdb057aSYann Gautier #define CLKDIV_TIMEOUT TIMEOUT_US_200MS 40dfdb057aSYann Gautier #define HSIDIV_TIMEOUT TIMEOUT_US_200MS 41dfdb057aSYann Gautier #define OSCRDY_TIMEOUT TIMEOUT_US_1S 427839a050SYann Gautier 437839a050SYann Gautier enum stm32mp1_parent_id { 447839a050SYann Gautier /* Oscillators are defined in enum stm32mp_osc_id */ 457839a050SYann Gautier 467839a050SYann Gautier /* Other parent source */ 477839a050SYann Gautier _HSI_KER = NB_OSC, 487839a050SYann Gautier _HSE_KER, 497839a050SYann Gautier _HSE_KER_DIV2, 507839a050SYann Gautier _CSI_KER, 517839a050SYann Gautier _PLL1_P, 527839a050SYann Gautier _PLL1_Q, 537839a050SYann Gautier _PLL1_R, 547839a050SYann Gautier _PLL2_P, 557839a050SYann Gautier _PLL2_Q, 567839a050SYann Gautier _PLL2_R, 577839a050SYann Gautier _PLL3_P, 587839a050SYann Gautier _PLL3_Q, 597839a050SYann Gautier _PLL3_R, 607839a050SYann Gautier _PLL4_P, 617839a050SYann Gautier _PLL4_Q, 627839a050SYann Gautier _PLL4_R, 637839a050SYann Gautier _ACLK, 647839a050SYann Gautier _PCLK1, 657839a050SYann Gautier _PCLK2, 667839a050SYann Gautier _PCLK3, 677839a050SYann Gautier _PCLK4, 687839a050SYann Gautier _PCLK5, 697839a050SYann Gautier _HCLK6, 707839a050SYann Gautier _HCLK2, 717839a050SYann Gautier _CK_PER, 727839a050SYann Gautier _CK_MPU, 73*b053a22eSYann Gautier _CK_MCU, 740d21680cSYann Gautier _USB_PHY_48, 757839a050SYann Gautier _PARENT_NB, 767839a050SYann Gautier _UNKNOWN_ID = 0xff, 777839a050SYann Gautier }; 787839a050SYann Gautier 790d21680cSYann Gautier /* Lists only the parent clock we are interested in */ 807839a050SYann Gautier enum stm32mp1_parent_sel { 810d21680cSYann Gautier _I2C12_SEL, 820d21680cSYann Gautier _I2C35_SEL, 830d21680cSYann Gautier _STGEN_SEL, 847839a050SYann Gautier _I2C46_SEL, 850d21680cSYann Gautier _SPI6_SEL, 860d21680cSYann Gautier _USART1_SEL, 870d21680cSYann Gautier _RNG1_SEL, 887839a050SYann Gautier _UART6_SEL, 897839a050SYann Gautier _UART24_SEL, 907839a050SYann Gautier _UART35_SEL, 917839a050SYann Gautier _UART78_SEL, 927839a050SYann Gautier _SDMMC12_SEL, 937839a050SYann Gautier _SDMMC3_SEL, 947839a050SYann Gautier _QSPI_SEL, 957839a050SYann Gautier _FMC_SEL, 960d21680cSYann Gautier _ASS_SEL, 97*b053a22eSYann Gautier _MSS_SEL, 987839a050SYann Gautier _USBPHY_SEL, 997839a050SYann Gautier _USBO_SEL, 1007839a050SYann Gautier _PARENT_SEL_NB, 1017839a050SYann Gautier _UNKNOWN_SEL = 0xff, 1027839a050SYann Gautier }; 1037839a050SYann Gautier 1047839a050SYann Gautier enum stm32mp1_pll_id { 1057839a050SYann Gautier _PLL1, 1067839a050SYann Gautier _PLL2, 1077839a050SYann Gautier _PLL3, 1087839a050SYann Gautier _PLL4, 1097839a050SYann Gautier _PLL_NB 1107839a050SYann Gautier }; 1117839a050SYann Gautier 1127839a050SYann Gautier enum stm32mp1_div_id { 1137839a050SYann Gautier _DIV_P, 1147839a050SYann Gautier _DIV_Q, 1157839a050SYann Gautier _DIV_R, 1167839a050SYann Gautier _DIV_NB, 1177839a050SYann Gautier }; 1187839a050SYann Gautier 1197839a050SYann Gautier enum stm32mp1_clksrc_id { 1207839a050SYann Gautier CLKSRC_MPU, 1217839a050SYann Gautier CLKSRC_AXI, 122*b053a22eSYann Gautier CLKSRC_MCU, 1237839a050SYann Gautier CLKSRC_PLL12, 1247839a050SYann Gautier CLKSRC_PLL3, 1257839a050SYann Gautier CLKSRC_PLL4, 1267839a050SYann Gautier CLKSRC_RTC, 1277839a050SYann Gautier CLKSRC_MCO1, 1287839a050SYann Gautier CLKSRC_MCO2, 1297839a050SYann Gautier CLKSRC_NB 1307839a050SYann Gautier }; 1317839a050SYann Gautier 1327839a050SYann Gautier enum stm32mp1_clkdiv_id { 1337839a050SYann Gautier CLKDIV_MPU, 1347839a050SYann Gautier CLKDIV_AXI, 135*b053a22eSYann Gautier CLKDIV_MCU, 1367839a050SYann Gautier CLKDIV_APB1, 1377839a050SYann Gautier CLKDIV_APB2, 1387839a050SYann Gautier CLKDIV_APB3, 1397839a050SYann Gautier CLKDIV_APB4, 1407839a050SYann Gautier CLKDIV_APB5, 1417839a050SYann Gautier CLKDIV_RTC, 1427839a050SYann Gautier CLKDIV_MCO1, 1437839a050SYann Gautier CLKDIV_MCO2, 1447839a050SYann Gautier CLKDIV_NB 1457839a050SYann Gautier }; 1467839a050SYann Gautier 1477839a050SYann Gautier enum stm32mp1_pllcfg { 1487839a050SYann Gautier PLLCFG_M, 1497839a050SYann Gautier PLLCFG_N, 1507839a050SYann Gautier PLLCFG_P, 1517839a050SYann Gautier PLLCFG_Q, 1527839a050SYann Gautier PLLCFG_R, 1537839a050SYann Gautier PLLCFG_O, 1547839a050SYann Gautier PLLCFG_NB 1557839a050SYann Gautier }; 1567839a050SYann Gautier 1577839a050SYann Gautier enum stm32mp1_pllcsg { 1587839a050SYann Gautier PLLCSG_MOD_PER, 1597839a050SYann Gautier PLLCSG_INC_STEP, 1607839a050SYann Gautier PLLCSG_SSCG_MODE, 1617839a050SYann Gautier PLLCSG_NB 1627839a050SYann Gautier }; 1637839a050SYann Gautier 1647839a050SYann Gautier enum stm32mp1_plltype { 1657839a050SYann Gautier PLL_800, 1667839a050SYann Gautier PLL_1600, 1677839a050SYann Gautier PLL_TYPE_NB 1687839a050SYann Gautier }; 1697839a050SYann Gautier 1707839a050SYann Gautier struct stm32mp1_pll { 1717839a050SYann Gautier uint8_t refclk_min; 1727839a050SYann Gautier uint8_t refclk_max; 1737839a050SYann Gautier uint8_t divn_max; 1747839a050SYann Gautier }; 1757839a050SYann Gautier 1767839a050SYann Gautier struct stm32mp1_clk_gate { 1777839a050SYann Gautier uint16_t offset; 1787839a050SYann Gautier uint8_t bit; 1797839a050SYann Gautier uint8_t index; 1807839a050SYann Gautier uint8_t set_clr; 1810d21680cSYann Gautier uint8_t sel; /* Relates to enum stm32mp1_parent_sel */ 1820d21680cSYann Gautier uint8_t fixed; /* Relates to enum stm32mp1_parent_id */ 1837839a050SYann Gautier }; 1847839a050SYann Gautier 1857839a050SYann Gautier struct stm32mp1_clk_sel { 1867839a050SYann Gautier uint16_t offset; 1877839a050SYann Gautier uint8_t src; 1887839a050SYann Gautier uint8_t msk; 1897839a050SYann Gautier uint8_t nb_parent; 1907839a050SYann Gautier const uint8_t *parent; 1917839a050SYann Gautier }; 1927839a050SYann Gautier 1937839a050SYann Gautier #define REFCLK_SIZE 4 1947839a050SYann Gautier struct stm32mp1_clk_pll { 1957839a050SYann Gautier enum stm32mp1_plltype plltype; 1967839a050SYann Gautier uint16_t rckxselr; 1977839a050SYann Gautier uint16_t pllxcfgr1; 1987839a050SYann Gautier uint16_t pllxcfgr2; 1997839a050SYann Gautier uint16_t pllxfracr; 2007839a050SYann Gautier uint16_t pllxcr; 2017839a050SYann Gautier uint16_t pllxcsgr; 2027839a050SYann Gautier enum stm32mp_osc_id refclk[REFCLK_SIZE]; 2037839a050SYann Gautier }; 2047839a050SYann Gautier 2050d21680cSYann Gautier /* Clocks with selectable source and non set/clr register access */ 2060d21680cSYann Gautier #define _CLK_SELEC(off, b, idx, s) \ 2077839a050SYann Gautier { \ 2087839a050SYann Gautier .offset = (off), \ 2097839a050SYann Gautier .bit = (b), \ 2107839a050SYann Gautier .index = (idx), \ 2117839a050SYann Gautier .set_clr = 0, \ 2127839a050SYann Gautier .sel = (s), \ 2137839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2147839a050SYann Gautier } 2157839a050SYann Gautier 2160d21680cSYann Gautier /* Clocks with fixed source and non set/clr register access */ 2170d21680cSYann Gautier #define _CLK_FIXED(off, b, idx, f) \ 2187839a050SYann Gautier { \ 2197839a050SYann Gautier .offset = (off), \ 2207839a050SYann Gautier .bit = (b), \ 2217839a050SYann Gautier .index = (idx), \ 2227839a050SYann Gautier .set_clr = 0, \ 2237839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2247839a050SYann Gautier .fixed = (f), \ 2257839a050SYann Gautier } 2267839a050SYann Gautier 2270d21680cSYann Gautier /* Clocks with selectable source and set/clr register access */ 2280d21680cSYann Gautier #define _CLK_SC_SELEC(off, b, idx, s) \ 2297839a050SYann Gautier { \ 2307839a050SYann Gautier .offset = (off), \ 2317839a050SYann Gautier .bit = (b), \ 2327839a050SYann Gautier .index = (idx), \ 2337839a050SYann Gautier .set_clr = 1, \ 2347839a050SYann Gautier .sel = (s), \ 2357839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2367839a050SYann Gautier } 2377839a050SYann Gautier 2380d21680cSYann Gautier /* Clocks with fixed source and set/clr register access */ 2390d21680cSYann Gautier #define _CLK_SC_FIXED(off, b, idx, f) \ 2407839a050SYann Gautier { \ 2417839a050SYann Gautier .offset = (off), \ 2427839a050SYann Gautier .bit = (b), \ 2437839a050SYann Gautier .index = (idx), \ 2447839a050SYann Gautier .set_clr = 1, \ 2457839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2467839a050SYann Gautier .fixed = (f), \ 2477839a050SYann Gautier } 2487839a050SYann Gautier 2490d21680cSYann Gautier #define _CLK_PARENT(idx, off, s, m, p) \ 2507839a050SYann Gautier [(idx)] = { \ 2517839a050SYann Gautier .offset = (off), \ 2527839a050SYann Gautier .src = (s), \ 2537839a050SYann Gautier .msk = (m), \ 2547839a050SYann Gautier .parent = (p), \ 2550d21680cSYann Gautier .nb_parent = ARRAY_SIZE(p) \ 2567839a050SYann Gautier } 2577839a050SYann Gautier 2580d21680cSYann Gautier #define _CLK_PLL(idx, type, off1, off2, off3, \ 2597839a050SYann Gautier off4, off5, off6, \ 2607839a050SYann Gautier p1, p2, p3, p4) \ 2617839a050SYann Gautier [(idx)] = { \ 2627839a050SYann Gautier .plltype = (type), \ 2637839a050SYann Gautier .rckxselr = (off1), \ 2647839a050SYann Gautier .pllxcfgr1 = (off2), \ 2657839a050SYann Gautier .pllxcfgr2 = (off3), \ 2667839a050SYann Gautier .pllxfracr = (off4), \ 2677839a050SYann Gautier .pllxcr = (off5), \ 2687839a050SYann Gautier .pllxcsgr = (off6), \ 2697839a050SYann Gautier .refclk[0] = (p1), \ 2707839a050SYann Gautier .refclk[1] = (p2), \ 2717839a050SYann Gautier .refclk[2] = (p3), \ 2727839a050SYann Gautier .refclk[3] = (p4), \ 2737839a050SYann Gautier } 2747839a050SYann Gautier 2757839a050SYann Gautier static const uint8_t stm32mp1_clks[][2] = { 2767839a050SYann Gautier { CK_PER, _CK_PER }, 2777839a050SYann Gautier { CK_MPU, _CK_MPU }, 2787839a050SYann Gautier { CK_AXI, _ACLK }, 279*b053a22eSYann Gautier { CK_MCU, _CK_MCU }, 2807839a050SYann Gautier { CK_HSE, _HSE }, 2817839a050SYann Gautier { CK_CSI, _CSI }, 2827839a050SYann Gautier { CK_LSI, _LSI }, 2837839a050SYann Gautier { CK_LSE, _LSE }, 2847839a050SYann Gautier { CK_HSI, _HSI }, 2857839a050SYann Gautier { CK_HSE_DIV2, _HSE_KER_DIV2 }, 2867839a050SYann Gautier }; 2877839a050SYann Gautier 2880d21680cSYann Gautier #define NB_GATES ARRAY_SIZE(stm32mp1_clk_gate) 2890d21680cSYann Gautier 2907839a050SYann Gautier static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = { 2910d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK), 2920d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK), 2930d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK), 2940d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK), 2950d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R), 2960d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R), 2970d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4), 2980d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4), 2990d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK), 3000d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4), 3010d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4), 3027839a050SYann Gautier 3030d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1), 3040d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL), 3050d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL), 3060d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL), 3070d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL), 3080d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL), 3090d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL), 3100d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL), 3110d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL), 3120d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL), 3130d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL), 3147839a050SYann Gautier 3150d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2), 3160d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL), 3177839a050SYann Gautier 3180d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL), 3190d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL), 3200d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL), 3217839a050SYann Gautier 3220d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL), 3230d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL), 3240d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL), 3250d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _USART1_SEL), 3260d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5), 3270d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5), 3280d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5), 3290d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5), 3300d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5), 3310d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5), 3320d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL), 3337839a050SYann Gautier 3340d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL), 3350d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL), 3367839a050SYann Gautier 3370d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL), 3380d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL), 3390d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL), 3400d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL), 3410d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL), 3420d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL), 3430d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL), 3440d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL), 3450d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL), 3460d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL), 3470d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL), 3487839a050SYann Gautier 3490d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5), 3500d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5), 3510d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5), 3520d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL), 3530d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5), 3547839a050SYann Gautier 3550d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL), 3560d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL), 3570d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL), 3580d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL), 3590d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL), 3607839a050SYann Gautier 3610d21680cSYann Gautier _CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL), 3627839a050SYann Gautier }; 3637839a050SYann Gautier 3640d21680cSYann Gautier static const uint8_t i2c12_parents[] = { 3650d21680cSYann Gautier _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER 3660d21680cSYann Gautier }; 3670d21680cSYann Gautier 3680d21680cSYann Gautier static const uint8_t i2c35_parents[] = { 3690d21680cSYann Gautier _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER 3700d21680cSYann Gautier }; 3710d21680cSYann Gautier 3720d21680cSYann Gautier static const uint8_t stgen_parents[] = { 3730d21680cSYann Gautier _HSI_KER, _HSE_KER 3740d21680cSYann Gautier }; 3750d21680cSYann Gautier 3760d21680cSYann Gautier static const uint8_t i2c46_parents[] = { 3770d21680cSYann Gautier _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER 3780d21680cSYann Gautier }; 3790d21680cSYann Gautier 3800d21680cSYann Gautier static const uint8_t spi6_parents[] = { 3810d21680cSYann Gautier _PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q 3820d21680cSYann Gautier }; 3830d21680cSYann Gautier 3840d21680cSYann Gautier static const uint8_t usart1_parents[] = { 3850d21680cSYann Gautier _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER 3860d21680cSYann Gautier }; 3870d21680cSYann Gautier 3880d21680cSYann Gautier static const uint8_t rng1_parents[] = { 3890d21680cSYann Gautier _CSI, _PLL4_R, _LSE, _LSI 3900d21680cSYann Gautier }; 3910d21680cSYann Gautier 3920d21680cSYann Gautier static const uint8_t uart6_parents[] = { 3930d21680cSYann Gautier _PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER 3940d21680cSYann Gautier }; 3950d21680cSYann Gautier 3960d21680cSYann Gautier static const uint8_t uart234578_parents[] = { 3970d21680cSYann Gautier _PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER 3980d21680cSYann Gautier }; 3990d21680cSYann Gautier 4000d21680cSYann Gautier static const uint8_t sdmmc12_parents[] = { 4010d21680cSYann Gautier _HCLK6, _PLL3_R, _PLL4_P, _HSI_KER 4020d21680cSYann Gautier }; 4030d21680cSYann Gautier 4040d21680cSYann Gautier static const uint8_t sdmmc3_parents[] = { 4050d21680cSYann Gautier _HCLK2, _PLL3_R, _PLL4_P, _HSI_KER 4060d21680cSYann Gautier }; 4070d21680cSYann Gautier 4080d21680cSYann Gautier static const uint8_t qspi_parents[] = { 4090d21680cSYann Gautier _ACLK, _PLL3_R, _PLL4_P, _CK_PER 4100d21680cSYann Gautier }; 4110d21680cSYann Gautier 4120d21680cSYann Gautier static const uint8_t fmc_parents[] = { 4130d21680cSYann Gautier _ACLK, _PLL3_R, _PLL4_P, _CK_PER 4140d21680cSYann Gautier }; 4150d21680cSYann Gautier 4160d21680cSYann Gautier static const uint8_t ass_parents[] = { 4170d21680cSYann Gautier _HSI, _HSE, _PLL2 4180d21680cSYann Gautier }; 4190d21680cSYann Gautier 420*b053a22eSYann Gautier static const uint8_t mss_parents[] = { 421*b053a22eSYann Gautier _HSI, _HSE, _CSI, _PLL3 422*b053a22eSYann Gautier }; 423*b053a22eSYann Gautier 4240d21680cSYann Gautier static const uint8_t usbphy_parents[] = { 4250d21680cSYann Gautier _HSE_KER, _PLL4_R, _HSE_KER_DIV2 4260d21680cSYann Gautier }; 4270d21680cSYann Gautier 4280d21680cSYann Gautier static const uint8_t usbo_parents[] = { 4290d21680cSYann Gautier _PLL4_R, _USB_PHY_48 4300d21680cSYann Gautier }; 4317839a050SYann Gautier 4327839a050SYann Gautier static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = { 4330d21680cSYann Gautier _CLK_PARENT(_I2C12_SEL, RCC_I2C12CKSELR, 0, 0x7, i2c12_parents), 4340d21680cSYann Gautier _CLK_PARENT(_I2C35_SEL, RCC_I2C35CKSELR, 0, 0x7, i2c35_parents), 4350d21680cSYann Gautier _CLK_PARENT(_STGEN_SEL, RCC_STGENCKSELR, 0, 0x3, stgen_parents), 4360d21680cSYann Gautier _CLK_PARENT(_I2C46_SEL, RCC_I2C46CKSELR, 0, 0x7, i2c46_parents), 4370d21680cSYann Gautier _CLK_PARENT(_SPI6_SEL, RCC_SPI6CKSELR, 0, 0x7, spi6_parents), 4380d21680cSYann Gautier _CLK_PARENT(_USART1_SEL, RCC_UART1CKSELR, 0, 0x7, usart1_parents), 4390d21680cSYann Gautier _CLK_PARENT(_RNG1_SEL, RCC_RNG1CKSELR, 0, 0x3, rng1_parents), 4400d21680cSYann Gautier _CLK_PARENT(_UART6_SEL, RCC_UART6CKSELR, 0, 0x7, uart6_parents), 4410d21680cSYann Gautier _CLK_PARENT(_UART24_SEL, RCC_UART24CKSELR, 0, 0x7, uart234578_parents), 4420d21680cSYann Gautier _CLK_PARENT(_UART35_SEL, RCC_UART35CKSELR, 0, 0x7, uart234578_parents), 4430d21680cSYann Gautier _CLK_PARENT(_UART78_SEL, RCC_UART78CKSELR, 0, 0x7, uart234578_parents), 4440d21680cSYann Gautier _CLK_PARENT(_SDMMC12_SEL, RCC_SDMMC12CKSELR, 0, 0x7, sdmmc12_parents), 4450d21680cSYann Gautier _CLK_PARENT(_SDMMC3_SEL, RCC_SDMMC3CKSELR, 0, 0x7, sdmmc3_parents), 4460d21680cSYann Gautier _CLK_PARENT(_QSPI_SEL, RCC_QSPICKSELR, 0, 0xf, qspi_parents), 4470d21680cSYann Gautier _CLK_PARENT(_FMC_SEL, RCC_FMCCKSELR, 0, 0xf, fmc_parents), 4480d21680cSYann Gautier _CLK_PARENT(_ASS_SEL, RCC_ASSCKSELR, 0, 0x3, ass_parents), 449*b053a22eSYann Gautier _CLK_PARENT(_MSS_SEL, RCC_MSSCKSELR, 0, 0x3, mss_parents), 4500d21680cSYann Gautier _CLK_PARENT(_USBPHY_SEL, RCC_USBCKSELR, 0, 0x3, usbphy_parents), 4510d21680cSYann Gautier _CLK_PARENT(_USBO_SEL, RCC_USBCKSELR, 4, 0x1, usbo_parents), 4527839a050SYann Gautier }; 4537839a050SYann Gautier 4547839a050SYann Gautier /* Define characteristic of PLL according type */ 4557839a050SYann Gautier #define DIVN_MIN 24 4567839a050SYann Gautier static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = { 4577839a050SYann Gautier [PLL_800] = { 4587839a050SYann Gautier .refclk_min = 4, 4597839a050SYann Gautier .refclk_max = 16, 4607839a050SYann Gautier .divn_max = 99, 4617839a050SYann Gautier }, 4627839a050SYann Gautier [PLL_1600] = { 4637839a050SYann Gautier .refclk_min = 8, 4647839a050SYann Gautier .refclk_max = 16, 4657839a050SYann Gautier .divn_max = 199, 4667839a050SYann Gautier }, 4677839a050SYann Gautier }; 4687839a050SYann Gautier 4697839a050SYann Gautier /* PLLNCFGR2 register divider by output */ 4707839a050SYann Gautier static const uint8_t pllncfgr2[_DIV_NB] = { 4717839a050SYann Gautier [_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT, 4727839a050SYann Gautier [_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT, 4730d21680cSYann Gautier [_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT, 4747839a050SYann Gautier }; 4757839a050SYann Gautier 4767839a050SYann Gautier static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = { 4770d21680cSYann Gautier _CLK_PLL(_PLL1, PLL_1600, 4787839a050SYann Gautier RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2, 4797839a050SYann Gautier RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR, 4807839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 4810d21680cSYann Gautier _CLK_PLL(_PLL2, PLL_1600, 4827839a050SYann Gautier RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2, 4837839a050SYann Gautier RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR, 4847839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 4850d21680cSYann Gautier _CLK_PLL(_PLL3, PLL_800, 4867839a050SYann Gautier RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2, 4877839a050SYann Gautier RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR, 4887839a050SYann Gautier _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID), 4890d21680cSYann Gautier _CLK_PLL(_PLL4, PLL_800, 4907839a050SYann Gautier RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2, 4917839a050SYann Gautier RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR, 4927839a050SYann Gautier _HSI, _HSE, _CSI, _I2S_CKIN), 4937839a050SYann Gautier }; 4947839a050SYann Gautier 4957839a050SYann Gautier /* Prescaler table lookups for clock computation */ 496*b053a22eSYann Gautier /* div = /1 /2 /4 /8 / 16 /64 /128 /512 */ 497*b053a22eSYann Gautier static const uint8_t stm32mp1_mcu_div[16] = { 498*b053a22eSYann Gautier 0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9 499*b053a22eSYann Gautier }; 5007839a050SYann Gautier 5017839a050SYann Gautier /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */ 5027839a050SYann Gautier #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div 5037839a050SYann Gautier #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div 5047839a050SYann Gautier static const uint8_t stm32mp1_mpu_apbx_div[8] = { 5057839a050SYann Gautier 0, 1, 2, 3, 4, 4, 4, 4 5067839a050SYann Gautier }; 5077839a050SYann Gautier 5087839a050SYann Gautier /* div = /1 /2 /3 /4 */ 5097839a050SYann Gautier static const uint8_t stm32mp1_axi_div[8] = { 5107839a050SYann Gautier 1, 2, 3, 4, 4, 4, 4, 4 5117839a050SYann Gautier }; 5127839a050SYann Gautier 5130d21680cSYann Gautier /* RCC clock device driver private */ 5140d21680cSYann Gautier static unsigned long stm32mp1_osc[NB_OSC]; 5150d21680cSYann Gautier static struct spinlock reg_lock; 5160d21680cSYann Gautier static unsigned int gate_refcounts[NB_GATES]; 5170d21680cSYann Gautier static struct spinlock refcount_lock; 5187839a050SYann Gautier 5190d21680cSYann Gautier static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx) 5200d21680cSYann Gautier { 5210d21680cSYann Gautier return &stm32mp1_clk_gate[idx]; 5220d21680cSYann Gautier } 5237839a050SYann Gautier 5240d21680cSYann Gautier static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx) 5250d21680cSYann Gautier { 5260d21680cSYann Gautier return &stm32mp1_clk_sel[idx]; 5270d21680cSYann Gautier } 5280d21680cSYann Gautier 5290d21680cSYann Gautier static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx) 5300d21680cSYann Gautier { 5310d21680cSYann Gautier return &stm32mp1_clk_pll[idx]; 5320d21680cSYann Gautier } 5330d21680cSYann Gautier 5340d21680cSYann Gautier static int stm32mp1_lock_available(void) 5350d21680cSYann Gautier { 5360d21680cSYann Gautier /* The spinlocks are used only when MMU is enabled */ 5370d21680cSYann Gautier return (read_sctlr() & SCTLR_M_BIT) && (read_sctlr() & SCTLR_C_BIT); 5380d21680cSYann Gautier } 5390d21680cSYann Gautier 5400d21680cSYann Gautier static void stm32mp1_clk_lock(struct spinlock *lock) 5410d21680cSYann Gautier { 5420d21680cSYann Gautier if (stm32mp1_lock_available() == 0U) { 5430d21680cSYann Gautier return; 5440d21680cSYann Gautier } 5450d21680cSYann Gautier 5460d21680cSYann Gautier /* Assume interrupts are masked */ 5470d21680cSYann Gautier spin_lock(lock); 5480d21680cSYann Gautier } 5490d21680cSYann Gautier 5500d21680cSYann Gautier static void stm32mp1_clk_unlock(struct spinlock *lock) 5510d21680cSYann Gautier { 5520d21680cSYann Gautier if (stm32mp1_lock_available() == 0U) { 5530d21680cSYann Gautier return; 5540d21680cSYann Gautier } 5550d21680cSYann Gautier 5560d21680cSYann Gautier spin_unlock(lock); 5570d21680cSYann Gautier } 5580d21680cSYann Gautier 5590d21680cSYann Gautier bool stm32mp1_rcc_is_secure(void) 5600d21680cSYann Gautier { 5610d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 5620d21680cSYann Gautier 5630d21680cSYann Gautier return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0; 5640d21680cSYann Gautier } 5650d21680cSYann Gautier 566*b053a22eSYann Gautier bool stm32mp1_rcc_is_mckprot(void) 567*b053a22eSYann Gautier { 568*b053a22eSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 569*b053a22eSYann Gautier 570*b053a22eSYann Gautier return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_MCKPROT) != 0; 571*b053a22eSYann Gautier } 572*b053a22eSYann Gautier 5730d21680cSYann Gautier void stm32mp1_clk_rcc_regs_lock(void) 5740d21680cSYann Gautier { 5750d21680cSYann Gautier stm32mp1_clk_lock(®_lock); 5760d21680cSYann Gautier } 5770d21680cSYann Gautier 5780d21680cSYann Gautier void stm32mp1_clk_rcc_regs_unlock(void) 5790d21680cSYann Gautier { 5800d21680cSYann Gautier stm32mp1_clk_unlock(®_lock); 5810d21680cSYann Gautier } 5820d21680cSYann Gautier 5830d21680cSYann Gautier static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx) 5847839a050SYann Gautier { 5857839a050SYann Gautier if (idx >= NB_OSC) { 5867839a050SYann Gautier return 0; 5877839a050SYann Gautier } 5887839a050SYann Gautier 5890d21680cSYann Gautier return stm32mp1_osc[idx]; 5907839a050SYann Gautier } 5917839a050SYann Gautier 5920d21680cSYann Gautier static int stm32mp1_clk_get_gated_id(unsigned long id) 5937839a050SYann Gautier { 5940d21680cSYann Gautier unsigned int i; 5957839a050SYann Gautier 5960d21680cSYann Gautier for (i = 0U; i < NB_GATES; i++) { 5970d21680cSYann Gautier if (gate_ref(i)->index == id) { 5987839a050SYann Gautier return i; 5997839a050SYann Gautier } 6007839a050SYann Gautier } 6017839a050SYann Gautier 6027839a050SYann Gautier ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id); 6037839a050SYann Gautier 6047839a050SYann Gautier return -EINVAL; 6057839a050SYann Gautier } 6067839a050SYann Gautier 6070d21680cSYann Gautier static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i) 6087839a050SYann Gautier { 6090d21680cSYann Gautier return (enum stm32mp1_parent_sel)(gate_ref(i)->sel); 6107839a050SYann Gautier } 6117839a050SYann Gautier 6120d21680cSYann Gautier static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i) 6137839a050SYann Gautier { 6140d21680cSYann Gautier return (enum stm32mp1_parent_id)(gate_ref(i)->fixed); 6157839a050SYann Gautier } 6167839a050SYann Gautier 6170d21680cSYann Gautier static int stm32mp1_clk_get_parent(unsigned long id) 6187839a050SYann Gautier { 6190d21680cSYann Gautier const struct stm32mp1_clk_sel *sel; 6207839a050SYann Gautier uint32_t j, p_sel; 6217839a050SYann Gautier int i; 6227839a050SYann Gautier enum stm32mp1_parent_id p; 6237839a050SYann Gautier enum stm32mp1_parent_sel s; 6240d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 6257839a050SYann Gautier 6260d21680cSYann Gautier for (j = 0U; j < ARRAY_SIZE(stm32mp1_clks); j++) { 6277839a050SYann Gautier if (stm32mp1_clks[j][0] == id) { 6287839a050SYann Gautier return (int)stm32mp1_clks[j][1]; 6297839a050SYann Gautier } 6307839a050SYann Gautier } 6317839a050SYann Gautier 6320d21680cSYann Gautier i = stm32mp1_clk_get_gated_id(id); 6337839a050SYann Gautier if (i < 0) { 6340d21680cSYann Gautier panic(); 6357839a050SYann Gautier } 6367839a050SYann Gautier 6370d21680cSYann Gautier p = stm32mp1_clk_get_fixed_parent(i); 6387839a050SYann Gautier if (p < _PARENT_NB) { 6397839a050SYann Gautier return (int)p; 6407839a050SYann Gautier } 6417839a050SYann Gautier 6420d21680cSYann Gautier s = stm32mp1_clk_get_sel(i); 6430d21680cSYann Gautier if (s == _UNKNOWN_SEL) { 6440d21680cSYann Gautier return -EINVAL; 6450d21680cSYann Gautier } 6467839a050SYann Gautier if (s >= _PARENT_SEL_NB) { 6470d21680cSYann Gautier panic(); 6487839a050SYann Gautier } 6497839a050SYann Gautier 6500d21680cSYann Gautier sel = clk_sel_ref(s); 6510d21680cSYann Gautier p_sel = (mmio_read_32(rcc_base + sel->offset) >> sel->src) & sel->msk; 6520d21680cSYann Gautier if (p_sel < sel->nb_parent) { 6530d21680cSYann Gautier return (int)sel->parent[p_sel]; 6547839a050SYann Gautier } 6557839a050SYann Gautier 6567839a050SYann Gautier return -EINVAL; 6577839a050SYann Gautier } 6587839a050SYann Gautier 6590d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll) 6607839a050SYann Gautier { 6610d21680cSYann Gautier uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr); 6620d21680cSYann Gautier uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK; 6637839a050SYann Gautier 6640d21680cSYann Gautier return stm32mp1_clk_get_fixed(pll->refclk[src]); 6657839a050SYann Gautier } 6667839a050SYann Gautier 6677839a050SYann Gautier /* 6687839a050SYann Gautier * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL 6697839a050SYann Gautier * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1) 6707839a050SYann Gautier * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1) 6717839a050SYann Gautier * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1) 6727839a050SYann Gautier */ 6730d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll) 6747839a050SYann Gautier { 6757839a050SYann Gautier unsigned long refclk, fvco; 6767839a050SYann Gautier uint32_t cfgr1, fracr, divm, divn; 6770d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 6787839a050SYann Gautier 6790d21680cSYann Gautier cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1); 6800d21680cSYann Gautier fracr = mmio_read_32(rcc_base + pll->pllxfracr); 6817839a050SYann Gautier 6827839a050SYann Gautier divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT; 6837839a050SYann Gautier divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK; 6847839a050SYann Gautier 6850d21680cSYann Gautier refclk = stm32mp1_pll_get_fref(pll); 6867839a050SYann Gautier 6877839a050SYann Gautier /* 6887839a050SYann Gautier * With FRACV : 6897839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1) 6907839a050SYann Gautier * Without FRACV 6917839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1) 6927839a050SYann Gautier */ 6937839a050SYann Gautier if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) { 6940d21680cSYann Gautier uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >> 6950d21680cSYann Gautier RCC_PLLNFRACR_FRACV_SHIFT; 6967839a050SYann Gautier unsigned long long numerator, denominator; 6977839a050SYann Gautier 6980d21680cSYann Gautier numerator = (((unsigned long long)divn + 1U) << 13) + fracv; 6990d21680cSYann Gautier numerator = refclk * numerator; 7007839a050SYann Gautier denominator = ((unsigned long long)divm + 1U) << 13; 7017839a050SYann Gautier fvco = (unsigned long)(numerator / denominator); 7027839a050SYann Gautier } else { 7037839a050SYann Gautier fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U)); 7047839a050SYann Gautier } 7057839a050SYann Gautier 7067839a050SYann Gautier return fvco; 7077839a050SYann Gautier } 7087839a050SYann Gautier 7090d21680cSYann Gautier static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id, 7107839a050SYann Gautier enum stm32mp1_div_id div_id) 7117839a050SYann Gautier { 7120d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 7137839a050SYann Gautier unsigned long dfout; 7147839a050SYann Gautier uint32_t cfgr2, divy; 7157839a050SYann Gautier 7167839a050SYann Gautier if (div_id >= _DIV_NB) { 7177839a050SYann Gautier return 0; 7187839a050SYann Gautier } 7197839a050SYann Gautier 7200d21680cSYann Gautier cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2); 7217839a050SYann Gautier divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK; 7227839a050SYann Gautier 7230d21680cSYann Gautier dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U); 7247839a050SYann Gautier 7257839a050SYann Gautier return dfout; 7267839a050SYann Gautier } 7277839a050SYann Gautier 7280d21680cSYann Gautier static unsigned long get_clock_rate(int p) 7297839a050SYann Gautier { 7307839a050SYann Gautier uint32_t reg, clkdiv; 7317839a050SYann Gautier unsigned long clock = 0; 7320d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 7337839a050SYann Gautier 7347839a050SYann Gautier switch (p) { 7357839a050SYann Gautier case _CK_MPU: 7367839a050SYann Gautier /* MPU sub system */ 7370d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_MPCKSELR); 7387839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 7397839a050SYann Gautier case RCC_MPCKSELR_HSI: 7400d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 7417839a050SYann Gautier break; 7427839a050SYann Gautier case RCC_MPCKSELR_HSE: 7430d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 7447839a050SYann Gautier break; 7457839a050SYann Gautier case RCC_MPCKSELR_PLL: 7460d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 7477839a050SYann Gautier break; 7487839a050SYann Gautier case RCC_MPCKSELR_PLL_MPUDIV: 7490d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 7507839a050SYann Gautier 7510d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_MPCKDIVR); 7527839a050SYann Gautier clkdiv = reg & RCC_MPUDIV_MASK; 7537839a050SYann Gautier if (clkdiv != 0U) { 7547839a050SYann Gautier clock /= stm32mp1_mpu_div[clkdiv]; 7557839a050SYann Gautier } 7567839a050SYann Gautier break; 7577839a050SYann Gautier default: 7587839a050SYann Gautier break; 7597839a050SYann Gautier } 7607839a050SYann Gautier break; 7617839a050SYann Gautier /* AXI sub system */ 7627839a050SYann Gautier case _ACLK: 7637839a050SYann Gautier case _HCLK2: 7647839a050SYann Gautier case _HCLK6: 7657839a050SYann Gautier case _PCLK4: 7667839a050SYann Gautier case _PCLK5: 7670d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_ASSCKSELR); 7687839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 7697839a050SYann Gautier case RCC_ASSCKSELR_HSI: 7700d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 7717839a050SYann Gautier break; 7727839a050SYann Gautier case RCC_ASSCKSELR_HSE: 7730d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 7747839a050SYann Gautier break; 7757839a050SYann Gautier case RCC_ASSCKSELR_PLL: 7760d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); 7777839a050SYann Gautier break; 7787839a050SYann Gautier default: 7797839a050SYann Gautier break; 7807839a050SYann Gautier } 7817839a050SYann Gautier 7827839a050SYann Gautier /* System clock divider */ 7830d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_AXIDIVR); 7847839a050SYann Gautier clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK]; 7857839a050SYann Gautier 7867839a050SYann Gautier switch (p) { 7877839a050SYann Gautier case _PCLK4: 7880d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB4DIVR); 7897839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 7907839a050SYann Gautier break; 7917839a050SYann Gautier case _PCLK5: 7920d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB5DIVR); 7937839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 7947839a050SYann Gautier break; 7957839a050SYann Gautier default: 7967839a050SYann Gautier break; 7977839a050SYann Gautier } 7987839a050SYann Gautier break; 799*b053a22eSYann Gautier /* MCU sub system */ 800*b053a22eSYann Gautier case _CK_MCU: 801*b053a22eSYann Gautier case _PCLK1: 802*b053a22eSYann Gautier case _PCLK2: 803*b053a22eSYann Gautier case _PCLK3: 804*b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_MSSCKSELR); 805*b053a22eSYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 806*b053a22eSYann Gautier case RCC_MSSCKSELR_HSI: 807*b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 808*b053a22eSYann Gautier break; 809*b053a22eSYann Gautier case RCC_MSSCKSELR_HSE: 810*b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 811*b053a22eSYann Gautier break; 812*b053a22eSYann Gautier case RCC_MSSCKSELR_CSI: 813*b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 814*b053a22eSYann Gautier break; 815*b053a22eSYann Gautier case RCC_MSSCKSELR_PLL: 816*b053a22eSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P); 817*b053a22eSYann Gautier break; 818*b053a22eSYann Gautier default: 819*b053a22eSYann Gautier break; 820*b053a22eSYann Gautier } 821*b053a22eSYann Gautier 822*b053a22eSYann Gautier /* MCU clock divider */ 823*b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_MCUDIVR); 824*b053a22eSYann Gautier clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK]; 825*b053a22eSYann Gautier 826*b053a22eSYann Gautier switch (p) { 827*b053a22eSYann Gautier case _PCLK1: 828*b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB1DIVR); 829*b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 830*b053a22eSYann Gautier break; 831*b053a22eSYann Gautier case _PCLK2: 832*b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB2DIVR); 833*b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 834*b053a22eSYann Gautier break; 835*b053a22eSYann Gautier case _PCLK3: 836*b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB3DIVR); 837*b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 838*b053a22eSYann Gautier break; 839*b053a22eSYann Gautier case _CK_MCU: 840*b053a22eSYann Gautier default: 841*b053a22eSYann Gautier break; 842*b053a22eSYann Gautier } 843*b053a22eSYann Gautier break; 8447839a050SYann Gautier case _CK_PER: 8450d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_CPERCKSELR); 8467839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 8477839a050SYann Gautier case RCC_CPERCKSELR_HSI: 8480d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 8497839a050SYann Gautier break; 8507839a050SYann Gautier case RCC_CPERCKSELR_HSE: 8510d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 8527839a050SYann Gautier break; 8537839a050SYann Gautier case RCC_CPERCKSELR_CSI: 8540d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 8557839a050SYann Gautier break; 8567839a050SYann Gautier default: 8577839a050SYann Gautier break; 8587839a050SYann Gautier } 8597839a050SYann Gautier break; 8607839a050SYann Gautier case _HSI: 8617839a050SYann Gautier case _HSI_KER: 8620d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 8637839a050SYann Gautier break; 8647839a050SYann Gautier case _CSI: 8657839a050SYann Gautier case _CSI_KER: 8660d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 8677839a050SYann Gautier break; 8687839a050SYann Gautier case _HSE: 8697839a050SYann Gautier case _HSE_KER: 8700d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 8717839a050SYann Gautier break; 8727839a050SYann Gautier case _HSE_KER_DIV2: 8730d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE) >> 1; 8747839a050SYann Gautier break; 8757839a050SYann Gautier case _LSI: 8760d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_LSI); 8777839a050SYann Gautier break; 8787839a050SYann Gautier case _LSE: 8790d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_LSE); 8807839a050SYann Gautier break; 8817839a050SYann Gautier /* PLL */ 8827839a050SYann Gautier case _PLL1_P: 8830d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 8847839a050SYann Gautier break; 8857839a050SYann Gautier case _PLL1_Q: 8860d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q); 8877839a050SYann Gautier break; 8887839a050SYann Gautier case _PLL1_R: 8890d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R); 8907839a050SYann Gautier break; 8917839a050SYann Gautier case _PLL2_P: 8920d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); 8937839a050SYann Gautier break; 8947839a050SYann Gautier case _PLL2_Q: 8950d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q); 8967839a050SYann Gautier break; 8977839a050SYann Gautier case _PLL2_R: 8980d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R); 8997839a050SYann Gautier break; 9007839a050SYann Gautier case _PLL3_P: 9010d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P); 9027839a050SYann Gautier break; 9037839a050SYann Gautier case _PLL3_Q: 9040d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q); 9057839a050SYann Gautier break; 9067839a050SYann Gautier case _PLL3_R: 9070d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R); 9087839a050SYann Gautier break; 9097839a050SYann Gautier case _PLL4_P: 9100d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P); 9117839a050SYann Gautier break; 9127839a050SYann Gautier case _PLL4_Q: 9130d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q); 9147839a050SYann Gautier break; 9157839a050SYann Gautier case _PLL4_R: 9160d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R); 9177839a050SYann Gautier break; 9187839a050SYann Gautier /* Other */ 9197839a050SYann Gautier case _USB_PHY_48: 9200d21680cSYann Gautier clock = USB_PHY_48_MHZ; 9217839a050SYann Gautier break; 9227839a050SYann Gautier default: 9237839a050SYann Gautier break; 9247839a050SYann Gautier } 9257839a050SYann Gautier 9267839a050SYann Gautier return clock; 9277839a050SYann Gautier } 9287839a050SYann Gautier 9290d21680cSYann Gautier static void __clk_enable(struct stm32mp1_clk_gate const *gate) 9300d21680cSYann Gautier { 9310d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9320d21680cSYann Gautier 9330d21680cSYann Gautier if (gate->set_clr != 0U) { 9340d21680cSYann Gautier mmio_write_32(rcc_base + gate->offset, BIT(gate->bit)); 9350d21680cSYann Gautier } else { 9360d21680cSYann Gautier mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit)); 9370d21680cSYann Gautier } 9380d21680cSYann Gautier 9390d21680cSYann Gautier VERBOSE("Clock %d has been enabled", gate->index); 9400d21680cSYann Gautier } 9410d21680cSYann Gautier 9420d21680cSYann Gautier static void __clk_disable(struct stm32mp1_clk_gate const *gate) 9430d21680cSYann Gautier { 9440d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9450d21680cSYann Gautier 9460d21680cSYann Gautier if (gate->set_clr != 0U) { 9470d21680cSYann Gautier mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET, 9480d21680cSYann Gautier BIT(gate->bit)); 9490d21680cSYann Gautier } else { 9500d21680cSYann Gautier mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit)); 9510d21680cSYann Gautier } 9520d21680cSYann Gautier 9530d21680cSYann Gautier VERBOSE("Clock %d has been disabled", gate->index); 9540d21680cSYann Gautier } 9550d21680cSYann Gautier 9560d21680cSYann Gautier static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate) 9570d21680cSYann Gautier { 9580d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9590d21680cSYann Gautier 9600d21680cSYann Gautier return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit); 9610d21680cSYann Gautier } 9620d21680cSYann Gautier 9630d21680cSYann Gautier unsigned int stm32mp1_clk_get_refcount(unsigned long id) 9640d21680cSYann Gautier { 9650d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 9660d21680cSYann Gautier 9670d21680cSYann Gautier if (i < 0) { 9680d21680cSYann Gautier panic(); 9690d21680cSYann Gautier } 9700d21680cSYann Gautier 9710d21680cSYann Gautier return gate_refcounts[i]; 9720d21680cSYann Gautier } 9730d21680cSYann Gautier 9740d21680cSYann Gautier void __stm32mp1_clk_enable(unsigned long id, bool secure) 9750d21680cSYann Gautier { 9760d21680cSYann Gautier const struct stm32mp1_clk_gate *gate; 9770d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 9780d21680cSYann Gautier unsigned int *refcnt; 9790d21680cSYann Gautier 9800d21680cSYann Gautier if (i < 0) { 9810d21680cSYann Gautier ERROR("Clock %d can't be enabled\n", (uint32_t)id); 9820d21680cSYann Gautier panic(); 9830d21680cSYann Gautier } 9840d21680cSYann Gautier 9850d21680cSYann Gautier gate = gate_ref(i); 9860d21680cSYann Gautier refcnt = &gate_refcounts[i]; 9870d21680cSYann Gautier 9880d21680cSYann Gautier stm32mp1_clk_lock(&refcount_lock); 9890d21680cSYann Gautier 9900d21680cSYann Gautier if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) { 9910d21680cSYann Gautier __clk_enable(gate); 9920d21680cSYann Gautier } 9930d21680cSYann Gautier 9940d21680cSYann Gautier stm32mp1_clk_unlock(&refcount_lock); 9950d21680cSYann Gautier } 9960d21680cSYann Gautier 9970d21680cSYann Gautier void __stm32mp1_clk_disable(unsigned long id, bool secure) 9980d21680cSYann Gautier { 9990d21680cSYann Gautier const struct stm32mp1_clk_gate *gate; 10000d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10010d21680cSYann Gautier unsigned int *refcnt; 10020d21680cSYann Gautier 10030d21680cSYann Gautier if (i < 0) { 10040d21680cSYann Gautier ERROR("Clock %d can't be disabled\n", (uint32_t)id); 10050d21680cSYann Gautier panic(); 10060d21680cSYann Gautier } 10070d21680cSYann Gautier 10080d21680cSYann Gautier gate = gate_ref(i); 10090d21680cSYann Gautier refcnt = &gate_refcounts[i]; 10100d21680cSYann Gautier 10110d21680cSYann Gautier stm32mp1_clk_lock(&refcount_lock); 10120d21680cSYann Gautier 10130d21680cSYann Gautier if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) { 10140d21680cSYann Gautier __clk_disable(gate); 10150d21680cSYann Gautier } 10160d21680cSYann Gautier 10170d21680cSYann Gautier stm32mp1_clk_unlock(&refcount_lock); 10180d21680cSYann Gautier } 10190d21680cSYann Gautier 10200d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id) 10210d21680cSYann Gautier { 10220d21680cSYann Gautier __stm32mp1_clk_enable(id, true); 10230d21680cSYann Gautier } 10240d21680cSYann Gautier 10250d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id) 10260d21680cSYann Gautier { 10270d21680cSYann Gautier __stm32mp1_clk_disable(id, true); 10280d21680cSYann Gautier } 10290d21680cSYann Gautier 10303f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id) 10317839a050SYann Gautier { 10320d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10337839a050SYann Gautier 10347839a050SYann Gautier if (i < 0) { 10350d21680cSYann Gautier panic(); 10367839a050SYann Gautier } 10377839a050SYann Gautier 10380d21680cSYann Gautier return __clk_is_enabled(gate_ref(i)); 10397839a050SYann Gautier } 10407839a050SYann Gautier 10413f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id) 10427839a050SYann Gautier { 10430d21680cSYann Gautier int p = stm32mp1_clk_get_parent(id); 10447839a050SYann Gautier 10457839a050SYann Gautier if (p < 0) { 10467839a050SYann Gautier return 0; 10477839a050SYann Gautier } 10487839a050SYann Gautier 10490d21680cSYann Gautier return get_clock_rate(p); 10507839a050SYann Gautier } 10517839a050SYann Gautier 10520d21680cSYann Gautier static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on) 10537839a050SYann Gautier { 10540d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 10557839a050SYann Gautier 10560d21680cSYann Gautier if (enable) { 10577839a050SYann Gautier mmio_setbits_32(address, mask_on); 10587839a050SYann Gautier } else { 10597839a050SYann Gautier mmio_clrbits_32(address, mask_on); 10607839a050SYann Gautier } 10617839a050SYann Gautier } 10627839a050SYann Gautier 10630d21680cSYann Gautier static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on) 10647839a050SYann Gautier { 10650d21680cSYann Gautier uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR; 10660d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 10670d21680cSYann Gautier 10680d21680cSYann Gautier mmio_write_32(address, mask_on); 10697839a050SYann Gautier } 10707839a050SYann Gautier 10710d21680cSYann Gautier static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy) 10727839a050SYann Gautier { 1073dfdb057aSYann Gautier uint64_t timeout; 10747839a050SYann Gautier uint32_t mask_test; 10750d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 10767839a050SYann Gautier 10770d21680cSYann Gautier if (enable) { 10787839a050SYann Gautier mask_test = mask_rdy; 10797839a050SYann Gautier } else { 10807839a050SYann Gautier mask_test = 0; 10817839a050SYann Gautier } 10827839a050SYann Gautier 1083dfdb057aSYann Gautier timeout = timeout_init_us(OSCRDY_TIMEOUT); 10847839a050SYann Gautier while ((mmio_read_32(address) & mask_rdy) != mask_test) { 1085dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 10860d21680cSYann Gautier ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n", 10877839a050SYann Gautier mask_rdy, address, enable, mmio_read_32(address)); 10887839a050SYann Gautier return -ETIMEDOUT; 10897839a050SYann Gautier } 10907839a050SYann Gautier } 10917839a050SYann Gautier 10927839a050SYann Gautier return 0; 10937839a050SYann Gautier } 10947839a050SYann Gautier 10950d21680cSYann Gautier static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv) 10967839a050SYann Gautier { 10977839a050SYann Gautier uint32_t value; 10980d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 10997839a050SYann Gautier 11000d21680cSYann Gautier if (digbyp) { 11010d21680cSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP); 11020d21680cSYann Gautier } 11030d21680cSYann Gautier 11040d21680cSYann Gautier if (bypass || digbyp) { 11050d21680cSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP); 11067839a050SYann Gautier } 11077839a050SYann Gautier 11087839a050SYann Gautier /* 11097839a050SYann Gautier * Warning: not recommended to switch directly from "high drive" 11107839a050SYann Gautier * to "medium low drive", and vice-versa. 11117839a050SYann Gautier */ 11120d21680cSYann Gautier value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >> 11137839a050SYann Gautier RCC_BDCR_LSEDRV_SHIFT; 11147839a050SYann Gautier 11157839a050SYann Gautier while (value != lsedrv) { 11167839a050SYann Gautier if (value > lsedrv) { 11177839a050SYann Gautier value--; 11187839a050SYann Gautier } else { 11197839a050SYann Gautier value++; 11207839a050SYann Gautier } 11217839a050SYann Gautier 11220d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_BDCR, 11237839a050SYann Gautier RCC_BDCR_LSEDRV_MASK, 11247839a050SYann Gautier value << RCC_BDCR_LSEDRV_SHIFT); 11257839a050SYann Gautier } 11267839a050SYann Gautier 11270d21680cSYann Gautier stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON); 11287839a050SYann Gautier } 11297839a050SYann Gautier 11300d21680cSYann Gautier static void stm32mp1_lse_wait(void) 11317839a050SYann Gautier { 11320d21680cSYann Gautier if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) { 11337839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11347839a050SYann Gautier } 11357839a050SYann Gautier } 11367839a050SYann Gautier 11370d21680cSYann Gautier static void stm32mp1_lsi_set(bool enable) 11387839a050SYann Gautier { 11390d21680cSYann Gautier stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION); 11400d21680cSYann Gautier 11410d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) { 11427839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11437839a050SYann Gautier } 11447839a050SYann Gautier } 11457839a050SYann Gautier 11460d21680cSYann Gautier static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css) 11477839a050SYann Gautier { 11480d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 11490d21680cSYann Gautier 11500d21680cSYann Gautier if (digbyp) { 11510d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP); 11527839a050SYann Gautier } 11537839a050SYann Gautier 11540d21680cSYann Gautier if (bypass || digbyp) { 11550d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP); 11560d21680cSYann Gautier } 11570d21680cSYann Gautier 11580d21680cSYann Gautier stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON); 11590d21680cSYann Gautier if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) { 11607839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11617839a050SYann Gautier } 11627839a050SYann Gautier 11637839a050SYann Gautier if (css) { 11640d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON); 11657839a050SYann Gautier } 11667839a050SYann Gautier } 11677839a050SYann Gautier 11680d21680cSYann Gautier static void stm32mp1_csi_set(bool enable) 11697839a050SYann Gautier { 11700d21680cSYann Gautier stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION); 11710d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) { 11727839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11737839a050SYann Gautier } 11747839a050SYann Gautier } 11757839a050SYann Gautier 11760d21680cSYann Gautier static void stm32mp1_hsi_set(bool enable) 11777839a050SYann Gautier { 11780d21680cSYann Gautier stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION); 11790d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) { 11807839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11817839a050SYann Gautier } 11827839a050SYann Gautier } 11837839a050SYann Gautier 11840d21680cSYann Gautier static int stm32mp1_set_hsidiv(uint8_t hsidiv) 11857839a050SYann Gautier { 1186dfdb057aSYann Gautier uint64_t timeout; 11870d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 11880d21680cSYann Gautier uintptr_t address = rcc_base + RCC_OCRDYR; 11897839a050SYann Gautier 11900d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_HSICFGR, 11917839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK, 11927839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv); 11937839a050SYann Gautier 1194dfdb057aSYann Gautier timeout = timeout_init_us(HSIDIV_TIMEOUT); 11957839a050SYann Gautier while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) { 1196dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 11970d21680cSYann Gautier ERROR("HSIDIV failed @ 0x%lx: 0x%x\n", 11987839a050SYann Gautier address, mmio_read_32(address)); 11997839a050SYann Gautier return -ETIMEDOUT; 12007839a050SYann Gautier } 12017839a050SYann Gautier } 12027839a050SYann Gautier 12037839a050SYann Gautier return 0; 12047839a050SYann Gautier } 12057839a050SYann Gautier 12060d21680cSYann Gautier static int stm32mp1_hsidiv(unsigned long hsifreq) 12077839a050SYann Gautier { 12087839a050SYann Gautier uint8_t hsidiv; 12097839a050SYann Gautier uint32_t hsidivfreq = MAX_HSI_HZ; 12107839a050SYann Gautier 12117839a050SYann Gautier for (hsidiv = 0; hsidiv < 4U; hsidiv++) { 12127839a050SYann Gautier if (hsidivfreq == hsifreq) { 12137839a050SYann Gautier break; 12147839a050SYann Gautier } 12157839a050SYann Gautier 12167839a050SYann Gautier hsidivfreq /= 2U; 12177839a050SYann Gautier } 12187839a050SYann Gautier 12197839a050SYann Gautier if (hsidiv == 4U) { 12207839a050SYann Gautier ERROR("Invalid clk-hsi frequency\n"); 12217839a050SYann Gautier return -1; 12227839a050SYann Gautier } 12237839a050SYann Gautier 12247839a050SYann Gautier if (hsidiv != 0U) { 12250d21680cSYann Gautier return stm32mp1_set_hsidiv(hsidiv); 12267839a050SYann Gautier } 12277839a050SYann Gautier 12287839a050SYann Gautier return 0; 12297839a050SYann Gautier } 12307839a050SYann Gautier 12310d21680cSYann Gautier static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id, 12320d21680cSYann Gautier unsigned int clksrc, 12330d21680cSYann Gautier uint32_t *pllcfg, int plloff) 12347839a050SYann Gautier { 12350d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 12360d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 12370d21680cSYann Gautier uintptr_t pllxcr = rcc_base + pll->pllxcr; 12380d21680cSYann Gautier enum stm32mp1_plltype type = pll->plltype; 12390d21680cSYann Gautier uintptr_t clksrc_address = rcc_base + (clksrc >> 4); 12400d21680cSYann Gautier unsigned long refclk; 12410d21680cSYann Gautier uint32_t ifrge = 0U; 12420d21680cSYann Gautier uint32_t src, value, fracv; 12437839a050SYann Gautier 12440d21680cSYann Gautier /* Check PLL output */ 12450d21680cSYann Gautier if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) { 12460d21680cSYann Gautier return false; 12477839a050SYann Gautier } 12487839a050SYann Gautier 12490d21680cSYann Gautier /* Check current clksrc */ 12500d21680cSYann Gautier src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK; 12510d21680cSYann Gautier if (src != (clksrc & RCC_SELR_SRC_MASK)) { 12520d21680cSYann Gautier return false; 12530d21680cSYann Gautier } 12540d21680cSYann Gautier 12550d21680cSYann Gautier /* Check Div */ 12560d21680cSYann Gautier src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK; 12570d21680cSYann Gautier 12580d21680cSYann Gautier refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) / 12590d21680cSYann Gautier (pllcfg[PLLCFG_M] + 1U); 12600d21680cSYann Gautier 12610d21680cSYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 12620d21680cSYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 12630d21680cSYann Gautier return false; 12640d21680cSYann Gautier } 12650d21680cSYann Gautier 12660d21680cSYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 12670d21680cSYann Gautier ifrge = 1U; 12680d21680cSYann Gautier } 12690d21680cSYann Gautier 12700d21680cSYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 12710d21680cSYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 12720d21680cSYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 12730d21680cSYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 12740d21680cSYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 12750d21680cSYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 12760d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) { 12770d21680cSYann Gautier return false; 12780d21680cSYann Gautier } 12790d21680cSYann Gautier 12800d21680cSYann Gautier /* Fractional configuration */ 12810d21680cSYann Gautier fracv = fdt_read_uint32_default(plloff, "frac", 0); 12820d21680cSYann Gautier 12830d21680cSYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 12840d21680cSYann Gautier value |= RCC_PLLNFRACR_FRACLE; 12850d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxfracr) != value) { 12860d21680cSYann Gautier return false; 12870d21680cSYann Gautier } 12880d21680cSYann Gautier 12890d21680cSYann Gautier /* Output config */ 12900d21680cSYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 12910d21680cSYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 12920d21680cSYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 12930d21680cSYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 12940d21680cSYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 12950d21680cSYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 12960d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) { 12970d21680cSYann Gautier return false; 12980d21680cSYann Gautier } 12990d21680cSYann Gautier 13000d21680cSYann Gautier return true; 13010d21680cSYann Gautier } 13020d21680cSYann Gautier 13030d21680cSYann Gautier static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id) 13047839a050SYann Gautier { 13050d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13060d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 13070d21680cSYann Gautier 13080d21680cSYann Gautier mmio_write_32(pllxcr, RCC_PLLNCR_PLLON); 13090d21680cSYann Gautier } 13100d21680cSYann Gautier 13110d21680cSYann Gautier static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output) 13120d21680cSYann Gautier { 13130d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13140d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 1315dfdb057aSYann Gautier uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT); 13167839a050SYann Gautier 13177839a050SYann Gautier /* Wait PLL lock */ 13187839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) { 1319dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 13200d21680cSYann Gautier ERROR("PLL%d start failed @ 0x%lx: 0x%x\n", 13217839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 13227839a050SYann Gautier return -ETIMEDOUT; 13237839a050SYann Gautier } 13247839a050SYann Gautier } 13257839a050SYann Gautier 13267839a050SYann Gautier /* Start the requested output */ 13277839a050SYann Gautier mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT); 13287839a050SYann Gautier 13297839a050SYann Gautier return 0; 13307839a050SYann Gautier } 13317839a050SYann Gautier 13320d21680cSYann Gautier static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id) 13337839a050SYann Gautier { 13340d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13350d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 1336dfdb057aSYann Gautier uint64_t timeout; 13377839a050SYann Gautier 13387839a050SYann Gautier /* Stop all output */ 13397839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 13407839a050SYann Gautier RCC_PLLNCR_DIVREN); 13417839a050SYann Gautier 13427839a050SYann Gautier /* Stop PLL */ 13437839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON); 13447839a050SYann Gautier 1345dfdb057aSYann Gautier timeout = timeout_init_us(PLLRDY_TIMEOUT); 13467839a050SYann Gautier /* Wait PLL stopped */ 13477839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) { 1348dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 13490d21680cSYann Gautier ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n", 13507839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 13517839a050SYann Gautier return -ETIMEDOUT; 13527839a050SYann Gautier } 13537839a050SYann Gautier } 13547839a050SYann Gautier 13557839a050SYann Gautier return 0; 13567839a050SYann Gautier } 13577839a050SYann Gautier 13580d21680cSYann Gautier static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id, 13597839a050SYann Gautier uint32_t *pllcfg) 13607839a050SYann Gautier { 13610d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13620d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 13637839a050SYann Gautier uint32_t value; 13647839a050SYann Gautier 13657839a050SYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 13667839a050SYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 13677839a050SYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 13687839a050SYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 13697839a050SYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 13707839a050SYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 13710d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxcfgr2, value); 13727839a050SYann Gautier } 13737839a050SYann Gautier 13740d21680cSYann Gautier static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id, 13757839a050SYann Gautier uint32_t *pllcfg, uint32_t fracv) 13767839a050SYann Gautier { 13770d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13780d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 13790d21680cSYann Gautier enum stm32mp1_plltype type = pll->plltype; 13807839a050SYann Gautier unsigned long refclk; 13817839a050SYann Gautier uint32_t ifrge = 0; 13827839a050SYann Gautier uint32_t src, value; 13837839a050SYann Gautier 13840d21680cSYann Gautier src = mmio_read_32(rcc_base + pll->rckxselr) & 13857839a050SYann Gautier RCC_SELR_REFCLK_SRC_MASK; 13867839a050SYann Gautier 13870d21680cSYann Gautier refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) / 13887839a050SYann Gautier (pllcfg[PLLCFG_M] + 1U); 13897839a050SYann Gautier 13907839a050SYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 13917839a050SYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 13927839a050SYann Gautier return -EINVAL; 13937839a050SYann Gautier } 13947839a050SYann Gautier 13957839a050SYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 13967839a050SYann Gautier ifrge = 1U; 13977839a050SYann Gautier } 13987839a050SYann Gautier 13997839a050SYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 14007839a050SYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 14017839a050SYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 14027839a050SYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 14037839a050SYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 14047839a050SYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 14050d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxcfgr1, value); 14067839a050SYann Gautier 14077839a050SYann Gautier /* Fractional configuration */ 14087839a050SYann Gautier value = 0; 14090d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14107839a050SYann Gautier 14117839a050SYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 14120d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14137839a050SYann Gautier 14147839a050SYann Gautier value |= RCC_PLLNFRACR_FRACLE; 14150d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14167839a050SYann Gautier 14170d21680cSYann Gautier stm32mp1_pll_config_output(pll_id, pllcfg); 14187839a050SYann Gautier 14197839a050SYann Gautier return 0; 14207839a050SYann Gautier } 14217839a050SYann Gautier 14220d21680cSYann Gautier static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg) 14237839a050SYann Gautier { 14240d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 14257839a050SYann Gautier uint32_t pllxcsg = 0; 14267839a050SYann Gautier 14277839a050SYann Gautier pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) & 14287839a050SYann Gautier RCC_PLLNCSGR_MOD_PER_MASK; 14297839a050SYann Gautier 14307839a050SYann Gautier pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) & 14317839a050SYann Gautier RCC_PLLNCSGR_INC_STEP_MASK; 14327839a050SYann Gautier 14337839a050SYann Gautier pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) & 14347839a050SYann Gautier RCC_PLLNCSGR_SSCG_MODE_MASK; 14357839a050SYann Gautier 14360d21680cSYann Gautier mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg); 14377839a050SYann Gautier } 14387839a050SYann Gautier 14390d21680cSYann Gautier static int stm32mp1_set_clksrc(unsigned int clksrc) 14407839a050SYann Gautier { 14410d21680cSYann Gautier uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4); 1442dfdb057aSYann Gautier uint64_t timeout; 14437839a050SYann Gautier 14440d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK, 14457839a050SYann Gautier clksrc & RCC_SELR_SRC_MASK); 14467839a050SYann Gautier 1447dfdb057aSYann Gautier timeout = timeout_init_us(CLKSRC_TIMEOUT); 14480d21680cSYann Gautier while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) { 1449dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 14500d21680cSYann Gautier ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc, 14510d21680cSYann Gautier clksrc_address, mmio_read_32(clksrc_address)); 14527839a050SYann Gautier return -ETIMEDOUT; 14537839a050SYann Gautier } 14547839a050SYann Gautier } 14557839a050SYann Gautier 14567839a050SYann Gautier return 0; 14577839a050SYann Gautier } 14587839a050SYann Gautier 14590d21680cSYann Gautier static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address) 14607839a050SYann Gautier { 1461dfdb057aSYann Gautier uint64_t timeout; 14627839a050SYann Gautier 14637839a050SYann Gautier mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK, 14647839a050SYann Gautier clkdiv & RCC_DIVR_DIV_MASK); 14657839a050SYann Gautier 1466dfdb057aSYann Gautier timeout = timeout_init_us(CLKDIV_TIMEOUT); 14677839a050SYann Gautier while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) { 1468dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 14690d21680cSYann Gautier ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n", 14707839a050SYann Gautier clkdiv, address, mmio_read_32(address)); 14717839a050SYann Gautier return -ETIMEDOUT; 14727839a050SYann Gautier } 14737839a050SYann Gautier } 14747839a050SYann Gautier 14757839a050SYann Gautier return 0; 14767839a050SYann Gautier } 14777839a050SYann Gautier 14780d21680cSYann Gautier static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv) 14797839a050SYann Gautier { 14800d21680cSYann Gautier uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4); 14817839a050SYann Gautier 14827839a050SYann Gautier /* 14837839a050SYann Gautier * Binding clksrc : 14847839a050SYann Gautier * bit15-4 offset 14857839a050SYann Gautier * bit3: disable 14867839a050SYann Gautier * bit2-0: MCOSEL[2:0] 14877839a050SYann Gautier */ 14887839a050SYann Gautier if ((clksrc & 0x8U) != 0U) { 14890d21680cSYann Gautier mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON); 14907839a050SYann Gautier } else { 14910d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, 14927839a050SYann Gautier RCC_MCOCFG_MCOSRC_MASK, 14937839a050SYann Gautier clksrc & RCC_MCOCFG_MCOSRC_MASK); 14940d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, 14957839a050SYann Gautier RCC_MCOCFG_MCODIV_MASK, 14967839a050SYann Gautier clkdiv << RCC_MCOCFG_MCODIV_SHIFT); 14970d21680cSYann Gautier mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON); 14987839a050SYann Gautier } 14997839a050SYann Gautier } 15007839a050SYann Gautier 15010d21680cSYann Gautier static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css) 15027839a050SYann Gautier { 15030d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + RCC_BDCR; 15047839a050SYann Gautier 15057839a050SYann Gautier if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) || 15067839a050SYann Gautier (clksrc != (uint32_t)CLK_RTC_DISABLED)) { 15077839a050SYann Gautier mmio_clrsetbits_32(address, 15087839a050SYann Gautier RCC_BDCR_RTCSRC_MASK, 15097839a050SYann Gautier clksrc << RCC_BDCR_RTCSRC_SHIFT); 15107839a050SYann Gautier 15117839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_RTCCKEN); 15127839a050SYann Gautier } 15137839a050SYann Gautier 15147839a050SYann Gautier if (lse_css) { 15157839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_LSECSSON); 15167839a050SYann Gautier } 15177839a050SYann Gautier } 15187839a050SYann Gautier 15197839a050SYann Gautier #define CNTCVL_OFF 0x008 15207839a050SYann Gautier #define CNTCVU_OFF 0x00C 15217839a050SYann Gautier 15220d21680cSYann Gautier static void stm32mp1_stgen_config(void) 15237839a050SYann Gautier { 15247839a050SYann Gautier uintptr_t stgen; 15257839a050SYann Gautier uint32_t cntfid0; 15267839a050SYann Gautier unsigned long rate; 15277839a050SYann Gautier unsigned long long counter; 15287839a050SYann Gautier 15290d21680cSYann Gautier stgen = fdt_get_stgen_base(); 15300d21680cSYann Gautier cntfid0 = mmio_read_32(stgen + CNTFID_OFF); 15310d21680cSYann Gautier rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K)); 15320d21680cSYann Gautier 15330d21680cSYann Gautier if (cntfid0 == rate) { 15340d21680cSYann Gautier return; 15350d21680cSYann Gautier } 15360d21680cSYann Gautier 15377839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15380d21680cSYann Gautier counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF); 15390d21680cSYann Gautier counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32; 15407839a050SYann Gautier counter = (counter * rate / cntfid0); 15410d21680cSYann Gautier 15427839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter); 15437839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32)); 15447839a050SYann Gautier mmio_write_32(stgen + CNTFID_OFF, rate); 15457839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15467839a050SYann Gautier 15477839a050SYann Gautier write_cntfrq((u_register_t)rate); 15487839a050SYann Gautier 15497839a050SYann Gautier /* Need to update timer with new frequency */ 15507839a050SYann Gautier generic_delay_timer_init(); 15517839a050SYann Gautier } 15527839a050SYann Gautier 15537839a050SYann Gautier void stm32mp1_stgen_increment(unsigned long long offset_in_ms) 15547839a050SYann Gautier { 15557839a050SYann Gautier uintptr_t stgen; 15567839a050SYann Gautier unsigned long long cnt; 15577839a050SYann Gautier 15587839a050SYann Gautier stgen = fdt_get_stgen_base(); 15597839a050SYann Gautier 15607839a050SYann Gautier cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) | 15617839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 15627839a050SYann Gautier 15637839a050SYann Gautier cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U; 15647839a050SYann Gautier 15657839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15667839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt); 15677839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32)); 15687839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15697839a050SYann Gautier } 15707839a050SYann Gautier 15710d21680cSYann Gautier static void stm32mp1_pkcs_config(uint32_t pkcs) 15727839a050SYann Gautier { 15730d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU); 15747839a050SYann Gautier uint32_t value = pkcs & 0xFU; 15757839a050SYann Gautier uint32_t mask = 0xFU; 15767839a050SYann Gautier 15777839a050SYann Gautier if ((pkcs & BIT(31)) != 0U) { 15787839a050SYann Gautier mask <<= 4; 15797839a050SYann Gautier value <<= 4; 15807839a050SYann Gautier } 15817839a050SYann Gautier 15827839a050SYann Gautier mmio_clrsetbits_32(address, mask, value); 15837839a050SYann Gautier } 15847839a050SYann Gautier 15857839a050SYann Gautier int stm32mp1_clk_init(void) 15867839a050SYann Gautier { 15870d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 15887839a050SYann Gautier unsigned int clksrc[CLKSRC_NB]; 15897839a050SYann Gautier unsigned int clkdiv[CLKDIV_NB]; 15907839a050SYann Gautier unsigned int pllcfg[_PLL_NB][PLLCFG_NB]; 15917839a050SYann Gautier int plloff[_PLL_NB]; 15927839a050SYann Gautier int ret, len; 15937839a050SYann Gautier enum stm32mp1_pll_id i; 15947839a050SYann Gautier bool lse_css = false; 15950d21680cSYann Gautier bool pll3_preserve = false; 15960d21680cSYann Gautier bool pll4_preserve = false; 15970d21680cSYann Gautier bool pll4_bootrom = false; 15983e6fab43SYann Gautier const fdt32_t *pkcs_cell; 15997839a050SYann Gautier 16007839a050SYann Gautier /* Check status field to disable security */ 16017839a050SYann Gautier if (!fdt_get_rcc_secure_status()) { 16020d21680cSYann Gautier mmio_write_32(rcc_base + RCC_TZCR, 0); 16037839a050SYann Gautier } 16047839a050SYann Gautier 16057839a050SYann Gautier ret = fdt_rcc_read_uint32_array("st,clksrc", clksrc, 16067839a050SYann Gautier (uint32_t)CLKSRC_NB); 16077839a050SYann Gautier if (ret < 0) { 16087839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16097839a050SYann Gautier } 16107839a050SYann Gautier 16117839a050SYann Gautier ret = fdt_rcc_read_uint32_array("st,clkdiv", clkdiv, 16127839a050SYann Gautier (uint32_t)CLKDIV_NB); 16137839a050SYann Gautier if (ret < 0) { 16147839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16157839a050SYann Gautier } 16167839a050SYann Gautier 16177839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 16187839a050SYann Gautier char name[12]; 16197839a050SYann Gautier 162039b6cc66SAntonio Nino Diaz snprintf(name, sizeof(name), "st,pll@%d", i); 16217839a050SYann Gautier plloff[i] = fdt_rcc_subnode_offset(name); 16227839a050SYann Gautier 16237839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 16247839a050SYann Gautier continue; 16257839a050SYann Gautier } 16267839a050SYann Gautier 16277839a050SYann Gautier ret = fdt_read_uint32_array(plloff[i], "cfg", 16287839a050SYann Gautier pllcfg[i], (int)PLLCFG_NB); 16297839a050SYann Gautier if (ret < 0) { 16307839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16317839a050SYann Gautier } 16327839a050SYann Gautier } 16337839a050SYann Gautier 16340d21680cSYann Gautier stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]); 16350d21680cSYann Gautier stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]); 16367839a050SYann Gautier 16377839a050SYann Gautier /* 16387839a050SYann Gautier * Switch ON oscillator found in device-tree. 16397839a050SYann Gautier * Note: HSI already ON after BootROM stage. 16407839a050SYann Gautier */ 16410d21680cSYann Gautier if (stm32mp1_osc[_LSI] != 0U) { 16420d21680cSYann Gautier stm32mp1_lsi_set(true); 16437839a050SYann Gautier } 16440d21680cSYann Gautier if (stm32mp1_osc[_LSE] != 0U) { 16450d21680cSYann Gautier bool bypass, digbyp; 16467839a050SYann Gautier uint32_t lsedrv; 16477839a050SYann Gautier 16487839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 16490d21680cSYann Gautier digbyp = fdt_osc_read_bool(_LSE, "st,digbypass"); 16507839a050SYann Gautier lse_css = fdt_osc_read_bool(_LSE, "st,css"); 16517839a050SYann Gautier lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive", 16527839a050SYann Gautier LSEDRV_MEDIUM_HIGH); 16530d21680cSYann Gautier stm32mp1_lse_enable(bypass, digbyp, lsedrv); 16547839a050SYann Gautier } 16550d21680cSYann Gautier if (stm32mp1_osc[_HSE] != 0U) { 16560d21680cSYann Gautier bool bypass, digbyp, css; 16577839a050SYann Gautier 16580d21680cSYann Gautier bypass = fdt_osc_read_bool(_HSE, "st,bypass"); 16590d21680cSYann Gautier digbyp = fdt_osc_read_bool(_HSE, "st,digbypass"); 16600d21680cSYann Gautier css = fdt_osc_read_bool(_HSE, "st,css"); 16610d21680cSYann Gautier stm32mp1_hse_enable(bypass, digbyp, css); 16627839a050SYann Gautier } 16637839a050SYann Gautier /* 16647839a050SYann Gautier * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR) 16657839a050SYann Gautier * => switch on CSI even if node is not present in device tree 16667839a050SYann Gautier */ 16670d21680cSYann Gautier stm32mp1_csi_set(true); 16687839a050SYann Gautier 16697839a050SYann Gautier /* Come back to HSI */ 16700d21680cSYann Gautier ret = stm32mp1_set_clksrc(CLK_MPU_HSI); 16717839a050SYann Gautier if (ret != 0) { 16727839a050SYann Gautier return ret; 16737839a050SYann Gautier } 16740d21680cSYann Gautier ret = stm32mp1_set_clksrc(CLK_AXI_HSI); 16757839a050SYann Gautier if (ret != 0) { 16767839a050SYann Gautier return ret; 16777839a050SYann Gautier } 1678*b053a22eSYann Gautier ret = stm32mp1_set_clksrc(CLK_MCU_HSI); 1679*b053a22eSYann Gautier if (ret != 0) { 1680*b053a22eSYann Gautier return ret; 1681*b053a22eSYann Gautier } 16827839a050SYann Gautier 16830d21680cSYann Gautier if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) & 16840d21680cSYann Gautier RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) { 16850d21680cSYann Gautier pll3_preserve = stm32mp1_check_pll_conf(_PLL3, 16860d21680cSYann Gautier clksrc[CLKSRC_PLL3], 16870d21680cSYann Gautier pllcfg[_PLL3], 16880d21680cSYann Gautier plloff[_PLL3]); 16890d21680cSYann Gautier pll4_preserve = stm32mp1_check_pll_conf(_PLL4, 16900d21680cSYann Gautier clksrc[CLKSRC_PLL4], 16910d21680cSYann Gautier pllcfg[_PLL4], 16920d21680cSYann Gautier plloff[_PLL4]); 16930d21680cSYann Gautier } 16940d21680cSYann Gautier 16957839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 16960d21680cSYann Gautier if (((i == _PLL3) && pll3_preserve) || 16970d21680cSYann Gautier ((i == _PLL4) && pll4_preserve)) { 16987839a050SYann Gautier continue; 16990d21680cSYann Gautier } 17000d21680cSYann Gautier 17010d21680cSYann Gautier ret = stm32mp1_pll_stop(i); 17027839a050SYann Gautier if (ret != 0) { 17037839a050SYann Gautier return ret; 17047839a050SYann Gautier } 17057839a050SYann Gautier } 17067839a050SYann Gautier 17077839a050SYann Gautier /* Configure HSIDIV */ 17080d21680cSYann Gautier if (stm32mp1_osc[_HSI] != 0U) { 17090d21680cSYann Gautier ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]); 17107839a050SYann Gautier if (ret != 0) { 17117839a050SYann Gautier return ret; 17127839a050SYann Gautier } 17130d21680cSYann Gautier stm32mp1_stgen_config(); 17147839a050SYann Gautier } 17157839a050SYann Gautier 17167839a050SYann Gautier /* Select DIV */ 17177839a050SYann Gautier /* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */ 17180d21680cSYann Gautier mmio_write_32(rcc_base + RCC_MPCKDIVR, 17197839a050SYann Gautier clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK); 17200d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR); 17217839a050SYann Gautier if (ret != 0) { 17227839a050SYann Gautier return ret; 17237839a050SYann Gautier } 17240d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR); 17257839a050SYann Gautier if (ret != 0) { 17267839a050SYann Gautier return ret; 17277839a050SYann Gautier } 17280d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR); 17297839a050SYann Gautier if (ret != 0) { 17307839a050SYann Gautier return ret; 17317839a050SYann Gautier } 1732*b053a22eSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR); 1733*b053a22eSYann Gautier if (ret != 0) { 1734*b053a22eSYann Gautier return ret; 1735*b053a22eSYann Gautier } 17360d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR); 17377839a050SYann Gautier if (ret != 0) { 17387839a050SYann Gautier return ret; 17397839a050SYann Gautier } 17400d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR); 17417839a050SYann Gautier if (ret != 0) { 17427839a050SYann Gautier return ret; 17437839a050SYann Gautier } 17440d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR); 17457839a050SYann Gautier if (ret != 0) { 17467839a050SYann Gautier return ret; 17477839a050SYann Gautier } 17487839a050SYann Gautier 17497839a050SYann Gautier /* No ready bit for RTC */ 17500d21680cSYann Gautier mmio_write_32(rcc_base + RCC_RTCDIVR, 17517839a050SYann Gautier clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK); 17527839a050SYann Gautier 17537839a050SYann Gautier /* Configure PLLs source */ 17540d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]); 17557839a050SYann Gautier if (ret != 0) { 17567839a050SYann Gautier return ret; 17577839a050SYann Gautier } 17587839a050SYann Gautier 17590d21680cSYann Gautier if (!pll3_preserve) { 17600d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]); 17617839a050SYann Gautier if (ret != 0) { 17627839a050SYann Gautier return ret; 17637839a050SYann Gautier } 17640d21680cSYann Gautier } 17650d21680cSYann Gautier 17660d21680cSYann Gautier if (!pll4_preserve) { 17670d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]); 17680d21680cSYann Gautier if (ret != 0) { 17690d21680cSYann Gautier return ret; 17700d21680cSYann Gautier } 17710d21680cSYann Gautier } 17727839a050SYann Gautier 17737839a050SYann Gautier /* Configure and start PLLs */ 17747839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 17757839a050SYann Gautier uint32_t fracv; 17767839a050SYann Gautier uint32_t csg[PLLCSG_NB]; 17777839a050SYann Gautier 17780d21680cSYann Gautier if (((i == _PLL3) && pll3_preserve) || 17790d21680cSYann Gautier ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) { 17800d21680cSYann Gautier continue; 17810d21680cSYann Gautier } 17820d21680cSYann Gautier 17837839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 17847839a050SYann Gautier continue; 17857839a050SYann Gautier } 17867839a050SYann Gautier 17870d21680cSYann Gautier if ((i == _PLL4) && pll4_bootrom) { 17880d21680cSYann Gautier /* Set output divider if not done by the Bootrom */ 17890d21680cSYann Gautier stm32mp1_pll_config_output(i, pllcfg[i]); 17900d21680cSYann Gautier continue; 17910d21680cSYann Gautier } 17920d21680cSYann Gautier 17937839a050SYann Gautier fracv = fdt_read_uint32_default(plloff[i], "frac", 0); 17947839a050SYann Gautier 17950d21680cSYann Gautier ret = stm32mp1_pll_config(i, pllcfg[i], fracv); 17967839a050SYann Gautier if (ret != 0) { 17977839a050SYann Gautier return ret; 17987839a050SYann Gautier } 17997839a050SYann Gautier ret = fdt_read_uint32_array(plloff[i], "csg", csg, 18007839a050SYann Gautier (uint32_t)PLLCSG_NB); 18017839a050SYann Gautier if (ret == 0) { 18020d21680cSYann Gautier stm32mp1_pll_csg(i, csg); 18037839a050SYann Gautier } else if (ret != -FDT_ERR_NOTFOUND) { 18047839a050SYann Gautier return ret; 18057839a050SYann Gautier } 18067839a050SYann Gautier 18070d21680cSYann Gautier stm32mp1_pll_start(i); 18087839a050SYann Gautier } 18097839a050SYann Gautier /* Wait and start PLLs ouptut when ready */ 18107839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 18117839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 18127839a050SYann Gautier continue; 18137839a050SYann Gautier } 18147839a050SYann Gautier 18150d21680cSYann Gautier ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]); 18167839a050SYann Gautier if (ret != 0) { 18177839a050SYann Gautier return ret; 18187839a050SYann Gautier } 18197839a050SYann Gautier } 18207839a050SYann Gautier /* Wait LSE ready before to use it */ 18210d21680cSYann Gautier if (stm32mp1_osc[_LSE] != 0U) { 18220d21680cSYann Gautier stm32mp1_lse_wait(); 18237839a050SYann Gautier } 18247839a050SYann Gautier 18257839a050SYann Gautier /* Configure with expected clock source */ 18260d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]); 18277839a050SYann Gautier if (ret != 0) { 18287839a050SYann Gautier return ret; 18297839a050SYann Gautier } 18300d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]); 18317839a050SYann Gautier if (ret != 0) { 18327839a050SYann Gautier return ret; 18337839a050SYann Gautier } 1834*b053a22eSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]); 1835*b053a22eSYann Gautier if (ret != 0) { 1836*b053a22eSYann Gautier return ret; 1837*b053a22eSYann Gautier } 18380d21680cSYann Gautier stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css); 18397839a050SYann Gautier 18407839a050SYann Gautier /* Configure PKCK */ 18417839a050SYann Gautier pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len); 18427839a050SYann Gautier if (pkcs_cell != NULL) { 18437839a050SYann Gautier bool ckper_disabled = false; 18447839a050SYann Gautier uint32_t j; 18457839a050SYann Gautier 18467839a050SYann Gautier for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) { 18473e6fab43SYann Gautier uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]); 18487839a050SYann Gautier 18497839a050SYann Gautier if (pkcs == (uint32_t)CLK_CKPER_DISABLED) { 18507839a050SYann Gautier ckper_disabled = true; 18517839a050SYann Gautier continue; 18527839a050SYann Gautier } 18530d21680cSYann Gautier stm32mp1_pkcs_config(pkcs); 18547839a050SYann Gautier } 18557839a050SYann Gautier 18567839a050SYann Gautier /* 18577839a050SYann Gautier * CKPER is source for some peripheral clocks 18587839a050SYann Gautier * (FMC-NAND / QPSI-NOR) and switching source is allowed 18597839a050SYann Gautier * only if previous clock is still ON 18607839a050SYann Gautier * => deactivated CKPER only after switching clock 18617839a050SYann Gautier */ 18627839a050SYann Gautier if (ckper_disabled) { 18630d21680cSYann Gautier stm32mp1_pkcs_config(CLK_CKPER_DISABLED); 18647839a050SYann Gautier } 18657839a050SYann Gautier } 18667839a050SYann Gautier 18677839a050SYann Gautier /* Switch OFF HSI if not found in device-tree */ 18680d21680cSYann Gautier if (stm32mp1_osc[_HSI] == 0U) { 18690d21680cSYann Gautier stm32mp1_hsi_set(false); 18707839a050SYann Gautier } 18710d21680cSYann Gautier stm32mp1_stgen_config(); 18727839a050SYann Gautier 18737839a050SYann Gautier /* Software Self-Refresh mode (SSR) during DDR initilialization */ 18740d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR, 18757839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_MASK, 18767839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SSR << 18777839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SHIFT); 18787839a050SYann Gautier 18797839a050SYann Gautier return 0; 18807839a050SYann Gautier } 18817839a050SYann Gautier 18827839a050SYann Gautier static void stm32mp1_osc_clk_init(const char *name, 18837839a050SYann Gautier enum stm32mp_osc_id index) 18847839a050SYann Gautier { 18857839a050SYann Gautier uint32_t frequency; 18867839a050SYann Gautier 18870d21680cSYann Gautier if (fdt_osc_read_freq(name, &frequency) == 0) { 18880d21680cSYann Gautier stm32mp1_osc[index] = frequency; 18897839a050SYann Gautier } 18907839a050SYann Gautier } 18917839a050SYann Gautier 18927839a050SYann Gautier static void stm32mp1_osc_init(void) 18937839a050SYann Gautier { 18947839a050SYann Gautier enum stm32mp_osc_id i; 18957839a050SYann Gautier 18967839a050SYann Gautier for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) { 18970d21680cSYann Gautier stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i); 18987839a050SYann Gautier } 18997839a050SYann Gautier } 19007839a050SYann Gautier 19017839a050SYann Gautier int stm32mp1_clk_probe(void) 19027839a050SYann Gautier { 19037839a050SYann Gautier stm32mp1_osc_init(); 19047839a050SYann Gautier 19057839a050SYann Gautier return 0; 19067839a050SYann Gautier } 1907