17839a050SYann Gautier /* 23f9c9784SYann Gautier * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved 37839a050SYann Gautier * 47839a050SYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 57839a050SYann Gautier */ 67839a050SYann Gautier 77839a050SYann Gautier #include <assert.h> 87839a050SYann Gautier #include <errno.h> 97839a050SYann Gautier #include <stdint.h> 1039b6cc66SAntonio Nino Diaz #include <stdio.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <libfdt.h> 1309d40e0eSAntonio Nino Diaz 146e6ab282SYann Gautier #include <platform_def.h> 156e6ab282SYann Gautier 1609d40e0eSAntonio Nino Diaz #include <arch.h> 1709d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1809d40e0eSAntonio Nino Diaz #include <common/debug.h> 19*52a616b4SAndre Przywara #include <common/fdt_wrappers.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 22447b2b13SYann Gautier #include <drivers/st/stm32mp_clkfunc.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h> 2509d40e0eSAntonio Nino Diaz #include <dt-bindings/clock/stm32mp1-clksrc.h> 2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 270d21680cSYann Gautier #include <lib/spinlock.h> 2809d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3009d40e0eSAntonio Nino Diaz 317839a050SYann Gautier #define MAX_HSI_HZ 64000000 320d21680cSYann Gautier #define USB_PHY_48_MHZ 48000000 337839a050SYann Gautier 34dfdb057aSYann Gautier #define TIMEOUT_US_200MS U(200000) 35dfdb057aSYann Gautier #define TIMEOUT_US_1S U(1000000) 367839a050SYann Gautier 37dfdb057aSYann Gautier #define PLLRDY_TIMEOUT TIMEOUT_US_200MS 38dfdb057aSYann Gautier #define CLKSRC_TIMEOUT TIMEOUT_US_200MS 39dfdb057aSYann Gautier #define CLKDIV_TIMEOUT TIMEOUT_US_200MS 40dfdb057aSYann Gautier #define HSIDIV_TIMEOUT TIMEOUT_US_200MS 41dfdb057aSYann Gautier #define OSCRDY_TIMEOUT TIMEOUT_US_1S 427839a050SYann Gautier 43f66358afSYann Gautier const char *stm32mp_osc_node_label[NB_OSC] = { 44f66358afSYann Gautier [_LSI] = "clk-lsi", 45f66358afSYann Gautier [_LSE] = "clk-lse", 46f66358afSYann Gautier [_HSI] = "clk-hsi", 47f66358afSYann Gautier [_HSE] = "clk-hse", 48f66358afSYann Gautier [_CSI] = "clk-csi", 49f66358afSYann Gautier [_I2S_CKIN] = "i2s_ckin", 50f66358afSYann Gautier }; 51f66358afSYann Gautier 527839a050SYann Gautier enum stm32mp1_parent_id { 537839a050SYann Gautier /* Oscillators are defined in enum stm32mp_osc_id */ 547839a050SYann Gautier 557839a050SYann Gautier /* Other parent source */ 567839a050SYann Gautier _HSI_KER = NB_OSC, 577839a050SYann Gautier _HSE_KER, 587839a050SYann Gautier _HSE_KER_DIV2, 597839a050SYann Gautier _CSI_KER, 607839a050SYann Gautier _PLL1_P, 617839a050SYann Gautier _PLL1_Q, 627839a050SYann Gautier _PLL1_R, 637839a050SYann Gautier _PLL2_P, 647839a050SYann Gautier _PLL2_Q, 657839a050SYann Gautier _PLL2_R, 667839a050SYann Gautier _PLL3_P, 677839a050SYann Gautier _PLL3_Q, 687839a050SYann Gautier _PLL3_R, 697839a050SYann Gautier _PLL4_P, 707839a050SYann Gautier _PLL4_Q, 717839a050SYann Gautier _PLL4_R, 727839a050SYann Gautier _ACLK, 737839a050SYann Gautier _PCLK1, 747839a050SYann Gautier _PCLK2, 757839a050SYann Gautier _PCLK3, 767839a050SYann Gautier _PCLK4, 777839a050SYann Gautier _PCLK5, 787839a050SYann Gautier _HCLK6, 797839a050SYann Gautier _HCLK2, 807839a050SYann Gautier _CK_PER, 817839a050SYann Gautier _CK_MPU, 82b053a22eSYann Gautier _CK_MCU, 830d21680cSYann Gautier _USB_PHY_48, 847839a050SYann Gautier _PARENT_NB, 857839a050SYann Gautier _UNKNOWN_ID = 0xff, 867839a050SYann Gautier }; 877839a050SYann Gautier 880d21680cSYann Gautier /* Lists only the parent clock we are interested in */ 897839a050SYann Gautier enum stm32mp1_parent_sel { 900d21680cSYann Gautier _I2C12_SEL, 910d21680cSYann Gautier _I2C35_SEL, 920d21680cSYann Gautier _STGEN_SEL, 937839a050SYann Gautier _I2C46_SEL, 940d21680cSYann Gautier _SPI6_SEL, 95d4151d2fSYann Gautier _UART1_SEL, 960d21680cSYann Gautier _RNG1_SEL, 977839a050SYann Gautier _UART6_SEL, 987839a050SYann Gautier _UART24_SEL, 997839a050SYann Gautier _UART35_SEL, 1007839a050SYann Gautier _UART78_SEL, 1017839a050SYann Gautier _SDMMC12_SEL, 1027839a050SYann Gautier _SDMMC3_SEL, 1037839a050SYann Gautier _QSPI_SEL, 1047839a050SYann Gautier _FMC_SEL, 105d4151d2fSYann Gautier _AXIS_SEL, 106d4151d2fSYann Gautier _MCUS_SEL, 1077839a050SYann Gautier _USBPHY_SEL, 1087839a050SYann Gautier _USBO_SEL, 1097839a050SYann Gautier _PARENT_SEL_NB, 1107839a050SYann Gautier _UNKNOWN_SEL = 0xff, 1117839a050SYann Gautier }; 1127839a050SYann Gautier 1137839a050SYann Gautier enum stm32mp1_pll_id { 1147839a050SYann Gautier _PLL1, 1157839a050SYann Gautier _PLL2, 1167839a050SYann Gautier _PLL3, 1177839a050SYann Gautier _PLL4, 1187839a050SYann Gautier _PLL_NB 1197839a050SYann Gautier }; 1207839a050SYann Gautier 1217839a050SYann Gautier enum stm32mp1_div_id { 1227839a050SYann Gautier _DIV_P, 1237839a050SYann Gautier _DIV_Q, 1247839a050SYann Gautier _DIV_R, 1257839a050SYann Gautier _DIV_NB, 1267839a050SYann Gautier }; 1277839a050SYann Gautier 1287839a050SYann Gautier enum stm32mp1_clksrc_id { 1297839a050SYann Gautier CLKSRC_MPU, 1307839a050SYann Gautier CLKSRC_AXI, 131b053a22eSYann Gautier CLKSRC_MCU, 1327839a050SYann Gautier CLKSRC_PLL12, 1337839a050SYann Gautier CLKSRC_PLL3, 1347839a050SYann Gautier CLKSRC_PLL4, 1357839a050SYann Gautier CLKSRC_RTC, 1367839a050SYann Gautier CLKSRC_MCO1, 1377839a050SYann Gautier CLKSRC_MCO2, 1387839a050SYann Gautier CLKSRC_NB 1397839a050SYann Gautier }; 1407839a050SYann Gautier 1417839a050SYann Gautier enum stm32mp1_clkdiv_id { 1427839a050SYann Gautier CLKDIV_MPU, 1437839a050SYann Gautier CLKDIV_AXI, 144b053a22eSYann Gautier CLKDIV_MCU, 1457839a050SYann Gautier CLKDIV_APB1, 1467839a050SYann Gautier CLKDIV_APB2, 1477839a050SYann Gautier CLKDIV_APB3, 1487839a050SYann Gautier CLKDIV_APB4, 1497839a050SYann Gautier CLKDIV_APB5, 1507839a050SYann Gautier CLKDIV_RTC, 1517839a050SYann Gautier CLKDIV_MCO1, 1527839a050SYann Gautier CLKDIV_MCO2, 1537839a050SYann Gautier CLKDIV_NB 1547839a050SYann Gautier }; 1557839a050SYann Gautier 1567839a050SYann Gautier enum stm32mp1_pllcfg { 1577839a050SYann Gautier PLLCFG_M, 1587839a050SYann Gautier PLLCFG_N, 1597839a050SYann Gautier PLLCFG_P, 1607839a050SYann Gautier PLLCFG_Q, 1617839a050SYann Gautier PLLCFG_R, 1627839a050SYann Gautier PLLCFG_O, 1637839a050SYann Gautier PLLCFG_NB 1647839a050SYann Gautier }; 1657839a050SYann Gautier 1667839a050SYann Gautier enum stm32mp1_pllcsg { 1677839a050SYann Gautier PLLCSG_MOD_PER, 1687839a050SYann Gautier PLLCSG_INC_STEP, 1697839a050SYann Gautier PLLCSG_SSCG_MODE, 1707839a050SYann Gautier PLLCSG_NB 1717839a050SYann Gautier }; 1727839a050SYann Gautier 1737839a050SYann Gautier enum stm32mp1_plltype { 1747839a050SYann Gautier PLL_800, 1757839a050SYann Gautier PLL_1600, 1767839a050SYann Gautier PLL_TYPE_NB 1777839a050SYann Gautier }; 1787839a050SYann Gautier 1797839a050SYann Gautier struct stm32mp1_pll { 1807839a050SYann Gautier uint8_t refclk_min; 1817839a050SYann Gautier uint8_t refclk_max; 1827839a050SYann Gautier uint8_t divn_max; 1837839a050SYann Gautier }; 1847839a050SYann Gautier 1857839a050SYann Gautier struct stm32mp1_clk_gate { 1867839a050SYann Gautier uint16_t offset; 1877839a050SYann Gautier uint8_t bit; 1887839a050SYann Gautier uint8_t index; 1897839a050SYann Gautier uint8_t set_clr; 1900d21680cSYann Gautier uint8_t sel; /* Relates to enum stm32mp1_parent_sel */ 1910d21680cSYann Gautier uint8_t fixed; /* Relates to enum stm32mp1_parent_id */ 1927839a050SYann Gautier }; 1937839a050SYann Gautier 1947839a050SYann Gautier struct stm32mp1_clk_sel { 1957839a050SYann Gautier uint16_t offset; 1967839a050SYann Gautier uint8_t src; 1977839a050SYann Gautier uint8_t msk; 1987839a050SYann Gautier uint8_t nb_parent; 1997839a050SYann Gautier const uint8_t *parent; 2007839a050SYann Gautier }; 2017839a050SYann Gautier 2027839a050SYann Gautier #define REFCLK_SIZE 4 2037839a050SYann Gautier struct stm32mp1_clk_pll { 2047839a050SYann Gautier enum stm32mp1_plltype plltype; 2057839a050SYann Gautier uint16_t rckxselr; 2067839a050SYann Gautier uint16_t pllxcfgr1; 2077839a050SYann Gautier uint16_t pllxcfgr2; 2087839a050SYann Gautier uint16_t pllxfracr; 2097839a050SYann Gautier uint16_t pllxcr; 2107839a050SYann Gautier uint16_t pllxcsgr; 2117839a050SYann Gautier enum stm32mp_osc_id refclk[REFCLK_SIZE]; 2127839a050SYann Gautier }; 2137839a050SYann Gautier 2140d21680cSYann Gautier /* Clocks with selectable source and non set/clr register access */ 2150d21680cSYann Gautier #define _CLK_SELEC(off, b, idx, s) \ 2167839a050SYann Gautier { \ 2177839a050SYann Gautier .offset = (off), \ 2187839a050SYann Gautier .bit = (b), \ 2197839a050SYann Gautier .index = (idx), \ 2207839a050SYann Gautier .set_clr = 0, \ 2217839a050SYann Gautier .sel = (s), \ 2227839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2237839a050SYann Gautier } 2247839a050SYann Gautier 2250d21680cSYann Gautier /* Clocks with fixed source and non set/clr register access */ 2260d21680cSYann Gautier #define _CLK_FIXED(off, b, idx, f) \ 2277839a050SYann Gautier { \ 2287839a050SYann Gautier .offset = (off), \ 2297839a050SYann Gautier .bit = (b), \ 2307839a050SYann Gautier .index = (idx), \ 2317839a050SYann Gautier .set_clr = 0, \ 2327839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2337839a050SYann Gautier .fixed = (f), \ 2347839a050SYann Gautier } 2357839a050SYann Gautier 2360d21680cSYann Gautier /* Clocks with selectable source and set/clr register access */ 2370d21680cSYann Gautier #define _CLK_SC_SELEC(off, b, idx, s) \ 2387839a050SYann Gautier { \ 2397839a050SYann Gautier .offset = (off), \ 2407839a050SYann Gautier .bit = (b), \ 2417839a050SYann Gautier .index = (idx), \ 2427839a050SYann Gautier .set_clr = 1, \ 2437839a050SYann Gautier .sel = (s), \ 2447839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2457839a050SYann Gautier } 2467839a050SYann Gautier 2470d21680cSYann Gautier /* Clocks with fixed source and set/clr register access */ 2480d21680cSYann Gautier #define _CLK_SC_FIXED(off, b, idx, f) \ 2497839a050SYann Gautier { \ 2507839a050SYann Gautier .offset = (off), \ 2517839a050SYann Gautier .bit = (b), \ 2527839a050SYann Gautier .index = (idx), \ 2537839a050SYann Gautier .set_clr = 1, \ 2547839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2557839a050SYann Gautier .fixed = (f), \ 2567839a050SYann Gautier } 2577839a050SYann Gautier 258d4151d2fSYann Gautier #define _CLK_PARENT_SEL(_label, _rcc_selr, _parents) \ 259d4151d2fSYann Gautier [_ ## _label ## _SEL] = { \ 260d4151d2fSYann Gautier .offset = _rcc_selr, \ 261d4151d2fSYann Gautier .src = _rcc_selr ## _ ## _label ## SRC_SHIFT, \ 262d4151d2fSYann Gautier .msk = _rcc_selr ## _ ## _label ## SRC_MASK, \ 263d4151d2fSYann Gautier .parent = (_parents), \ 264d4151d2fSYann Gautier .nb_parent = ARRAY_SIZE(_parents) \ 2657839a050SYann Gautier } 2667839a050SYann Gautier 2670d21680cSYann Gautier #define _CLK_PLL(idx, type, off1, off2, off3, \ 2687839a050SYann Gautier off4, off5, off6, \ 2697839a050SYann Gautier p1, p2, p3, p4) \ 2707839a050SYann Gautier [(idx)] = { \ 2717839a050SYann Gautier .plltype = (type), \ 2727839a050SYann Gautier .rckxselr = (off1), \ 2737839a050SYann Gautier .pllxcfgr1 = (off2), \ 2747839a050SYann Gautier .pllxcfgr2 = (off3), \ 2757839a050SYann Gautier .pllxfracr = (off4), \ 2767839a050SYann Gautier .pllxcr = (off5), \ 2777839a050SYann Gautier .pllxcsgr = (off6), \ 2787839a050SYann Gautier .refclk[0] = (p1), \ 2797839a050SYann Gautier .refclk[1] = (p2), \ 2807839a050SYann Gautier .refclk[2] = (p3), \ 2817839a050SYann Gautier .refclk[3] = (p4), \ 2827839a050SYann Gautier } 2837839a050SYann Gautier 2847839a050SYann Gautier static const uint8_t stm32mp1_clks[][2] = { 2857839a050SYann Gautier { CK_PER, _CK_PER }, 2867839a050SYann Gautier { CK_MPU, _CK_MPU }, 2877839a050SYann Gautier { CK_AXI, _ACLK }, 288b053a22eSYann Gautier { CK_MCU, _CK_MCU }, 2897839a050SYann Gautier { CK_HSE, _HSE }, 2907839a050SYann Gautier { CK_CSI, _CSI }, 2917839a050SYann Gautier { CK_LSI, _LSI }, 2927839a050SYann Gautier { CK_LSE, _LSE }, 2937839a050SYann Gautier { CK_HSI, _HSI }, 2947839a050SYann Gautier { CK_HSE_DIV2, _HSE_KER_DIV2 }, 2957839a050SYann Gautier }; 2967839a050SYann Gautier 2970d21680cSYann Gautier #define NB_GATES ARRAY_SIZE(stm32mp1_clk_gate) 2980d21680cSYann Gautier 2997839a050SYann Gautier static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = { 3000d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK), 3010d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK), 3020d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK), 3030d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK), 3040d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R), 3050d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R), 3060d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4), 3070d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4), 3080d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK), 3090d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4), 3100d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4), 3117839a050SYann Gautier 3120d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1), 3130d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL), 3140d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL), 3150d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL), 3160d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL), 3170d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL), 3180d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL), 3190d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL), 3200d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL), 3210d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL), 3220d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL), 3237839a050SYann Gautier 3240d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2), 3250d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL), 3267839a050SYann Gautier 327f33b2433SYann Gautier _CLK_SC_FIXED(RCC_MP_APB3ENSETR, 11, SYSCFG, _UNKNOWN_ID), 328f33b2433SYann Gautier 3290d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL), 3300d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL), 3310d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL), 3327839a050SYann Gautier 3330d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL), 3340d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL), 3350d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL), 336d4151d2fSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _UART1_SEL), 3370d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5), 3380d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5), 3390d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5), 3400d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5), 3410d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5), 3420d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5), 3430d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL), 3447839a050SYann Gautier 3450d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL), 3460d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL), 3477839a050SYann Gautier 3480d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL), 3490d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL), 3500d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL), 3510d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL), 3520d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL), 3530d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL), 3540d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL), 3550d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL), 3560d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL), 3570d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL), 3580d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL), 3597839a050SYann Gautier 3600d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5), 3610d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5), 3620d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5), 3630d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL), 3640d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5), 3657839a050SYann Gautier 3660d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL), 3670d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL), 3680d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL), 3690d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL), 3700d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL), 3717839a050SYann Gautier 3720d21680cSYann Gautier _CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL), 3737839a050SYann Gautier }; 3747839a050SYann Gautier 3750d21680cSYann Gautier static const uint8_t i2c12_parents[] = { 3760d21680cSYann Gautier _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER 3770d21680cSYann Gautier }; 3780d21680cSYann Gautier 3790d21680cSYann Gautier static const uint8_t i2c35_parents[] = { 3800d21680cSYann Gautier _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER 3810d21680cSYann Gautier }; 3820d21680cSYann Gautier 3830d21680cSYann Gautier static const uint8_t stgen_parents[] = { 3840d21680cSYann Gautier _HSI_KER, _HSE_KER 3850d21680cSYann Gautier }; 3860d21680cSYann Gautier 3870d21680cSYann Gautier static const uint8_t i2c46_parents[] = { 3880d21680cSYann Gautier _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER 3890d21680cSYann Gautier }; 3900d21680cSYann Gautier 3910d21680cSYann Gautier static const uint8_t spi6_parents[] = { 3920d21680cSYann Gautier _PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q 3930d21680cSYann Gautier }; 3940d21680cSYann Gautier 3950d21680cSYann Gautier static const uint8_t usart1_parents[] = { 3960d21680cSYann Gautier _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER 3970d21680cSYann Gautier }; 3980d21680cSYann Gautier 3990d21680cSYann Gautier static const uint8_t rng1_parents[] = { 4000d21680cSYann Gautier _CSI, _PLL4_R, _LSE, _LSI 4010d21680cSYann Gautier }; 4020d21680cSYann Gautier 4030d21680cSYann Gautier static const uint8_t uart6_parents[] = { 4040d21680cSYann Gautier _PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER 4050d21680cSYann Gautier }; 4060d21680cSYann Gautier 4070d21680cSYann Gautier static const uint8_t uart234578_parents[] = { 4080d21680cSYann Gautier _PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER 4090d21680cSYann Gautier }; 4100d21680cSYann Gautier 4110d21680cSYann Gautier static const uint8_t sdmmc12_parents[] = { 4120d21680cSYann Gautier _HCLK6, _PLL3_R, _PLL4_P, _HSI_KER 4130d21680cSYann Gautier }; 4140d21680cSYann Gautier 4150d21680cSYann Gautier static const uint8_t sdmmc3_parents[] = { 4160d21680cSYann Gautier _HCLK2, _PLL3_R, _PLL4_P, _HSI_KER 4170d21680cSYann Gautier }; 4180d21680cSYann Gautier 4190d21680cSYann Gautier static const uint8_t qspi_parents[] = { 4200d21680cSYann Gautier _ACLK, _PLL3_R, _PLL4_P, _CK_PER 4210d21680cSYann Gautier }; 4220d21680cSYann Gautier 4230d21680cSYann Gautier static const uint8_t fmc_parents[] = { 4240d21680cSYann Gautier _ACLK, _PLL3_R, _PLL4_P, _CK_PER 4250d21680cSYann Gautier }; 4260d21680cSYann Gautier 4270d21680cSYann Gautier static const uint8_t ass_parents[] = { 4280d21680cSYann Gautier _HSI, _HSE, _PLL2 4290d21680cSYann Gautier }; 4300d21680cSYann Gautier 431b053a22eSYann Gautier static const uint8_t mss_parents[] = { 432b053a22eSYann Gautier _HSI, _HSE, _CSI, _PLL3 433b053a22eSYann Gautier }; 434b053a22eSYann Gautier 4350d21680cSYann Gautier static const uint8_t usbphy_parents[] = { 4360d21680cSYann Gautier _HSE_KER, _PLL4_R, _HSE_KER_DIV2 4370d21680cSYann Gautier }; 4380d21680cSYann Gautier 4390d21680cSYann Gautier static const uint8_t usbo_parents[] = { 4400d21680cSYann Gautier _PLL4_R, _USB_PHY_48 4410d21680cSYann Gautier }; 4427839a050SYann Gautier 4437839a050SYann Gautier static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = { 444d4151d2fSYann Gautier _CLK_PARENT_SEL(I2C12, RCC_I2C12CKSELR, i2c12_parents), 445d4151d2fSYann Gautier _CLK_PARENT_SEL(I2C35, RCC_I2C35CKSELR, i2c35_parents), 446d4151d2fSYann Gautier _CLK_PARENT_SEL(STGEN, RCC_STGENCKSELR, stgen_parents), 447d4151d2fSYann Gautier _CLK_PARENT_SEL(I2C46, RCC_I2C46CKSELR, i2c46_parents), 448d4151d2fSYann Gautier _CLK_PARENT_SEL(SPI6, RCC_SPI6CKSELR, spi6_parents), 449d4151d2fSYann Gautier _CLK_PARENT_SEL(UART1, RCC_UART1CKSELR, usart1_parents), 450d4151d2fSYann Gautier _CLK_PARENT_SEL(RNG1, RCC_RNG1CKSELR, rng1_parents), 451d4151d2fSYann Gautier _CLK_PARENT_SEL(UART6, RCC_UART6CKSELR, uart6_parents), 452d4151d2fSYann Gautier _CLK_PARENT_SEL(UART24, RCC_UART24CKSELR, uart234578_parents), 453d4151d2fSYann Gautier _CLK_PARENT_SEL(UART35, RCC_UART35CKSELR, uart234578_parents), 454d4151d2fSYann Gautier _CLK_PARENT_SEL(UART78, RCC_UART78CKSELR, uart234578_parents), 455d4151d2fSYann Gautier _CLK_PARENT_SEL(SDMMC12, RCC_SDMMC12CKSELR, sdmmc12_parents), 456d4151d2fSYann Gautier _CLK_PARENT_SEL(SDMMC3, RCC_SDMMC3CKSELR, sdmmc3_parents), 457d4151d2fSYann Gautier _CLK_PARENT_SEL(QSPI, RCC_QSPICKSELR, qspi_parents), 458d4151d2fSYann Gautier _CLK_PARENT_SEL(FMC, RCC_FMCCKSELR, fmc_parents), 459d4151d2fSYann Gautier _CLK_PARENT_SEL(AXIS, RCC_ASSCKSELR, ass_parents), 460d4151d2fSYann Gautier _CLK_PARENT_SEL(MCUS, RCC_MSSCKSELR, mss_parents), 461d4151d2fSYann Gautier _CLK_PARENT_SEL(USBPHY, RCC_USBCKSELR, usbphy_parents), 462d4151d2fSYann Gautier _CLK_PARENT_SEL(USBO, RCC_USBCKSELR, usbo_parents), 4637839a050SYann Gautier }; 4647839a050SYann Gautier 4657839a050SYann Gautier /* Define characteristic of PLL according type */ 4667839a050SYann Gautier #define DIVN_MIN 24 4677839a050SYann Gautier static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = { 4687839a050SYann Gautier [PLL_800] = { 4697839a050SYann Gautier .refclk_min = 4, 4707839a050SYann Gautier .refclk_max = 16, 4717839a050SYann Gautier .divn_max = 99, 4727839a050SYann Gautier }, 4737839a050SYann Gautier [PLL_1600] = { 4747839a050SYann Gautier .refclk_min = 8, 4757839a050SYann Gautier .refclk_max = 16, 4767839a050SYann Gautier .divn_max = 199, 4777839a050SYann Gautier }, 4787839a050SYann Gautier }; 4797839a050SYann Gautier 4807839a050SYann Gautier /* PLLNCFGR2 register divider by output */ 4817839a050SYann Gautier static const uint8_t pllncfgr2[_DIV_NB] = { 4827839a050SYann Gautier [_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT, 4837839a050SYann Gautier [_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT, 4840d21680cSYann Gautier [_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT, 4857839a050SYann Gautier }; 4867839a050SYann Gautier 4877839a050SYann Gautier static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = { 4880d21680cSYann Gautier _CLK_PLL(_PLL1, PLL_1600, 4897839a050SYann Gautier RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2, 4907839a050SYann Gautier RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR, 4917839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 4920d21680cSYann Gautier _CLK_PLL(_PLL2, PLL_1600, 4937839a050SYann Gautier RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2, 4947839a050SYann Gautier RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR, 4957839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 4960d21680cSYann Gautier _CLK_PLL(_PLL3, PLL_800, 4977839a050SYann Gautier RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2, 4987839a050SYann Gautier RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR, 4997839a050SYann Gautier _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID), 5000d21680cSYann Gautier _CLK_PLL(_PLL4, PLL_800, 5017839a050SYann Gautier RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2, 5027839a050SYann Gautier RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR, 5037839a050SYann Gautier _HSI, _HSE, _CSI, _I2S_CKIN), 5047839a050SYann Gautier }; 5057839a050SYann Gautier 5067839a050SYann Gautier /* Prescaler table lookups for clock computation */ 507b053a22eSYann Gautier /* div = /1 /2 /4 /8 / 16 /64 /128 /512 */ 508b053a22eSYann Gautier static const uint8_t stm32mp1_mcu_div[16] = { 509b053a22eSYann Gautier 0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9 510b053a22eSYann Gautier }; 5117839a050SYann Gautier 5127839a050SYann Gautier /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */ 5137839a050SYann Gautier #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div 5147839a050SYann Gautier #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div 5157839a050SYann Gautier static const uint8_t stm32mp1_mpu_apbx_div[8] = { 5167839a050SYann Gautier 0, 1, 2, 3, 4, 4, 4, 4 5177839a050SYann Gautier }; 5187839a050SYann Gautier 5197839a050SYann Gautier /* div = /1 /2 /3 /4 */ 5207839a050SYann Gautier static const uint8_t stm32mp1_axi_div[8] = { 5217839a050SYann Gautier 1, 2, 3, 4, 4, 4, 4, 4 5227839a050SYann Gautier }; 5237839a050SYann Gautier 5240d21680cSYann Gautier /* RCC clock device driver private */ 5250d21680cSYann Gautier static unsigned long stm32mp1_osc[NB_OSC]; 5260d21680cSYann Gautier static struct spinlock reg_lock; 5270d21680cSYann Gautier static unsigned int gate_refcounts[NB_GATES]; 5280d21680cSYann Gautier static struct spinlock refcount_lock; 5297839a050SYann Gautier 5300d21680cSYann Gautier static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx) 5310d21680cSYann Gautier { 5320d21680cSYann Gautier return &stm32mp1_clk_gate[idx]; 5330d21680cSYann Gautier } 5347839a050SYann Gautier 5350d21680cSYann Gautier static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx) 5360d21680cSYann Gautier { 5370d21680cSYann Gautier return &stm32mp1_clk_sel[idx]; 5380d21680cSYann Gautier } 5390d21680cSYann Gautier 5400d21680cSYann Gautier static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx) 5410d21680cSYann Gautier { 5420d21680cSYann Gautier return &stm32mp1_clk_pll[idx]; 5430d21680cSYann Gautier } 5440d21680cSYann Gautier 5450d21680cSYann Gautier static void stm32mp1_clk_lock(struct spinlock *lock) 5460d21680cSYann Gautier { 547e463d3f4SYann Gautier if (stm32mp_lock_available()) { 5480d21680cSYann Gautier /* Assume interrupts are masked */ 5490d21680cSYann Gautier spin_lock(lock); 5500d21680cSYann Gautier } 551e463d3f4SYann Gautier } 5520d21680cSYann Gautier 5530d21680cSYann Gautier static void stm32mp1_clk_unlock(struct spinlock *lock) 5540d21680cSYann Gautier { 555e463d3f4SYann Gautier if (stm32mp_lock_available()) { 5560d21680cSYann Gautier spin_unlock(lock); 5570d21680cSYann Gautier } 558e463d3f4SYann Gautier } 5590d21680cSYann Gautier 5600d21680cSYann Gautier bool stm32mp1_rcc_is_secure(void) 5610d21680cSYann Gautier { 5620d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 5630d21680cSYann Gautier 5640d21680cSYann Gautier return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0; 5650d21680cSYann Gautier } 5660d21680cSYann Gautier 567b053a22eSYann Gautier bool stm32mp1_rcc_is_mckprot(void) 568b053a22eSYann Gautier { 569b053a22eSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 570b053a22eSYann Gautier 571b053a22eSYann Gautier return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_MCKPROT) != 0; 572b053a22eSYann Gautier } 573b053a22eSYann Gautier 5740d21680cSYann Gautier void stm32mp1_clk_rcc_regs_lock(void) 5750d21680cSYann Gautier { 5760d21680cSYann Gautier stm32mp1_clk_lock(®_lock); 5770d21680cSYann Gautier } 5780d21680cSYann Gautier 5790d21680cSYann Gautier void stm32mp1_clk_rcc_regs_unlock(void) 5800d21680cSYann Gautier { 5810d21680cSYann Gautier stm32mp1_clk_unlock(®_lock); 5820d21680cSYann Gautier } 5830d21680cSYann Gautier 5840d21680cSYann Gautier static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx) 5857839a050SYann Gautier { 5867839a050SYann Gautier if (idx >= NB_OSC) { 5877839a050SYann Gautier return 0; 5887839a050SYann Gautier } 5897839a050SYann Gautier 5900d21680cSYann Gautier return stm32mp1_osc[idx]; 5917839a050SYann Gautier } 5927839a050SYann Gautier 5930d21680cSYann Gautier static int stm32mp1_clk_get_gated_id(unsigned long id) 5947839a050SYann Gautier { 5950d21680cSYann Gautier unsigned int i; 5967839a050SYann Gautier 5970d21680cSYann Gautier for (i = 0U; i < NB_GATES; i++) { 5980d21680cSYann Gautier if (gate_ref(i)->index == id) { 5997839a050SYann Gautier return i; 6007839a050SYann Gautier } 6017839a050SYann Gautier } 6027839a050SYann Gautier 6037839a050SYann Gautier ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id); 6047839a050SYann Gautier 6057839a050SYann Gautier return -EINVAL; 6067839a050SYann Gautier } 6077839a050SYann Gautier 6080d21680cSYann Gautier static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i) 6097839a050SYann Gautier { 6100d21680cSYann Gautier return (enum stm32mp1_parent_sel)(gate_ref(i)->sel); 6117839a050SYann Gautier } 6127839a050SYann Gautier 6130d21680cSYann Gautier static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i) 6147839a050SYann Gautier { 6150d21680cSYann Gautier return (enum stm32mp1_parent_id)(gate_ref(i)->fixed); 6167839a050SYann Gautier } 6177839a050SYann Gautier 6180d21680cSYann Gautier static int stm32mp1_clk_get_parent(unsigned long id) 6197839a050SYann Gautier { 6200d21680cSYann Gautier const struct stm32mp1_clk_sel *sel; 6217839a050SYann Gautier uint32_t j, p_sel; 6227839a050SYann Gautier int i; 6237839a050SYann Gautier enum stm32mp1_parent_id p; 6247839a050SYann Gautier enum stm32mp1_parent_sel s; 6250d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 6267839a050SYann Gautier 6270d21680cSYann Gautier for (j = 0U; j < ARRAY_SIZE(stm32mp1_clks); j++) { 6287839a050SYann Gautier if (stm32mp1_clks[j][0] == id) { 6297839a050SYann Gautier return (int)stm32mp1_clks[j][1]; 6307839a050SYann Gautier } 6317839a050SYann Gautier } 6327839a050SYann Gautier 6330d21680cSYann Gautier i = stm32mp1_clk_get_gated_id(id); 6347839a050SYann Gautier if (i < 0) { 6350d21680cSYann Gautier panic(); 6367839a050SYann Gautier } 6377839a050SYann Gautier 6380d21680cSYann Gautier p = stm32mp1_clk_get_fixed_parent(i); 6397839a050SYann Gautier if (p < _PARENT_NB) { 6407839a050SYann Gautier return (int)p; 6417839a050SYann Gautier } 6427839a050SYann Gautier 6430d21680cSYann Gautier s = stm32mp1_clk_get_sel(i); 6440d21680cSYann Gautier if (s == _UNKNOWN_SEL) { 6450d21680cSYann Gautier return -EINVAL; 6460d21680cSYann Gautier } 6477839a050SYann Gautier if (s >= _PARENT_SEL_NB) { 6480d21680cSYann Gautier panic(); 6497839a050SYann Gautier } 6507839a050SYann Gautier 6510d21680cSYann Gautier sel = clk_sel_ref(s); 652d4151d2fSYann Gautier p_sel = (mmio_read_32(rcc_base + sel->offset) & sel->msk) >> sel->src; 6530d21680cSYann Gautier if (p_sel < sel->nb_parent) { 6540d21680cSYann Gautier return (int)sel->parent[p_sel]; 6557839a050SYann Gautier } 6567839a050SYann Gautier 6577839a050SYann Gautier return -EINVAL; 6587839a050SYann Gautier } 6597839a050SYann Gautier 6600d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll) 6617839a050SYann Gautier { 6620d21680cSYann Gautier uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr); 6630d21680cSYann Gautier uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK; 6647839a050SYann Gautier 6650d21680cSYann Gautier return stm32mp1_clk_get_fixed(pll->refclk[src]); 6667839a050SYann Gautier } 6677839a050SYann Gautier 6687839a050SYann Gautier /* 6697839a050SYann Gautier * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL 6707839a050SYann Gautier * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1) 6717839a050SYann Gautier * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1) 6727839a050SYann Gautier * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1) 6737839a050SYann Gautier */ 6740d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll) 6757839a050SYann Gautier { 6767839a050SYann Gautier unsigned long refclk, fvco; 6777839a050SYann Gautier uint32_t cfgr1, fracr, divm, divn; 6780d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 6797839a050SYann Gautier 6800d21680cSYann Gautier cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1); 6810d21680cSYann Gautier fracr = mmio_read_32(rcc_base + pll->pllxfracr); 6827839a050SYann Gautier 6837839a050SYann Gautier divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT; 6847839a050SYann Gautier divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK; 6857839a050SYann Gautier 6860d21680cSYann Gautier refclk = stm32mp1_pll_get_fref(pll); 6877839a050SYann Gautier 6887839a050SYann Gautier /* 6897839a050SYann Gautier * With FRACV : 6907839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1) 6917839a050SYann Gautier * Without FRACV 6927839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1) 6937839a050SYann Gautier */ 6947839a050SYann Gautier if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) { 6950d21680cSYann Gautier uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >> 6960d21680cSYann Gautier RCC_PLLNFRACR_FRACV_SHIFT; 6977839a050SYann Gautier unsigned long long numerator, denominator; 6987839a050SYann Gautier 6990d21680cSYann Gautier numerator = (((unsigned long long)divn + 1U) << 13) + fracv; 7000d21680cSYann Gautier numerator = refclk * numerator; 7017839a050SYann Gautier denominator = ((unsigned long long)divm + 1U) << 13; 7027839a050SYann Gautier fvco = (unsigned long)(numerator / denominator); 7037839a050SYann Gautier } else { 7047839a050SYann Gautier fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U)); 7057839a050SYann Gautier } 7067839a050SYann Gautier 7077839a050SYann Gautier return fvco; 7087839a050SYann Gautier } 7097839a050SYann Gautier 7100d21680cSYann Gautier static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id, 7117839a050SYann Gautier enum stm32mp1_div_id div_id) 7127839a050SYann Gautier { 7130d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 7147839a050SYann Gautier unsigned long dfout; 7157839a050SYann Gautier uint32_t cfgr2, divy; 7167839a050SYann Gautier 7177839a050SYann Gautier if (div_id >= _DIV_NB) { 7187839a050SYann Gautier return 0; 7197839a050SYann Gautier } 7207839a050SYann Gautier 7210d21680cSYann Gautier cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2); 7227839a050SYann Gautier divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK; 7237839a050SYann Gautier 7240d21680cSYann Gautier dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U); 7257839a050SYann Gautier 7267839a050SYann Gautier return dfout; 7277839a050SYann Gautier } 7287839a050SYann Gautier 7290d21680cSYann Gautier static unsigned long get_clock_rate(int p) 7307839a050SYann Gautier { 7317839a050SYann Gautier uint32_t reg, clkdiv; 7327839a050SYann Gautier unsigned long clock = 0; 7330d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 7347839a050SYann Gautier 7357839a050SYann Gautier switch (p) { 7367839a050SYann Gautier case _CK_MPU: 7377839a050SYann Gautier /* MPU sub system */ 7380d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_MPCKSELR); 7397839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 7407839a050SYann Gautier case RCC_MPCKSELR_HSI: 7410d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 7427839a050SYann Gautier break; 7437839a050SYann Gautier case RCC_MPCKSELR_HSE: 7440d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 7457839a050SYann Gautier break; 7467839a050SYann Gautier case RCC_MPCKSELR_PLL: 7470d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 7487839a050SYann Gautier break; 7497839a050SYann Gautier case RCC_MPCKSELR_PLL_MPUDIV: 7500d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 7517839a050SYann Gautier 7520d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_MPCKDIVR); 7537839a050SYann Gautier clkdiv = reg & RCC_MPUDIV_MASK; 7547839a050SYann Gautier if (clkdiv != 0U) { 7557839a050SYann Gautier clock /= stm32mp1_mpu_div[clkdiv]; 7567839a050SYann Gautier } 7577839a050SYann Gautier break; 7587839a050SYann Gautier default: 7597839a050SYann Gautier break; 7607839a050SYann Gautier } 7617839a050SYann Gautier break; 7627839a050SYann Gautier /* AXI sub system */ 7637839a050SYann Gautier case _ACLK: 7647839a050SYann Gautier case _HCLK2: 7657839a050SYann Gautier case _HCLK6: 7667839a050SYann Gautier case _PCLK4: 7677839a050SYann Gautier case _PCLK5: 7680d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_ASSCKSELR); 7697839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 7707839a050SYann Gautier case RCC_ASSCKSELR_HSI: 7710d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 7727839a050SYann Gautier break; 7737839a050SYann Gautier case RCC_ASSCKSELR_HSE: 7740d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 7757839a050SYann Gautier break; 7767839a050SYann Gautier case RCC_ASSCKSELR_PLL: 7770d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); 7787839a050SYann Gautier break; 7797839a050SYann Gautier default: 7807839a050SYann Gautier break; 7817839a050SYann Gautier } 7827839a050SYann Gautier 7837839a050SYann Gautier /* System clock divider */ 7840d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_AXIDIVR); 7857839a050SYann Gautier clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK]; 7867839a050SYann Gautier 7877839a050SYann Gautier switch (p) { 7887839a050SYann Gautier case _PCLK4: 7890d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB4DIVR); 7907839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 7917839a050SYann Gautier break; 7927839a050SYann Gautier case _PCLK5: 7930d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB5DIVR); 7947839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 7957839a050SYann Gautier break; 7967839a050SYann Gautier default: 7977839a050SYann Gautier break; 7987839a050SYann Gautier } 7997839a050SYann Gautier break; 800b053a22eSYann Gautier /* MCU sub system */ 801b053a22eSYann Gautier case _CK_MCU: 802b053a22eSYann Gautier case _PCLK1: 803b053a22eSYann Gautier case _PCLK2: 804b053a22eSYann Gautier case _PCLK3: 805b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_MSSCKSELR); 806b053a22eSYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 807b053a22eSYann Gautier case RCC_MSSCKSELR_HSI: 808b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 809b053a22eSYann Gautier break; 810b053a22eSYann Gautier case RCC_MSSCKSELR_HSE: 811b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 812b053a22eSYann Gautier break; 813b053a22eSYann Gautier case RCC_MSSCKSELR_CSI: 814b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 815b053a22eSYann Gautier break; 816b053a22eSYann Gautier case RCC_MSSCKSELR_PLL: 817b053a22eSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P); 818b053a22eSYann Gautier break; 819b053a22eSYann Gautier default: 820b053a22eSYann Gautier break; 821b053a22eSYann Gautier } 822b053a22eSYann Gautier 823b053a22eSYann Gautier /* MCU clock divider */ 824b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_MCUDIVR); 825b053a22eSYann Gautier clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK]; 826b053a22eSYann Gautier 827b053a22eSYann Gautier switch (p) { 828b053a22eSYann Gautier case _PCLK1: 829b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB1DIVR); 830b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 831b053a22eSYann Gautier break; 832b053a22eSYann Gautier case _PCLK2: 833b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB2DIVR); 834b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 835b053a22eSYann Gautier break; 836b053a22eSYann Gautier case _PCLK3: 837b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB3DIVR); 838b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 839b053a22eSYann Gautier break; 840b053a22eSYann Gautier case _CK_MCU: 841b053a22eSYann Gautier default: 842b053a22eSYann Gautier break; 843b053a22eSYann Gautier } 844b053a22eSYann Gautier break; 8457839a050SYann Gautier case _CK_PER: 8460d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_CPERCKSELR); 8477839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 8487839a050SYann Gautier case RCC_CPERCKSELR_HSI: 8490d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 8507839a050SYann Gautier break; 8517839a050SYann Gautier case RCC_CPERCKSELR_HSE: 8520d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 8537839a050SYann Gautier break; 8547839a050SYann Gautier case RCC_CPERCKSELR_CSI: 8550d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 8567839a050SYann Gautier break; 8577839a050SYann Gautier default: 8587839a050SYann Gautier break; 8597839a050SYann Gautier } 8607839a050SYann Gautier break; 8617839a050SYann Gautier case _HSI: 8627839a050SYann Gautier case _HSI_KER: 8630d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 8647839a050SYann Gautier break; 8657839a050SYann Gautier case _CSI: 8667839a050SYann Gautier case _CSI_KER: 8670d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 8687839a050SYann Gautier break; 8697839a050SYann Gautier case _HSE: 8707839a050SYann Gautier case _HSE_KER: 8710d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 8727839a050SYann Gautier break; 8737839a050SYann Gautier case _HSE_KER_DIV2: 8740d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE) >> 1; 8757839a050SYann Gautier break; 8767839a050SYann Gautier case _LSI: 8770d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_LSI); 8787839a050SYann Gautier break; 8797839a050SYann Gautier case _LSE: 8800d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_LSE); 8817839a050SYann Gautier break; 8827839a050SYann Gautier /* PLL */ 8837839a050SYann Gautier case _PLL1_P: 8840d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 8857839a050SYann Gautier break; 8867839a050SYann Gautier case _PLL1_Q: 8870d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q); 8887839a050SYann Gautier break; 8897839a050SYann Gautier case _PLL1_R: 8900d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R); 8917839a050SYann Gautier break; 8927839a050SYann Gautier case _PLL2_P: 8930d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); 8947839a050SYann Gautier break; 8957839a050SYann Gautier case _PLL2_Q: 8960d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q); 8977839a050SYann Gautier break; 8987839a050SYann Gautier case _PLL2_R: 8990d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R); 9007839a050SYann Gautier break; 9017839a050SYann Gautier case _PLL3_P: 9020d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P); 9037839a050SYann Gautier break; 9047839a050SYann Gautier case _PLL3_Q: 9050d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q); 9067839a050SYann Gautier break; 9077839a050SYann Gautier case _PLL3_R: 9080d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R); 9097839a050SYann Gautier break; 9107839a050SYann Gautier case _PLL4_P: 9110d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P); 9127839a050SYann Gautier break; 9137839a050SYann Gautier case _PLL4_Q: 9140d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q); 9157839a050SYann Gautier break; 9167839a050SYann Gautier case _PLL4_R: 9170d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R); 9187839a050SYann Gautier break; 9197839a050SYann Gautier /* Other */ 9207839a050SYann Gautier case _USB_PHY_48: 9210d21680cSYann Gautier clock = USB_PHY_48_MHZ; 9227839a050SYann Gautier break; 9237839a050SYann Gautier default: 9247839a050SYann Gautier break; 9257839a050SYann Gautier } 9267839a050SYann Gautier 9277839a050SYann Gautier return clock; 9287839a050SYann Gautier } 9297839a050SYann Gautier 9300d21680cSYann Gautier static void __clk_enable(struct stm32mp1_clk_gate const *gate) 9310d21680cSYann Gautier { 9320d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9330d21680cSYann Gautier 9340d21680cSYann Gautier if (gate->set_clr != 0U) { 9350d21680cSYann Gautier mmio_write_32(rcc_base + gate->offset, BIT(gate->bit)); 9360d21680cSYann Gautier } else { 9370d21680cSYann Gautier mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit)); 9380d21680cSYann Gautier } 9390d21680cSYann Gautier 9400d21680cSYann Gautier VERBOSE("Clock %d has been enabled", gate->index); 9410d21680cSYann Gautier } 9420d21680cSYann Gautier 9430d21680cSYann Gautier static void __clk_disable(struct stm32mp1_clk_gate const *gate) 9440d21680cSYann Gautier { 9450d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9460d21680cSYann Gautier 9470d21680cSYann Gautier if (gate->set_clr != 0U) { 9480d21680cSYann Gautier mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET, 9490d21680cSYann Gautier BIT(gate->bit)); 9500d21680cSYann Gautier } else { 9510d21680cSYann Gautier mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit)); 9520d21680cSYann Gautier } 9530d21680cSYann Gautier 9540d21680cSYann Gautier VERBOSE("Clock %d has been disabled", gate->index); 9550d21680cSYann Gautier } 9560d21680cSYann Gautier 9570d21680cSYann Gautier static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate) 9580d21680cSYann Gautier { 9590d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9600d21680cSYann Gautier 9610d21680cSYann Gautier return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit); 9620d21680cSYann Gautier } 9630d21680cSYann Gautier 9640d21680cSYann Gautier unsigned int stm32mp1_clk_get_refcount(unsigned long id) 9650d21680cSYann Gautier { 9660d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 9670d21680cSYann Gautier 9680d21680cSYann Gautier if (i < 0) { 9690d21680cSYann Gautier panic(); 9700d21680cSYann Gautier } 9710d21680cSYann Gautier 9720d21680cSYann Gautier return gate_refcounts[i]; 9730d21680cSYann Gautier } 9740d21680cSYann Gautier 9750d21680cSYann Gautier void __stm32mp1_clk_enable(unsigned long id, bool secure) 9760d21680cSYann Gautier { 9770d21680cSYann Gautier const struct stm32mp1_clk_gate *gate; 9780d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 9790d21680cSYann Gautier unsigned int *refcnt; 9800d21680cSYann Gautier 9810d21680cSYann Gautier if (i < 0) { 9820d21680cSYann Gautier ERROR("Clock %d can't be enabled\n", (uint32_t)id); 9830d21680cSYann Gautier panic(); 9840d21680cSYann Gautier } 9850d21680cSYann Gautier 9860d21680cSYann Gautier gate = gate_ref(i); 9870d21680cSYann Gautier refcnt = &gate_refcounts[i]; 9880d21680cSYann Gautier 9890d21680cSYann Gautier stm32mp1_clk_lock(&refcount_lock); 9900d21680cSYann Gautier 9910d21680cSYann Gautier if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) { 9920d21680cSYann Gautier __clk_enable(gate); 9930d21680cSYann Gautier } 9940d21680cSYann Gautier 9950d21680cSYann Gautier stm32mp1_clk_unlock(&refcount_lock); 9960d21680cSYann Gautier } 9970d21680cSYann Gautier 9980d21680cSYann Gautier void __stm32mp1_clk_disable(unsigned long id, bool secure) 9990d21680cSYann Gautier { 10000d21680cSYann Gautier const struct stm32mp1_clk_gate *gate; 10010d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10020d21680cSYann Gautier unsigned int *refcnt; 10030d21680cSYann Gautier 10040d21680cSYann Gautier if (i < 0) { 10050d21680cSYann Gautier ERROR("Clock %d can't be disabled\n", (uint32_t)id); 10060d21680cSYann Gautier panic(); 10070d21680cSYann Gautier } 10080d21680cSYann Gautier 10090d21680cSYann Gautier gate = gate_ref(i); 10100d21680cSYann Gautier refcnt = &gate_refcounts[i]; 10110d21680cSYann Gautier 10120d21680cSYann Gautier stm32mp1_clk_lock(&refcount_lock); 10130d21680cSYann Gautier 10140d21680cSYann Gautier if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) { 10150d21680cSYann Gautier __clk_disable(gate); 10160d21680cSYann Gautier } 10170d21680cSYann Gautier 10180d21680cSYann Gautier stm32mp1_clk_unlock(&refcount_lock); 10190d21680cSYann Gautier } 10200d21680cSYann Gautier 10210d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id) 10220d21680cSYann Gautier { 10230d21680cSYann Gautier __stm32mp1_clk_enable(id, true); 10240d21680cSYann Gautier } 10250d21680cSYann Gautier 10260d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id) 10270d21680cSYann Gautier { 10280d21680cSYann Gautier __stm32mp1_clk_disable(id, true); 10290d21680cSYann Gautier } 10300d21680cSYann Gautier 10313f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id) 10327839a050SYann Gautier { 10330d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10347839a050SYann Gautier 10357839a050SYann Gautier if (i < 0) { 10360d21680cSYann Gautier panic(); 10377839a050SYann Gautier } 10387839a050SYann Gautier 10390d21680cSYann Gautier return __clk_is_enabled(gate_ref(i)); 10407839a050SYann Gautier } 10417839a050SYann Gautier 10423f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id) 10437839a050SYann Gautier { 10440d21680cSYann Gautier int p = stm32mp1_clk_get_parent(id); 10457839a050SYann Gautier 10467839a050SYann Gautier if (p < 0) { 10477839a050SYann Gautier return 0; 10487839a050SYann Gautier } 10497839a050SYann Gautier 10500d21680cSYann Gautier return get_clock_rate(p); 10517839a050SYann Gautier } 10527839a050SYann Gautier 10530d21680cSYann Gautier static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on) 10547839a050SYann Gautier { 10550d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 10567839a050SYann Gautier 10570d21680cSYann Gautier if (enable) { 10587839a050SYann Gautier mmio_setbits_32(address, mask_on); 10597839a050SYann Gautier } else { 10607839a050SYann Gautier mmio_clrbits_32(address, mask_on); 10617839a050SYann Gautier } 10627839a050SYann Gautier } 10637839a050SYann Gautier 10640d21680cSYann Gautier static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on) 10657839a050SYann Gautier { 10660d21680cSYann Gautier uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR; 10670d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 10680d21680cSYann Gautier 10690d21680cSYann Gautier mmio_write_32(address, mask_on); 10707839a050SYann Gautier } 10717839a050SYann Gautier 10720d21680cSYann Gautier static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy) 10737839a050SYann Gautier { 1074dfdb057aSYann Gautier uint64_t timeout; 10757839a050SYann Gautier uint32_t mask_test; 10760d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 10777839a050SYann Gautier 10780d21680cSYann Gautier if (enable) { 10797839a050SYann Gautier mask_test = mask_rdy; 10807839a050SYann Gautier } else { 10817839a050SYann Gautier mask_test = 0; 10827839a050SYann Gautier } 10837839a050SYann Gautier 1084dfdb057aSYann Gautier timeout = timeout_init_us(OSCRDY_TIMEOUT); 10857839a050SYann Gautier while ((mmio_read_32(address) & mask_rdy) != mask_test) { 1086dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 10870d21680cSYann Gautier ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n", 10887839a050SYann Gautier mask_rdy, address, enable, mmio_read_32(address)); 10897839a050SYann Gautier return -ETIMEDOUT; 10907839a050SYann Gautier } 10917839a050SYann Gautier } 10927839a050SYann Gautier 10937839a050SYann Gautier return 0; 10947839a050SYann Gautier } 10957839a050SYann Gautier 10960d21680cSYann Gautier static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv) 10977839a050SYann Gautier { 10987839a050SYann Gautier uint32_t value; 10990d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 11007839a050SYann Gautier 11010d21680cSYann Gautier if (digbyp) { 11020d21680cSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP); 11030d21680cSYann Gautier } 11040d21680cSYann Gautier 11050d21680cSYann Gautier if (bypass || digbyp) { 11060d21680cSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP); 11077839a050SYann Gautier } 11087839a050SYann Gautier 11097839a050SYann Gautier /* 11107839a050SYann Gautier * Warning: not recommended to switch directly from "high drive" 11117839a050SYann Gautier * to "medium low drive", and vice-versa. 11127839a050SYann Gautier */ 11130d21680cSYann Gautier value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >> 11147839a050SYann Gautier RCC_BDCR_LSEDRV_SHIFT; 11157839a050SYann Gautier 11167839a050SYann Gautier while (value != lsedrv) { 11177839a050SYann Gautier if (value > lsedrv) { 11187839a050SYann Gautier value--; 11197839a050SYann Gautier } else { 11207839a050SYann Gautier value++; 11217839a050SYann Gautier } 11227839a050SYann Gautier 11230d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_BDCR, 11247839a050SYann Gautier RCC_BDCR_LSEDRV_MASK, 11257839a050SYann Gautier value << RCC_BDCR_LSEDRV_SHIFT); 11267839a050SYann Gautier } 11277839a050SYann Gautier 11280d21680cSYann Gautier stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON); 11297839a050SYann Gautier } 11307839a050SYann Gautier 11310d21680cSYann Gautier static void stm32mp1_lse_wait(void) 11327839a050SYann Gautier { 11330d21680cSYann Gautier if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) { 11347839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11357839a050SYann Gautier } 11367839a050SYann Gautier } 11377839a050SYann Gautier 11380d21680cSYann Gautier static void stm32mp1_lsi_set(bool enable) 11397839a050SYann Gautier { 11400d21680cSYann Gautier stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION); 11410d21680cSYann Gautier 11420d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) { 11437839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11447839a050SYann Gautier } 11457839a050SYann Gautier } 11467839a050SYann Gautier 11470d21680cSYann Gautier static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css) 11487839a050SYann Gautier { 11490d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 11500d21680cSYann Gautier 11510d21680cSYann Gautier if (digbyp) { 11520d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP); 11537839a050SYann Gautier } 11547839a050SYann Gautier 11550d21680cSYann Gautier if (bypass || digbyp) { 11560d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP); 11570d21680cSYann Gautier } 11580d21680cSYann Gautier 11590d21680cSYann Gautier stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON); 11600d21680cSYann Gautier if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) { 11617839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11627839a050SYann Gautier } 11637839a050SYann Gautier 11647839a050SYann Gautier if (css) { 11650d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON); 11667839a050SYann Gautier } 11677839a050SYann Gautier } 11687839a050SYann Gautier 11690d21680cSYann Gautier static void stm32mp1_csi_set(bool enable) 11707839a050SYann Gautier { 11710d21680cSYann Gautier stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION); 11720d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) { 11737839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11747839a050SYann Gautier } 11757839a050SYann Gautier } 11767839a050SYann Gautier 11770d21680cSYann Gautier static void stm32mp1_hsi_set(bool enable) 11787839a050SYann Gautier { 11790d21680cSYann Gautier stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION); 11800d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) { 11817839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11827839a050SYann Gautier } 11837839a050SYann Gautier } 11847839a050SYann Gautier 11850d21680cSYann Gautier static int stm32mp1_set_hsidiv(uint8_t hsidiv) 11867839a050SYann Gautier { 1187dfdb057aSYann Gautier uint64_t timeout; 11880d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 11890d21680cSYann Gautier uintptr_t address = rcc_base + RCC_OCRDYR; 11907839a050SYann Gautier 11910d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_HSICFGR, 11927839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK, 11937839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv); 11947839a050SYann Gautier 1195dfdb057aSYann Gautier timeout = timeout_init_us(HSIDIV_TIMEOUT); 11967839a050SYann Gautier while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) { 1197dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 11980d21680cSYann Gautier ERROR("HSIDIV failed @ 0x%lx: 0x%x\n", 11997839a050SYann Gautier address, mmio_read_32(address)); 12007839a050SYann Gautier return -ETIMEDOUT; 12017839a050SYann Gautier } 12027839a050SYann Gautier } 12037839a050SYann Gautier 12047839a050SYann Gautier return 0; 12057839a050SYann Gautier } 12067839a050SYann Gautier 12070d21680cSYann Gautier static int stm32mp1_hsidiv(unsigned long hsifreq) 12087839a050SYann Gautier { 12097839a050SYann Gautier uint8_t hsidiv; 12107839a050SYann Gautier uint32_t hsidivfreq = MAX_HSI_HZ; 12117839a050SYann Gautier 12127839a050SYann Gautier for (hsidiv = 0; hsidiv < 4U; hsidiv++) { 12137839a050SYann Gautier if (hsidivfreq == hsifreq) { 12147839a050SYann Gautier break; 12157839a050SYann Gautier } 12167839a050SYann Gautier 12177839a050SYann Gautier hsidivfreq /= 2U; 12187839a050SYann Gautier } 12197839a050SYann Gautier 12207839a050SYann Gautier if (hsidiv == 4U) { 12217839a050SYann Gautier ERROR("Invalid clk-hsi frequency\n"); 12227839a050SYann Gautier return -1; 12237839a050SYann Gautier } 12247839a050SYann Gautier 12257839a050SYann Gautier if (hsidiv != 0U) { 12260d21680cSYann Gautier return stm32mp1_set_hsidiv(hsidiv); 12277839a050SYann Gautier } 12287839a050SYann Gautier 12297839a050SYann Gautier return 0; 12307839a050SYann Gautier } 12317839a050SYann Gautier 12320d21680cSYann Gautier static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id, 12330d21680cSYann Gautier unsigned int clksrc, 12340d21680cSYann Gautier uint32_t *pllcfg, int plloff) 12357839a050SYann Gautier { 12360d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 12370d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 12380d21680cSYann Gautier uintptr_t pllxcr = rcc_base + pll->pllxcr; 12390d21680cSYann Gautier enum stm32mp1_plltype type = pll->plltype; 12400d21680cSYann Gautier uintptr_t clksrc_address = rcc_base + (clksrc >> 4); 12410d21680cSYann Gautier unsigned long refclk; 12420d21680cSYann Gautier uint32_t ifrge = 0U; 12430d21680cSYann Gautier uint32_t src, value, fracv; 12447839a050SYann Gautier 12450d21680cSYann Gautier /* Check PLL output */ 12460d21680cSYann Gautier if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) { 12470d21680cSYann Gautier return false; 12487839a050SYann Gautier } 12497839a050SYann Gautier 12500d21680cSYann Gautier /* Check current clksrc */ 12510d21680cSYann Gautier src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK; 12520d21680cSYann Gautier if (src != (clksrc & RCC_SELR_SRC_MASK)) { 12530d21680cSYann Gautier return false; 12540d21680cSYann Gautier } 12550d21680cSYann Gautier 12560d21680cSYann Gautier /* Check Div */ 12570d21680cSYann Gautier src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK; 12580d21680cSYann Gautier 12590d21680cSYann Gautier refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) / 12600d21680cSYann Gautier (pllcfg[PLLCFG_M] + 1U); 12610d21680cSYann Gautier 12620d21680cSYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 12630d21680cSYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 12640d21680cSYann Gautier return false; 12650d21680cSYann Gautier } 12660d21680cSYann Gautier 12670d21680cSYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 12680d21680cSYann Gautier ifrge = 1U; 12690d21680cSYann Gautier } 12700d21680cSYann Gautier 12710d21680cSYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 12720d21680cSYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 12730d21680cSYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 12740d21680cSYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 12750d21680cSYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 12760d21680cSYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 12770d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) { 12780d21680cSYann Gautier return false; 12790d21680cSYann Gautier } 12800d21680cSYann Gautier 12810d21680cSYann Gautier /* Fractional configuration */ 12820d21680cSYann Gautier fracv = fdt_read_uint32_default(plloff, "frac", 0); 12830d21680cSYann Gautier 12840d21680cSYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 12850d21680cSYann Gautier value |= RCC_PLLNFRACR_FRACLE; 12860d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxfracr) != value) { 12870d21680cSYann Gautier return false; 12880d21680cSYann Gautier } 12890d21680cSYann Gautier 12900d21680cSYann Gautier /* Output config */ 12910d21680cSYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 12920d21680cSYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 12930d21680cSYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 12940d21680cSYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 12950d21680cSYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 12960d21680cSYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 12970d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) { 12980d21680cSYann Gautier return false; 12990d21680cSYann Gautier } 13000d21680cSYann Gautier 13010d21680cSYann Gautier return true; 13020d21680cSYann Gautier } 13030d21680cSYann Gautier 13040d21680cSYann Gautier static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id) 13057839a050SYann Gautier { 13060d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13070d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 13080d21680cSYann Gautier 1309dd98aec8SYann Gautier /* Preserve RCC_PLLNCR_SSCG_CTRL value */ 1310dd98aec8SYann Gautier mmio_clrsetbits_32(pllxcr, 1311dd98aec8SYann Gautier RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 1312dd98aec8SYann Gautier RCC_PLLNCR_DIVREN, 1313dd98aec8SYann Gautier RCC_PLLNCR_PLLON); 13140d21680cSYann Gautier } 13150d21680cSYann Gautier 13160d21680cSYann Gautier static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output) 13170d21680cSYann Gautier { 13180d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13190d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 1320dfdb057aSYann Gautier uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT); 13217839a050SYann Gautier 13227839a050SYann Gautier /* Wait PLL lock */ 13237839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) { 1324dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 13250d21680cSYann Gautier ERROR("PLL%d start failed @ 0x%lx: 0x%x\n", 13267839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 13277839a050SYann Gautier return -ETIMEDOUT; 13287839a050SYann Gautier } 13297839a050SYann Gautier } 13307839a050SYann Gautier 13317839a050SYann Gautier /* Start the requested output */ 13327839a050SYann Gautier mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT); 13337839a050SYann Gautier 13347839a050SYann Gautier return 0; 13357839a050SYann Gautier } 13367839a050SYann Gautier 13370d21680cSYann Gautier static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id) 13387839a050SYann Gautier { 13390d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13400d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 1341dfdb057aSYann Gautier uint64_t timeout; 13427839a050SYann Gautier 13437839a050SYann Gautier /* Stop all output */ 13447839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 13457839a050SYann Gautier RCC_PLLNCR_DIVREN); 13467839a050SYann Gautier 13477839a050SYann Gautier /* Stop PLL */ 13487839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON); 13497839a050SYann Gautier 1350dfdb057aSYann Gautier timeout = timeout_init_us(PLLRDY_TIMEOUT); 13517839a050SYann Gautier /* Wait PLL stopped */ 13527839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) { 1353dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 13540d21680cSYann Gautier ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n", 13557839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 13567839a050SYann Gautier return -ETIMEDOUT; 13577839a050SYann Gautier } 13587839a050SYann Gautier } 13597839a050SYann Gautier 13607839a050SYann Gautier return 0; 13617839a050SYann Gautier } 13627839a050SYann Gautier 13630d21680cSYann Gautier static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id, 13647839a050SYann Gautier uint32_t *pllcfg) 13657839a050SYann Gautier { 13660d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13670d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 13687839a050SYann Gautier uint32_t value; 13697839a050SYann Gautier 13707839a050SYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 13717839a050SYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 13727839a050SYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 13737839a050SYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 13747839a050SYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 13757839a050SYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 13760d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxcfgr2, value); 13777839a050SYann Gautier } 13787839a050SYann Gautier 13790d21680cSYann Gautier static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id, 13807839a050SYann Gautier uint32_t *pllcfg, uint32_t fracv) 13817839a050SYann Gautier { 13820d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13830d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 13840d21680cSYann Gautier enum stm32mp1_plltype type = pll->plltype; 13857839a050SYann Gautier unsigned long refclk; 13867839a050SYann Gautier uint32_t ifrge = 0; 13877839a050SYann Gautier uint32_t src, value; 13887839a050SYann Gautier 13890d21680cSYann Gautier src = mmio_read_32(rcc_base + pll->rckxselr) & 13907839a050SYann Gautier RCC_SELR_REFCLK_SRC_MASK; 13917839a050SYann Gautier 13920d21680cSYann Gautier refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) / 13937839a050SYann Gautier (pllcfg[PLLCFG_M] + 1U); 13947839a050SYann Gautier 13957839a050SYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 13967839a050SYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 13977839a050SYann Gautier return -EINVAL; 13987839a050SYann Gautier } 13997839a050SYann Gautier 14007839a050SYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 14017839a050SYann Gautier ifrge = 1U; 14027839a050SYann Gautier } 14037839a050SYann Gautier 14047839a050SYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 14057839a050SYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 14067839a050SYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 14077839a050SYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 14087839a050SYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 14097839a050SYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 14100d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxcfgr1, value); 14117839a050SYann Gautier 14127839a050SYann Gautier /* Fractional configuration */ 14137839a050SYann Gautier value = 0; 14140d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14157839a050SYann Gautier 14167839a050SYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 14170d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14187839a050SYann Gautier 14197839a050SYann Gautier value |= RCC_PLLNFRACR_FRACLE; 14200d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14217839a050SYann Gautier 14220d21680cSYann Gautier stm32mp1_pll_config_output(pll_id, pllcfg); 14237839a050SYann Gautier 14247839a050SYann Gautier return 0; 14257839a050SYann Gautier } 14267839a050SYann Gautier 14270d21680cSYann Gautier static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg) 14287839a050SYann Gautier { 14290d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 14307839a050SYann Gautier uint32_t pllxcsg = 0; 14317839a050SYann Gautier 14327839a050SYann Gautier pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) & 14337839a050SYann Gautier RCC_PLLNCSGR_MOD_PER_MASK; 14347839a050SYann Gautier 14357839a050SYann Gautier pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) & 14367839a050SYann Gautier RCC_PLLNCSGR_INC_STEP_MASK; 14377839a050SYann Gautier 14387839a050SYann Gautier pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) & 14397839a050SYann Gautier RCC_PLLNCSGR_SSCG_MODE_MASK; 14407839a050SYann Gautier 14410d21680cSYann Gautier mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg); 1442dd98aec8SYann Gautier 1443dd98aec8SYann Gautier mmio_setbits_32(stm32mp_rcc_base() + pll->pllxcr, 1444dd98aec8SYann Gautier RCC_PLLNCR_SSCG_CTRL); 14457839a050SYann Gautier } 14467839a050SYann Gautier 14470d21680cSYann Gautier static int stm32mp1_set_clksrc(unsigned int clksrc) 14487839a050SYann Gautier { 14490d21680cSYann Gautier uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4); 1450dfdb057aSYann Gautier uint64_t timeout; 14517839a050SYann Gautier 14520d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK, 14537839a050SYann Gautier clksrc & RCC_SELR_SRC_MASK); 14547839a050SYann Gautier 1455dfdb057aSYann Gautier timeout = timeout_init_us(CLKSRC_TIMEOUT); 14560d21680cSYann Gautier while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) { 1457dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 14580d21680cSYann Gautier ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc, 14590d21680cSYann Gautier clksrc_address, mmio_read_32(clksrc_address)); 14607839a050SYann Gautier return -ETIMEDOUT; 14617839a050SYann Gautier } 14627839a050SYann Gautier } 14637839a050SYann Gautier 14647839a050SYann Gautier return 0; 14657839a050SYann Gautier } 14667839a050SYann Gautier 14670d21680cSYann Gautier static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address) 14687839a050SYann Gautier { 1469dfdb057aSYann Gautier uint64_t timeout; 14707839a050SYann Gautier 14717839a050SYann Gautier mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK, 14727839a050SYann Gautier clkdiv & RCC_DIVR_DIV_MASK); 14737839a050SYann Gautier 1474dfdb057aSYann Gautier timeout = timeout_init_us(CLKDIV_TIMEOUT); 14757839a050SYann Gautier while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) { 1476dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 14770d21680cSYann Gautier ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n", 14787839a050SYann Gautier clkdiv, address, mmio_read_32(address)); 14797839a050SYann Gautier return -ETIMEDOUT; 14807839a050SYann Gautier } 14817839a050SYann Gautier } 14827839a050SYann Gautier 14837839a050SYann Gautier return 0; 14847839a050SYann Gautier } 14857839a050SYann Gautier 14860d21680cSYann Gautier static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv) 14877839a050SYann Gautier { 14880d21680cSYann Gautier uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4); 14897839a050SYann Gautier 14907839a050SYann Gautier /* 14917839a050SYann Gautier * Binding clksrc : 14927839a050SYann Gautier * bit15-4 offset 14937839a050SYann Gautier * bit3: disable 14947839a050SYann Gautier * bit2-0: MCOSEL[2:0] 14957839a050SYann Gautier */ 14967839a050SYann Gautier if ((clksrc & 0x8U) != 0U) { 14970d21680cSYann Gautier mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON); 14987839a050SYann Gautier } else { 14990d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, 15007839a050SYann Gautier RCC_MCOCFG_MCOSRC_MASK, 15017839a050SYann Gautier clksrc & RCC_MCOCFG_MCOSRC_MASK); 15020d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, 15037839a050SYann Gautier RCC_MCOCFG_MCODIV_MASK, 15047839a050SYann Gautier clkdiv << RCC_MCOCFG_MCODIV_SHIFT); 15050d21680cSYann Gautier mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON); 15067839a050SYann Gautier } 15077839a050SYann Gautier } 15087839a050SYann Gautier 15090d21680cSYann Gautier static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css) 15107839a050SYann Gautier { 15110d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + RCC_BDCR; 15127839a050SYann Gautier 15137839a050SYann Gautier if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) || 15147839a050SYann Gautier (clksrc != (uint32_t)CLK_RTC_DISABLED)) { 15157839a050SYann Gautier mmio_clrsetbits_32(address, 15167839a050SYann Gautier RCC_BDCR_RTCSRC_MASK, 15177839a050SYann Gautier clksrc << RCC_BDCR_RTCSRC_SHIFT); 15187839a050SYann Gautier 15197839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_RTCCKEN); 15207839a050SYann Gautier } 15217839a050SYann Gautier 15227839a050SYann Gautier if (lse_css) { 15237839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_LSECSSON); 15247839a050SYann Gautier } 15257839a050SYann Gautier } 15267839a050SYann Gautier 15270d21680cSYann Gautier static void stm32mp1_stgen_config(void) 15287839a050SYann Gautier { 15297839a050SYann Gautier uintptr_t stgen; 15307839a050SYann Gautier uint32_t cntfid0; 15317839a050SYann Gautier unsigned long rate; 15327839a050SYann Gautier unsigned long long counter; 15337839a050SYann Gautier 15340d21680cSYann Gautier stgen = fdt_get_stgen_base(); 15350d21680cSYann Gautier cntfid0 = mmio_read_32(stgen + CNTFID_OFF); 15360d21680cSYann Gautier rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K)); 15370d21680cSYann Gautier 15380d21680cSYann Gautier if (cntfid0 == rate) { 15390d21680cSYann Gautier return; 15400d21680cSYann Gautier } 15410d21680cSYann Gautier 15427839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15430d21680cSYann Gautier counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF); 15440d21680cSYann Gautier counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32; 15457839a050SYann Gautier counter = (counter * rate / cntfid0); 15460d21680cSYann Gautier 15477839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter); 15487839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32)); 15497839a050SYann Gautier mmio_write_32(stgen + CNTFID_OFF, rate); 15507839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15517839a050SYann Gautier 15527839a050SYann Gautier write_cntfrq((u_register_t)rate); 15537839a050SYann Gautier 15547839a050SYann Gautier /* Need to update timer with new frequency */ 15557839a050SYann Gautier generic_delay_timer_init(); 15567839a050SYann Gautier } 15577839a050SYann Gautier 15587839a050SYann Gautier void stm32mp1_stgen_increment(unsigned long long offset_in_ms) 15597839a050SYann Gautier { 15607839a050SYann Gautier uintptr_t stgen; 15617839a050SYann Gautier unsigned long long cnt; 15627839a050SYann Gautier 15637839a050SYann Gautier stgen = fdt_get_stgen_base(); 15647839a050SYann Gautier 15657839a050SYann Gautier cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) | 15667839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 15677839a050SYann Gautier 15687839a050SYann Gautier cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U; 15697839a050SYann Gautier 15707839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15717839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt); 15727839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32)); 15737839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15747839a050SYann Gautier } 15757839a050SYann Gautier 15760d21680cSYann Gautier static void stm32mp1_pkcs_config(uint32_t pkcs) 15777839a050SYann Gautier { 15780d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU); 15797839a050SYann Gautier uint32_t value = pkcs & 0xFU; 15807839a050SYann Gautier uint32_t mask = 0xFU; 15817839a050SYann Gautier 15827839a050SYann Gautier if ((pkcs & BIT(31)) != 0U) { 15837839a050SYann Gautier mask <<= 4; 15847839a050SYann Gautier value <<= 4; 15857839a050SYann Gautier } 15867839a050SYann Gautier 15877839a050SYann Gautier mmio_clrsetbits_32(address, mask, value); 15887839a050SYann Gautier } 15897839a050SYann Gautier 15907839a050SYann Gautier int stm32mp1_clk_init(void) 15917839a050SYann Gautier { 15920d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 15937839a050SYann Gautier unsigned int clksrc[CLKSRC_NB]; 15947839a050SYann Gautier unsigned int clkdiv[CLKDIV_NB]; 15957839a050SYann Gautier unsigned int pllcfg[_PLL_NB][PLLCFG_NB]; 15967839a050SYann Gautier int plloff[_PLL_NB]; 15977839a050SYann Gautier int ret, len; 15987839a050SYann Gautier enum stm32mp1_pll_id i; 15997839a050SYann Gautier bool lse_css = false; 16000d21680cSYann Gautier bool pll3_preserve = false; 16010d21680cSYann Gautier bool pll4_preserve = false; 16020d21680cSYann Gautier bool pll4_bootrom = false; 16033e6fab43SYann Gautier const fdt32_t *pkcs_cell; 1604*52a616b4SAndre Przywara void *fdt; 1605*52a616b4SAndre Przywara 1606*52a616b4SAndre Przywara if (fdt_get_address(&fdt) == 0) { 1607*52a616b4SAndre Przywara return false; 1608*52a616b4SAndre Przywara } 16097839a050SYann Gautier 16107839a050SYann Gautier /* Check status field to disable security */ 16117839a050SYann Gautier if (!fdt_get_rcc_secure_status()) { 16120d21680cSYann Gautier mmio_write_32(rcc_base + RCC_TZCR, 0); 16137839a050SYann Gautier } 16147839a050SYann Gautier 1615*52a616b4SAndre Przywara ret = fdt_rcc_read_uint32_array("st,clksrc", (uint32_t)CLKSRC_NB, 1616*52a616b4SAndre Przywara clksrc); 16177839a050SYann Gautier if (ret < 0) { 16187839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16197839a050SYann Gautier } 16207839a050SYann Gautier 1621*52a616b4SAndre Przywara ret = fdt_rcc_read_uint32_array("st,clkdiv", (uint32_t)CLKDIV_NB, 1622*52a616b4SAndre Przywara clkdiv); 16237839a050SYann Gautier if (ret < 0) { 16247839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16257839a050SYann Gautier } 16267839a050SYann Gautier 16277839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 16287839a050SYann Gautier char name[12]; 16297839a050SYann Gautier 163039b6cc66SAntonio Nino Diaz snprintf(name, sizeof(name), "st,pll@%d", i); 16317839a050SYann Gautier plloff[i] = fdt_rcc_subnode_offset(name); 16327839a050SYann Gautier 16337839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 16347839a050SYann Gautier continue; 16357839a050SYann Gautier } 16367839a050SYann Gautier 1637*52a616b4SAndre Przywara ret = fdt_read_uint32_array(fdt, plloff[i], "cfg", 1638*52a616b4SAndre Przywara (int)PLLCFG_NB, pllcfg[i]); 16397839a050SYann Gautier if (ret < 0) { 16407839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16417839a050SYann Gautier } 16427839a050SYann Gautier } 16437839a050SYann Gautier 16440d21680cSYann Gautier stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]); 16450d21680cSYann Gautier stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]); 16467839a050SYann Gautier 16477839a050SYann Gautier /* 16487839a050SYann Gautier * Switch ON oscillator found in device-tree. 16497839a050SYann Gautier * Note: HSI already ON after BootROM stage. 16507839a050SYann Gautier */ 16510d21680cSYann Gautier if (stm32mp1_osc[_LSI] != 0U) { 16520d21680cSYann Gautier stm32mp1_lsi_set(true); 16537839a050SYann Gautier } 16540d21680cSYann Gautier if (stm32mp1_osc[_LSE] != 0U) { 16550d21680cSYann Gautier bool bypass, digbyp; 16567839a050SYann Gautier uint32_t lsedrv; 16577839a050SYann Gautier 16587839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 16590d21680cSYann Gautier digbyp = fdt_osc_read_bool(_LSE, "st,digbypass"); 16607839a050SYann Gautier lse_css = fdt_osc_read_bool(_LSE, "st,css"); 16617839a050SYann Gautier lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive", 16627839a050SYann Gautier LSEDRV_MEDIUM_HIGH); 16630d21680cSYann Gautier stm32mp1_lse_enable(bypass, digbyp, lsedrv); 16647839a050SYann Gautier } 16650d21680cSYann Gautier if (stm32mp1_osc[_HSE] != 0U) { 16660d21680cSYann Gautier bool bypass, digbyp, css; 16677839a050SYann Gautier 16680d21680cSYann Gautier bypass = fdt_osc_read_bool(_HSE, "st,bypass"); 16690d21680cSYann Gautier digbyp = fdt_osc_read_bool(_HSE, "st,digbypass"); 16700d21680cSYann Gautier css = fdt_osc_read_bool(_HSE, "st,css"); 16710d21680cSYann Gautier stm32mp1_hse_enable(bypass, digbyp, css); 16727839a050SYann Gautier } 16737839a050SYann Gautier /* 16747839a050SYann Gautier * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR) 16757839a050SYann Gautier * => switch on CSI even if node is not present in device tree 16767839a050SYann Gautier */ 16770d21680cSYann Gautier stm32mp1_csi_set(true); 16787839a050SYann Gautier 16797839a050SYann Gautier /* Come back to HSI */ 16800d21680cSYann Gautier ret = stm32mp1_set_clksrc(CLK_MPU_HSI); 16817839a050SYann Gautier if (ret != 0) { 16827839a050SYann Gautier return ret; 16837839a050SYann Gautier } 16840d21680cSYann Gautier ret = stm32mp1_set_clksrc(CLK_AXI_HSI); 16857839a050SYann Gautier if (ret != 0) { 16867839a050SYann Gautier return ret; 16877839a050SYann Gautier } 1688b053a22eSYann Gautier ret = stm32mp1_set_clksrc(CLK_MCU_HSI); 1689b053a22eSYann Gautier if (ret != 0) { 1690b053a22eSYann Gautier return ret; 1691b053a22eSYann Gautier } 16927839a050SYann Gautier 16930d21680cSYann Gautier if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) & 16940d21680cSYann Gautier RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) { 16950d21680cSYann Gautier pll3_preserve = stm32mp1_check_pll_conf(_PLL3, 16960d21680cSYann Gautier clksrc[CLKSRC_PLL3], 16970d21680cSYann Gautier pllcfg[_PLL3], 16980d21680cSYann Gautier plloff[_PLL3]); 16990d21680cSYann Gautier pll4_preserve = stm32mp1_check_pll_conf(_PLL4, 17000d21680cSYann Gautier clksrc[CLKSRC_PLL4], 17010d21680cSYann Gautier pllcfg[_PLL4], 17020d21680cSYann Gautier plloff[_PLL4]); 17030d21680cSYann Gautier } 17040d21680cSYann Gautier 17057839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 17060d21680cSYann Gautier if (((i == _PLL3) && pll3_preserve) || 17070d21680cSYann Gautier ((i == _PLL4) && pll4_preserve)) { 17087839a050SYann Gautier continue; 17090d21680cSYann Gautier } 17100d21680cSYann Gautier 17110d21680cSYann Gautier ret = stm32mp1_pll_stop(i); 17127839a050SYann Gautier if (ret != 0) { 17137839a050SYann Gautier return ret; 17147839a050SYann Gautier } 17157839a050SYann Gautier } 17167839a050SYann Gautier 17177839a050SYann Gautier /* Configure HSIDIV */ 17180d21680cSYann Gautier if (stm32mp1_osc[_HSI] != 0U) { 17190d21680cSYann Gautier ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]); 17207839a050SYann Gautier if (ret != 0) { 17217839a050SYann Gautier return ret; 17227839a050SYann Gautier } 17230d21680cSYann Gautier stm32mp1_stgen_config(); 17247839a050SYann Gautier } 17257839a050SYann Gautier 17267839a050SYann Gautier /* Select DIV */ 17277839a050SYann Gautier /* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */ 17280d21680cSYann Gautier mmio_write_32(rcc_base + RCC_MPCKDIVR, 17297839a050SYann Gautier clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK); 17300d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR); 17317839a050SYann Gautier if (ret != 0) { 17327839a050SYann Gautier return ret; 17337839a050SYann Gautier } 17340d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR); 17357839a050SYann Gautier if (ret != 0) { 17367839a050SYann Gautier return ret; 17377839a050SYann Gautier } 17380d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR); 17397839a050SYann Gautier if (ret != 0) { 17407839a050SYann Gautier return ret; 17417839a050SYann Gautier } 1742b053a22eSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR); 1743b053a22eSYann Gautier if (ret != 0) { 1744b053a22eSYann Gautier return ret; 1745b053a22eSYann Gautier } 17460d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR); 17477839a050SYann Gautier if (ret != 0) { 17487839a050SYann Gautier return ret; 17497839a050SYann Gautier } 17500d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR); 17517839a050SYann Gautier if (ret != 0) { 17527839a050SYann Gautier return ret; 17537839a050SYann Gautier } 17540d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR); 17557839a050SYann Gautier if (ret != 0) { 17567839a050SYann Gautier return ret; 17577839a050SYann Gautier } 17587839a050SYann Gautier 17597839a050SYann Gautier /* No ready bit for RTC */ 17600d21680cSYann Gautier mmio_write_32(rcc_base + RCC_RTCDIVR, 17617839a050SYann Gautier clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK); 17627839a050SYann Gautier 17637839a050SYann Gautier /* Configure PLLs source */ 17640d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]); 17657839a050SYann Gautier if (ret != 0) { 17667839a050SYann Gautier return ret; 17677839a050SYann Gautier } 17687839a050SYann Gautier 17690d21680cSYann Gautier if (!pll3_preserve) { 17700d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]); 17717839a050SYann Gautier if (ret != 0) { 17727839a050SYann Gautier return ret; 17737839a050SYann Gautier } 17740d21680cSYann Gautier } 17750d21680cSYann Gautier 17760d21680cSYann Gautier if (!pll4_preserve) { 17770d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]); 17780d21680cSYann Gautier if (ret != 0) { 17790d21680cSYann Gautier return ret; 17800d21680cSYann Gautier } 17810d21680cSYann Gautier } 17827839a050SYann Gautier 17837839a050SYann Gautier /* Configure and start PLLs */ 17847839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 17857839a050SYann Gautier uint32_t fracv; 17867839a050SYann Gautier uint32_t csg[PLLCSG_NB]; 17877839a050SYann Gautier 17880d21680cSYann Gautier if (((i == _PLL3) && pll3_preserve) || 17890d21680cSYann Gautier ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) { 17900d21680cSYann Gautier continue; 17910d21680cSYann Gautier } 17920d21680cSYann Gautier 17937839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 17947839a050SYann Gautier continue; 17957839a050SYann Gautier } 17967839a050SYann Gautier 17970d21680cSYann Gautier if ((i == _PLL4) && pll4_bootrom) { 17980d21680cSYann Gautier /* Set output divider if not done by the Bootrom */ 17990d21680cSYann Gautier stm32mp1_pll_config_output(i, pllcfg[i]); 18000d21680cSYann Gautier continue; 18010d21680cSYann Gautier } 18020d21680cSYann Gautier 18037839a050SYann Gautier fracv = fdt_read_uint32_default(plloff[i], "frac", 0); 18047839a050SYann Gautier 18050d21680cSYann Gautier ret = stm32mp1_pll_config(i, pllcfg[i], fracv); 18067839a050SYann Gautier if (ret != 0) { 18077839a050SYann Gautier return ret; 18087839a050SYann Gautier } 1809*52a616b4SAndre Przywara ret = fdt_read_uint32_array(fdt, plloff[i], "csg", 1810*52a616b4SAndre Przywara (uint32_t)PLLCSG_NB, csg); 18117839a050SYann Gautier if (ret == 0) { 18120d21680cSYann Gautier stm32mp1_pll_csg(i, csg); 18137839a050SYann Gautier } else if (ret != -FDT_ERR_NOTFOUND) { 18147839a050SYann Gautier return ret; 18157839a050SYann Gautier } 18167839a050SYann Gautier 18170d21680cSYann Gautier stm32mp1_pll_start(i); 18187839a050SYann Gautier } 18197839a050SYann Gautier /* Wait and start PLLs ouptut when ready */ 18207839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 18217839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 18227839a050SYann Gautier continue; 18237839a050SYann Gautier } 18247839a050SYann Gautier 18250d21680cSYann Gautier ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]); 18267839a050SYann Gautier if (ret != 0) { 18277839a050SYann Gautier return ret; 18287839a050SYann Gautier } 18297839a050SYann Gautier } 18307839a050SYann Gautier /* Wait LSE ready before to use it */ 18310d21680cSYann Gautier if (stm32mp1_osc[_LSE] != 0U) { 18320d21680cSYann Gautier stm32mp1_lse_wait(); 18337839a050SYann Gautier } 18347839a050SYann Gautier 18357839a050SYann Gautier /* Configure with expected clock source */ 18360d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]); 18377839a050SYann Gautier if (ret != 0) { 18387839a050SYann Gautier return ret; 18397839a050SYann Gautier } 18400d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]); 18417839a050SYann Gautier if (ret != 0) { 18427839a050SYann Gautier return ret; 18437839a050SYann Gautier } 1844b053a22eSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]); 1845b053a22eSYann Gautier if (ret != 0) { 1846b053a22eSYann Gautier return ret; 1847b053a22eSYann Gautier } 18480d21680cSYann Gautier stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css); 18497839a050SYann Gautier 18507839a050SYann Gautier /* Configure PKCK */ 18517839a050SYann Gautier pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len); 18527839a050SYann Gautier if (pkcs_cell != NULL) { 18537839a050SYann Gautier bool ckper_disabled = false; 18547839a050SYann Gautier uint32_t j; 18557839a050SYann Gautier 18567839a050SYann Gautier for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) { 18573e6fab43SYann Gautier uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]); 18587839a050SYann Gautier 18597839a050SYann Gautier if (pkcs == (uint32_t)CLK_CKPER_DISABLED) { 18607839a050SYann Gautier ckper_disabled = true; 18617839a050SYann Gautier continue; 18627839a050SYann Gautier } 18630d21680cSYann Gautier stm32mp1_pkcs_config(pkcs); 18647839a050SYann Gautier } 18657839a050SYann Gautier 18667839a050SYann Gautier /* 18677839a050SYann Gautier * CKPER is source for some peripheral clocks 18687839a050SYann Gautier * (FMC-NAND / QPSI-NOR) and switching source is allowed 18697839a050SYann Gautier * only if previous clock is still ON 18707839a050SYann Gautier * => deactivated CKPER only after switching clock 18717839a050SYann Gautier */ 18727839a050SYann Gautier if (ckper_disabled) { 18730d21680cSYann Gautier stm32mp1_pkcs_config(CLK_CKPER_DISABLED); 18747839a050SYann Gautier } 18757839a050SYann Gautier } 18767839a050SYann Gautier 18777839a050SYann Gautier /* Switch OFF HSI if not found in device-tree */ 18780d21680cSYann Gautier if (stm32mp1_osc[_HSI] == 0U) { 18790d21680cSYann Gautier stm32mp1_hsi_set(false); 18807839a050SYann Gautier } 18810d21680cSYann Gautier stm32mp1_stgen_config(); 18827839a050SYann Gautier 18837839a050SYann Gautier /* Software Self-Refresh mode (SSR) during DDR initilialization */ 18840d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR, 18857839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_MASK, 18867839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SSR << 18877839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SHIFT); 18887839a050SYann Gautier 18897839a050SYann Gautier return 0; 18907839a050SYann Gautier } 18917839a050SYann Gautier 18927839a050SYann Gautier static void stm32mp1_osc_clk_init(const char *name, 18937839a050SYann Gautier enum stm32mp_osc_id index) 18947839a050SYann Gautier { 18957839a050SYann Gautier uint32_t frequency; 18967839a050SYann Gautier 18970d21680cSYann Gautier if (fdt_osc_read_freq(name, &frequency) == 0) { 18980d21680cSYann Gautier stm32mp1_osc[index] = frequency; 18997839a050SYann Gautier } 19007839a050SYann Gautier } 19017839a050SYann Gautier 19027839a050SYann Gautier static void stm32mp1_osc_init(void) 19037839a050SYann Gautier { 19047839a050SYann Gautier enum stm32mp_osc_id i; 19057839a050SYann Gautier 19067839a050SYann Gautier for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) { 19070d21680cSYann Gautier stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i); 19087839a050SYann Gautier } 19097839a050SYann Gautier } 19107839a050SYann Gautier 19116cb45f89SYann Gautier static void sync_earlyboot_clocks_state(void) 19126cb45f89SYann Gautier { 19136cb45f89SYann Gautier if (!stm32mp_is_single_core()) { 19146cb45f89SYann Gautier stm32mp1_clk_enable_secure(RTCAPB); 19156cb45f89SYann Gautier } 19166cb45f89SYann Gautier } 19176cb45f89SYann Gautier 19187839a050SYann Gautier int stm32mp1_clk_probe(void) 19197839a050SYann Gautier { 19207839a050SYann Gautier stm32mp1_osc_init(); 19217839a050SYann Gautier 19226cb45f89SYann Gautier sync_earlyboot_clocks_state(); 19236cb45f89SYann Gautier 19247839a050SYann Gautier return 0; 19257839a050SYann Gautier } 1926