17839a050SYann Gautier /* 27839a050SYann Gautier * Copyright (C) 2018, STMicroelectronics - All Rights Reserved 37839a050SYann Gautier * 47839a050SYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 57839a050SYann Gautier */ 67839a050SYann Gautier 77839a050SYann Gautier #include <arch.h> 87839a050SYann Gautier #include <arch_helpers.h> 97839a050SYann Gautier #include <assert.h> 107839a050SYann Gautier #include <debug.h> 117839a050SYann Gautier #include <delay_timer.h> 127839a050SYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 137839a050SYann Gautier #include <dt-bindings/clock/stm32mp1-clksrc.h> 147839a050SYann Gautier #include <errno.h> 157839a050SYann Gautier #include <generic_delay_timer.h> 167839a050SYann Gautier #include <libfdt.h> 177839a050SYann Gautier #include <mmio.h> 187839a050SYann Gautier #include <platform.h> 197839a050SYann Gautier #include <stdint.h> 20*39b6cc66SAntonio Nino Diaz #include <stdio.h> 217839a050SYann Gautier #include <stm32mp1_clk.h> 227839a050SYann Gautier #include <stm32mp1_clkfunc.h> 237839a050SYann Gautier #include <stm32mp1_dt.h> 247839a050SYann Gautier #include <stm32mp1_private.h> 257839a050SYann Gautier #include <stm32mp1_rcc.h> 267839a050SYann Gautier #include <utils_def.h> 277839a050SYann Gautier 287839a050SYann Gautier #define MAX_HSI_HZ 64000000 297839a050SYann Gautier 307839a050SYann Gautier #define TIMEOUT_200MS (plat_get_syscnt_freq2() / 5U) 317839a050SYann Gautier #define TIMEOUT_1S plat_get_syscnt_freq2() 327839a050SYann Gautier 337839a050SYann Gautier #define PLLRDY_TIMEOUT TIMEOUT_200MS 347839a050SYann Gautier #define CLKSRC_TIMEOUT TIMEOUT_200MS 357839a050SYann Gautier #define CLKDIV_TIMEOUT TIMEOUT_200MS 367839a050SYann Gautier #define HSIDIV_TIMEOUT TIMEOUT_200MS 377839a050SYann Gautier #define OSCRDY_TIMEOUT TIMEOUT_1S 387839a050SYann Gautier 397839a050SYann Gautier enum stm32mp1_parent_id { 407839a050SYann Gautier /* Oscillators are defined in enum stm32mp_osc_id */ 417839a050SYann Gautier 427839a050SYann Gautier /* Other parent source */ 437839a050SYann Gautier _HSI_KER = NB_OSC, 447839a050SYann Gautier _HSE_KER, 457839a050SYann Gautier _HSE_KER_DIV2, 467839a050SYann Gautier _CSI_KER, 477839a050SYann Gautier _PLL1_P, 487839a050SYann Gautier _PLL1_Q, 497839a050SYann Gautier _PLL1_R, 507839a050SYann Gautier _PLL2_P, 517839a050SYann Gautier _PLL2_Q, 527839a050SYann Gautier _PLL2_R, 537839a050SYann Gautier _PLL3_P, 547839a050SYann Gautier _PLL3_Q, 557839a050SYann Gautier _PLL3_R, 567839a050SYann Gautier _PLL4_P, 577839a050SYann Gautier _PLL4_Q, 587839a050SYann Gautier _PLL4_R, 597839a050SYann Gautier _ACLK, 607839a050SYann Gautier _PCLK1, 617839a050SYann Gautier _PCLK2, 627839a050SYann Gautier _PCLK3, 637839a050SYann Gautier _PCLK4, 647839a050SYann Gautier _PCLK5, 657839a050SYann Gautier _HCLK6, 667839a050SYann Gautier _HCLK2, 677839a050SYann Gautier _CK_PER, 687839a050SYann Gautier _CK_MPU, 697839a050SYann Gautier _PARENT_NB, 707839a050SYann Gautier _UNKNOWN_ID = 0xff, 717839a050SYann Gautier }; 727839a050SYann Gautier 737839a050SYann Gautier enum stm32mp1_parent_sel { 747839a050SYann Gautier _I2C46_SEL, 757839a050SYann Gautier _UART6_SEL, 767839a050SYann Gautier _UART24_SEL, 777839a050SYann Gautier _UART35_SEL, 787839a050SYann Gautier _UART78_SEL, 797839a050SYann Gautier _SDMMC12_SEL, 807839a050SYann Gautier _SDMMC3_SEL, 817839a050SYann Gautier _QSPI_SEL, 827839a050SYann Gautier _FMC_SEL, 837839a050SYann Gautier _USBPHY_SEL, 847839a050SYann Gautier _USBO_SEL, 857839a050SYann Gautier _STGEN_SEL, 867839a050SYann Gautier _PARENT_SEL_NB, 877839a050SYann Gautier _UNKNOWN_SEL = 0xff, 887839a050SYann Gautier }; 897839a050SYann Gautier 907839a050SYann Gautier enum stm32mp1_pll_id { 917839a050SYann Gautier _PLL1, 927839a050SYann Gautier _PLL2, 937839a050SYann Gautier _PLL3, 947839a050SYann Gautier _PLL4, 957839a050SYann Gautier _PLL_NB 967839a050SYann Gautier }; 977839a050SYann Gautier 987839a050SYann Gautier enum stm32mp1_div_id { 997839a050SYann Gautier _DIV_P, 1007839a050SYann Gautier _DIV_Q, 1017839a050SYann Gautier _DIV_R, 1027839a050SYann Gautier _DIV_NB, 1037839a050SYann Gautier }; 1047839a050SYann Gautier 1057839a050SYann Gautier enum stm32mp1_clksrc_id { 1067839a050SYann Gautier CLKSRC_MPU, 1077839a050SYann Gautier CLKSRC_AXI, 1087839a050SYann Gautier CLKSRC_PLL12, 1097839a050SYann Gautier CLKSRC_PLL3, 1107839a050SYann Gautier CLKSRC_PLL4, 1117839a050SYann Gautier CLKSRC_RTC, 1127839a050SYann Gautier CLKSRC_MCO1, 1137839a050SYann Gautier CLKSRC_MCO2, 1147839a050SYann Gautier CLKSRC_NB 1157839a050SYann Gautier }; 1167839a050SYann Gautier 1177839a050SYann Gautier enum stm32mp1_clkdiv_id { 1187839a050SYann Gautier CLKDIV_MPU, 1197839a050SYann Gautier CLKDIV_AXI, 1207839a050SYann Gautier CLKDIV_APB1, 1217839a050SYann Gautier CLKDIV_APB2, 1227839a050SYann Gautier CLKDIV_APB3, 1237839a050SYann Gautier CLKDIV_APB4, 1247839a050SYann Gautier CLKDIV_APB5, 1257839a050SYann Gautier CLKDIV_RTC, 1267839a050SYann Gautier CLKDIV_MCO1, 1277839a050SYann Gautier CLKDIV_MCO2, 1287839a050SYann Gautier CLKDIV_NB 1297839a050SYann Gautier }; 1307839a050SYann Gautier 1317839a050SYann Gautier enum stm32mp1_pllcfg { 1327839a050SYann Gautier PLLCFG_M, 1337839a050SYann Gautier PLLCFG_N, 1347839a050SYann Gautier PLLCFG_P, 1357839a050SYann Gautier PLLCFG_Q, 1367839a050SYann Gautier PLLCFG_R, 1377839a050SYann Gautier PLLCFG_O, 1387839a050SYann Gautier PLLCFG_NB 1397839a050SYann Gautier }; 1407839a050SYann Gautier 1417839a050SYann Gautier enum stm32mp1_pllcsg { 1427839a050SYann Gautier PLLCSG_MOD_PER, 1437839a050SYann Gautier PLLCSG_INC_STEP, 1447839a050SYann Gautier PLLCSG_SSCG_MODE, 1457839a050SYann Gautier PLLCSG_NB 1467839a050SYann Gautier }; 1477839a050SYann Gautier 1487839a050SYann Gautier enum stm32mp1_plltype { 1497839a050SYann Gautier PLL_800, 1507839a050SYann Gautier PLL_1600, 1517839a050SYann Gautier PLL_TYPE_NB 1527839a050SYann Gautier }; 1537839a050SYann Gautier 1547839a050SYann Gautier struct stm32mp1_pll { 1557839a050SYann Gautier uint8_t refclk_min; 1567839a050SYann Gautier uint8_t refclk_max; 1577839a050SYann Gautier uint8_t divn_max; 1587839a050SYann Gautier }; 1597839a050SYann Gautier 1607839a050SYann Gautier struct stm32mp1_clk_gate { 1617839a050SYann Gautier uint16_t offset; 1627839a050SYann Gautier uint8_t bit; 1637839a050SYann Gautier uint8_t index; 1647839a050SYann Gautier uint8_t set_clr; 1657839a050SYann Gautier enum stm32mp1_parent_sel sel; 1667839a050SYann Gautier enum stm32mp1_parent_id fixed; 1677839a050SYann Gautier bool secure; 1687839a050SYann Gautier }; 1697839a050SYann Gautier 1707839a050SYann Gautier struct stm32mp1_clk_sel { 1717839a050SYann Gautier uint16_t offset; 1727839a050SYann Gautier uint8_t src; 1737839a050SYann Gautier uint8_t msk; 1747839a050SYann Gautier uint8_t nb_parent; 1757839a050SYann Gautier const uint8_t *parent; 1767839a050SYann Gautier }; 1777839a050SYann Gautier 1787839a050SYann Gautier #define REFCLK_SIZE 4 1797839a050SYann Gautier struct stm32mp1_clk_pll { 1807839a050SYann Gautier enum stm32mp1_plltype plltype; 1817839a050SYann Gautier uint16_t rckxselr; 1827839a050SYann Gautier uint16_t pllxcfgr1; 1837839a050SYann Gautier uint16_t pllxcfgr2; 1847839a050SYann Gautier uint16_t pllxfracr; 1857839a050SYann Gautier uint16_t pllxcr; 1867839a050SYann Gautier uint16_t pllxcsgr; 1877839a050SYann Gautier enum stm32mp_osc_id refclk[REFCLK_SIZE]; 1887839a050SYann Gautier }; 1897839a050SYann Gautier 1907839a050SYann Gautier struct stm32mp1_clk_data { 1917839a050SYann Gautier const struct stm32mp1_clk_gate *gate; 1927839a050SYann Gautier const struct stm32mp1_clk_sel *sel; 1937839a050SYann Gautier const struct stm32mp1_clk_pll *pll; 1947839a050SYann Gautier const int nb_gate; 1957839a050SYann Gautier }; 1967839a050SYann Gautier 1977839a050SYann Gautier struct stm32mp1_clk_priv { 1987839a050SYann Gautier uint32_t base; 1997839a050SYann Gautier const struct stm32mp1_clk_data *data; 2007839a050SYann Gautier unsigned long osc[NB_OSC]; 2017839a050SYann Gautier uint32_t pkcs_usb_value; 2027839a050SYann Gautier }; 2037839a050SYann Gautier 2047839a050SYann Gautier #define STM32MP1_CLK(off, b, idx, s) \ 2057839a050SYann Gautier { \ 2067839a050SYann Gautier .offset = (off), \ 2077839a050SYann Gautier .bit = (b), \ 2087839a050SYann Gautier .index = (idx), \ 2097839a050SYann Gautier .set_clr = 0, \ 2107839a050SYann Gautier .sel = (s), \ 2117839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2127839a050SYann Gautier .secure = 0, \ 2137839a050SYann Gautier } 2147839a050SYann Gautier 2157839a050SYann Gautier #define STM32MP1_CLK_F(off, b, idx, f) \ 2167839a050SYann Gautier { \ 2177839a050SYann Gautier .offset = (off), \ 2187839a050SYann Gautier .bit = (b), \ 2197839a050SYann Gautier .index = (idx), \ 2207839a050SYann Gautier .set_clr = 0, \ 2217839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2227839a050SYann Gautier .fixed = (f), \ 2237839a050SYann Gautier .secure = 0, \ 2247839a050SYann Gautier } 2257839a050SYann Gautier 2267839a050SYann Gautier #define STM32MP1_CLK_SET_CLR(off, b, idx, s) \ 2277839a050SYann Gautier { \ 2287839a050SYann Gautier .offset = (off), \ 2297839a050SYann Gautier .bit = (b), \ 2307839a050SYann Gautier .index = (idx), \ 2317839a050SYann Gautier .set_clr = 1, \ 2327839a050SYann Gautier .sel = (s), \ 2337839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2347839a050SYann Gautier .secure = 0, \ 2357839a050SYann Gautier } 2367839a050SYann Gautier 2377839a050SYann Gautier #define STM32MP1_CLK_SET_CLR_F(off, b, idx, f) \ 2387839a050SYann Gautier { \ 2397839a050SYann Gautier .offset = (off), \ 2407839a050SYann Gautier .bit = (b), \ 2417839a050SYann Gautier .index = (idx), \ 2427839a050SYann Gautier .set_clr = 1, \ 2437839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2447839a050SYann Gautier .fixed = (f), \ 2457839a050SYann Gautier .secure = 0, \ 2467839a050SYann Gautier } 2477839a050SYann Gautier 2487839a050SYann Gautier #define STM32MP1_CLK_SEC_SET_CLR(off, b, idx, s) \ 2497839a050SYann Gautier { \ 2507839a050SYann Gautier .offset = (off), \ 2517839a050SYann Gautier .bit = (b), \ 2527839a050SYann Gautier .index = (idx), \ 2537839a050SYann Gautier .set_clr = 1, \ 2547839a050SYann Gautier .sel = (s), \ 2557839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2567839a050SYann Gautier .secure = 1, \ 2577839a050SYann Gautier } 2587839a050SYann Gautier 2597839a050SYann Gautier #define STM32MP1_CLK_PARENT(idx, off, s, m, p) \ 2607839a050SYann Gautier [(idx)] = { \ 2617839a050SYann Gautier .offset = (off), \ 2627839a050SYann Gautier .src = (s), \ 2637839a050SYann Gautier .msk = (m), \ 2647839a050SYann Gautier .parent = (p), \ 2657839a050SYann Gautier .nb_parent = ARRAY_SIZE((p)) \ 2667839a050SYann Gautier } 2677839a050SYann Gautier 2687839a050SYann Gautier #define STM32MP1_CLK_PLL(idx, type, off1, off2, off3, \ 2697839a050SYann Gautier off4, off5, off6, \ 2707839a050SYann Gautier p1, p2, p3, p4) \ 2717839a050SYann Gautier [(idx)] = { \ 2727839a050SYann Gautier .plltype = (type), \ 2737839a050SYann Gautier .rckxselr = (off1), \ 2747839a050SYann Gautier .pllxcfgr1 = (off2), \ 2757839a050SYann Gautier .pllxcfgr2 = (off3), \ 2767839a050SYann Gautier .pllxfracr = (off4), \ 2777839a050SYann Gautier .pllxcr = (off5), \ 2787839a050SYann Gautier .pllxcsgr = (off6), \ 2797839a050SYann Gautier .refclk[0] = (p1), \ 2807839a050SYann Gautier .refclk[1] = (p2), \ 2817839a050SYann Gautier .refclk[2] = (p3), \ 2827839a050SYann Gautier .refclk[3] = (p4), \ 2837839a050SYann Gautier } 2847839a050SYann Gautier 2857839a050SYann Gautier static const uint8_t stm32mp1_clks[][2] = { 2867839a050SYann Gautier {CK_PER, _CK_PER}, 2877839a050SYann Gautier {CK_MPU, _CK_MPU}, 2887839a050SYann Gautier {CK_AXI, _ACLK}, 2897839a050SYann Gautier {CK_HSE, _HSE}, 2907839a050SYann Gautier {CK_CSI, _CSI}, 2917839a050SYann Gautier {CK_LSI, _LSI}, 2927839a050SYann Gautier {CK_LSE, _LSE}, 2937839a050SYann Gautier {CK_HSI, _HSI}, 2947839a050SYann Gautier {CK_HSE_DIV2, _HSE_KER_DIV2}, 2957839a050SYann Gautier }; 2967839a050SYann Gautier 2977839a050SYann Gautier static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = { 2987839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 0, DDRC1, _UNKNOWN_SEL), 2997839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 1, DDRC1LP, _UNKNOWN_SEL), 3007839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 2, DDRC2, _UNKNOWN_SEL), 3017839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 3, DDRC2LP, _UNKNOWN_SEL), 3027839a050SYann Gautier STM32MP1_CLK_F(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R), 3037839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 5, DDRPHYCLP, _UNKNOWN_SEL), 3047839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 6, DDRCAPB, _UNKNOWN_SEL), 3057839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 7, DDRCAPBLP, _UNKNOWN_SEL), 3067839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 8, AXIDCG, _UNKNOWN_SEL), 3077839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 9, DDRPHYCAPB, _UNKNOWN_SEL), 3087839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _UNKNOWN_SEL), 3097839a050SYann Gautier 3107839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL), 3117839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL), 3127839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL), 3137839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL), 3147839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL), 3157839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL), 3167839a050SYann Gautier 3177839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL), 3187839a050SYann Gautier 3197839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL), 3207839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL), 3217839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL), 3227839a050SYann Gautier 3237839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL), 3247839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5), 3257839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 11, TZC1, _UNKNOWN_SEL), 3267839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 12, TZC2, _UNKNOWN_SEL), 3277839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL), 3287839a050SYann Gautier 3297839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL), 3307839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL), 3317839a050SYann Gautier 3327839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL), 3337839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL), 3347839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL), 3357839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL), 3367839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL), 3377839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL), 3387839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL), 3397839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL), 3407839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL), 3417839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL), 3427839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL), 3437839a050SYann Gautier 3447839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 0, GPIOZ, _UNKNOWN_SEL), 3457839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 5, HASH1, _UNKNOWN_SEL), 3467839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 6, RNG1_K, _CSI_KER), 3477839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _UNKNOWN_SEL), 3487839a050SYann Gautier 3497839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL), 3507839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL), 3517839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL), 3527839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL), 3537839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL), 3547839a050SYann Gautier 3557839a050SYann Gautier STM32MP1_CLK(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL), 3567839a050SYann Gautier }; 3577839a050SYann Gautier 3587839a050SYann Gautier static const uint8_t i2c46_parents[] = {_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER}; 3597839a050SYann Gautier static const uint8_t uart6_parents[] = {_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, 3607839a050SYann Gautier _HSE_KER}; 3617839a050SYann Gautier static const uint8_t uart24_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, 3627839a050SYann Gautier _HSE_KER}; 3637839a050SYann Gautier static const uint8_t uart35_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, 3647839a050SYann Gautier _HSE_KER}; 3657839a050SYann Gautier static const uint8_t uart78_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, 3667839a050SYann Gautier _HSE_KER}; 3677839a050SYann Gautier static const uint8_t sdmmc12_parents[] = {_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER}; 3687839a050SYann Gautier static const uint8_t sdmmc3_parents[] = {_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER}; 3697839a050SYann Gautier static const uint8_t qspi_parents[] = {_ACLK, _PLL3_R, _PLL4_P, _CK_PER}; 3707839a050SYann Gautier static const uint8_t fmc_parents[] = {_ACLK, _PLL3_R, _PLL4_P, _CK_PER}; 3717839a050SYann Gautier static const uint8_t usbphy_parents[] = {_HSE_KER, _PLL4_R, _HSE_KER_DIV2}; 3727839a050SYann Gautier static const uint8_t usbo_parents[] = {_PLL4_R, _USB_PHY_48}; 3737839a050SYann Gautier static const uint8_t stgen_parents[] = {_HSI_KER, _HSE_KER}; 3747839a050SYann Gautier 3757839a050SYann Gautier static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = { 3767839a050SYann Gautier STM32MP1_CLK_PARENT(_I2C46_SEL, RCC_I2C46CKSELR, 0, 0x7, i2c46_parents), 3777839a050SYann Gautier STM32MP1_CLK_PARENT(_UART6_SEL, RCC_UART6CKSELR, 0, 0x7, uart6_parents), 3787839a050SYann Gautier STM32MP1_CLK_PARENT(_UART24_SEL, RCC_UART24CKSELR, 0, 0x7, 3797839a050SYann Gautier uart24_parents), 3807839a050SYann Gautier STM32MP1_CLK_PARENT(_UART35_SEL, RCC_UART35CKSELR, 0, 0x7, 3817839a050SYann Gautier uart35_parents), 3827839a050SYann Gautier STM32MP1_CLK_PARENT(_UART78_SEL, RCC_UART78CKSELR, 0, 0x7, 3837839a050SYann Gautier uart78_parents), 3847839a050SYann Gautier STM32MP1_CLK_PARENT(_SDMMC12_SEL, RCC_SDMMC12CKSELR, 0, 0x7, 3857839a050SYann Gautier sdmmc12_parents), 3867839a050SYann Gautier STM32MP1_CLK_PARENT(_SDMMC3_SEL, RCC_SDMMC3CKSELR, 0, 0x7, 3877839a050SYann Gautier sdmmc3_parents), 3887839a050SYann Gautier STM32MP1_CLK_PARENT(_QSPI_SEL, RCC_QSPICKSELR, 0, 0xf, qspi_parents), 3897839a050SYann Gautier STM32MP1_CLK_PARENT(_FMC_SEL, RCC_FMCCKSELR, 0, 0xf, fmc_parents), 3907839a050SYann Gautier STM32MP1_CLK_PARENT(_USBPHY_SEL, RCC_USBCKSELR, 0, 0x3, usbphy_parents), 3917839a050SYann Gautier STM32MP1_CLK_PARENT(_USBO_SEL, RCC_USBCKSELR, 4, 0x1, usbo_parents), 3927839a050SYann Gautier STM32MP1_CLK_PARENT(_STGEN_SEL, RCC_STGENCKSELR, 0, 0x3, stgen_parents), 3937839a050SYann Gautier }; 3947839a050SYann Gautier 3957839a050SYann Gautier /* Define characteristic of PLL according type */ 3967839a050SYann Gautier #define DIVN_MIN 24 3977839a050SYann Gautier static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = { 3987839a050SYann Gautier [PLL_800] = { 3997839a050SYann Gautier .refclk_min = 4, 4007839a050SYann Gautier .refclk_max = 16, 4017839a050SYann Gautier .divn_max = 99, 4027839a050SYann Gautier }, 4037839a050SYann Gautier [PLL_1600] = { 4047839a050SYann Gautier .refclk_min = 8, 4057839a050SYann Gautier .refclk_max = 16, 4067839a050SYann Gautier .divn_max = 199, 4077839a050SYann Gautier }, 4087839a050SYann Gautier }; 4097839a050SYann Gautier 4107839a050SYann Gautier /* PLLNCFGR2 register divider by output */ 4117839a050SYann Gautier static const uint8_t pllncfgr2[_DIV_NB] = { 4127839a050SYann Gautier [_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT, 4137839a050SYann Gautier [_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT, 4147839a050SYann Gautier [_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT 4157839a050SYann Gautier }; 4167839a050SYann Gautier 4177839a050SYann Gautier static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = { 4187839a050SYann Gautier STM32MP1_CLK_PLL(_PLL1, PLL_1600, 4197839a050SYann Gautier RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2, 4207839a050SYann Gautier RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR, 4217839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 4227839a050SYann Gautier STM32MP1_CLK_PLL(_PLL2, PLL_1600, 4237839a050SYann Gautier RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2, 4247839a050SYann Gautier RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR, 4257839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 4267839a050SYann Gautier STM32MP1_CLK_PLL(_PLL3, PLL_800, 4277839a050SYann Gautier RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2, 4287839a050SYann Gautier RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR, 4297839a050SYann Gautier _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID), 4307839a050SYann Gautier STM32MP1_CLK_PLL(_PLL4, PLL_800, 4317839a050SYann Gautier RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2, 4327839a050SYann Gautier RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR, 4337839a050SYann Gautier _HSI, _HSE, _CSI, _I2S_CKIN), 4347839a050SYann Gautier }; 4357839a050SYann Gautier 4367839a050SYann Gautier /* Prescaler table lookups for clock computation */ 4377839a050SYann Gautier 4387839a050SYann Gautier /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */ 4397839a050SYann Gautier #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div 4407839a050SYann Gautier #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div 4417839a050SYann Gautier static const uint8_t stm32mp1_mpu_apbx_div[8] = { 4427839a050SYann Gautier 0, 1, 2, 3, 4, 4, 4, 4 4437839a050SYann Gautier }; 4447839a050SYann Gautier 4457839a050SYann Gautier /* div = /1 /2 /3 /4 */ 4467839a050SYann Gautier static const uint8_t stm32mp1_axi_div[8] = { 4477839a050SYann Gautier 1, 2, 3, 4, 4, 4, 4, 4 4487839a050SYann Gautier }; 4497839a050SYann Gautier 4507839a050SYann Gautier static const struct stm32mp1_clk_data stm32mp1_data = { 4517839a050SYann Gautier .gate = stm32mp1_clk_gate, 4527839a050SYann Gautier .sel = stm32mp1_clk_sel, 4537839a050SYann Gautier .pll = stm32mp1_clk_pll, 4547839a050SYann Gautier .nb_gate = ARRAY_SIZE(stm32mp1_clk_gate), 4557839a050SYann Gautier }; 4567839a050SYann Gautier 4577839a050SYann Gautier static struct stm32mp1_clk_priv stm32mp1_clk_priv_data; 4587839a050SYann Gautier 4597839a050SYann Gautier static unsigned long stm32mp1_clk_get_fixed(struct stm32mp1_clk_priv *priv, 4607839a050SYann Gautier enum stm32mp_osc_id idx) 4617839a050SYann Gautier { 4627839a050SYann Gautier if (idx >= NB_OSC) { 4637839a050SYann Gautier return 0; 4647839a050SYann Gautier } 4657839a050SYann Gautier 4667839a050SYann Gautier return priv->osc[idx]; 4677839a050SYann Gautier } 4687839a050SYann Gautier 4697839a050SYann Gautier static int stm32mp1_clk_get_id(struct stm32mp1_clk_priv *priv, unsigned long id) 4707839a050SYann Gautier { 4717839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 4727839a050SYann Gautier int i; 4737839a050SYann Gautier int nb_clks = priv->data->nb_gate; 4747839a050SYann Gautier 4757839a050SYann Gautier for (i = 0; i < nb_clks; i++) { 4767839a050SYann Gautier if (gate[i].index == id) { 4777839a050SYann Gautier return i; 4787839a050SYann Gautier } 4797839a050SYann Gautier } 4807839a050SYann Gautier 4817839a050SYann Gautier ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id); 4827839a050SYann Gautier 4837839a050SYann Gautier return -EINVAL; 4847839a050SYann Gautier } 4857839a050SYann Gautier 4867839a050SYann Gautier static enum stm32mp1_parent_sel 4877839a050SYann Gautier stm32mp1_clk_get_sel(struct stm32mp1_clk_priv *priv, int i) 4887839a050SYann Gautier { 4897839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 4907839a050SYann Gautier 4917839a050SYann Gautier return gate[i].sel; 4927839a050SYann Gautier } 4937839a050SYann Gautier 4947839a050SYann Gautier static enum stm32mp1_parent_id 4957839a050SYann Gautier stm32mp1_clk_get_fixed_parent(struct stm32mp1_clk_priv *priv, int i) 4967839a050SYann Gautier { 4977839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 4987839a050SYann Gautier 4997839a050SYann Gautier return gate[i].fixed; 5007839a050SYann Gautier } 5017839a050SYann Gautier 5027839a050SYann Gautier static int stm32mp1_clk_get_parent(struct stm32mp1_clk_priv *priv, 5037839a050SYann Gautier unsigned long id) 5047839a050SYann Gautier { 5057839a050SYann Gautier const struct stm32mp1_clk_sel *sel = priv->data->sel; 5067839a050SYann Gautier uint32_t j, p_sel; 5077839a050SYann Gautier int i; 5087839a050SYann Gautier enum stm32mp1_parent_id p; 5097839a050SYann Gautier enum stm32mp1_parent_sel s; 5107839a050SYann Gautier 5117839a050SYann Gautier for (j = 0; j < ARRAY_SIZE(stm32mp1_clks); j++) { 5127839a050SYann Gautier if (stm32mp1_clks[j][0] == id) { 5137839a050SYann Gautier return (int)stm32mp1_clks[j][1]; 5147839a050SYann Gautier } 5157839a050SYann Gautier } 5167839a050SYann Gautier 5177839a050SYann Gautier i = stm32mp1_clk_get_id(priv, id); 5187839a050SYann Gautier if (i < 0) { 5197839a050SYann Gautier return i; 5207839a050SYann Gautier } 5217839a050SYann Gautier 5227839a050SYann Gautier p = stm32mp1_clk_get_fixed_parent(priv, i); 5237839a050SYann Gautier if (p < _PARENT_NB) { 5247839a050SYann Gautier return (int)p; 5257839a050SYann Gautier } 5267839a050SYann Gautier 5277839a050SYann Gautier s = stm32mp1_clk_get_sel(priv, i); 5287839a050SYann Gautier if (s >= _PARENT_SEL_NB) { 5297839a050SYann Gautier return -EINVAL; 5307839a050SYann Gautier } 5317839a050SYann Gautier 5327839a050SYann Gautier p_sel = (mmio_read_32(priv->base + sel[s].offset) >> sel[s].src) & 5337839a050SYann Gautier sel[s].msk; 5347839a050SYann Gautier 5357839a050SYann Gautier if (p_sel < sel[s].nb_parent) { 5367839a050SYann Gautier return (int)sel[s].parent[p_sel]; 5377839a050SYann Gautier } 5387839a050SYann Gautier 5397839a050SYann Gautier ERROR("%s: no parents defined for clk id %ld\n", __func__, id); 5407839a050SYann Gautier 5417839a050SYann Gautier return -EINVAL; 5427839a050SYann Gautier } 5437839a050SYann Gautier 5447839a050SYann Gautier static unsigned long stm32mp1_pll_get_fref_ck(struct stm32mp1_clk_priv *priv, 5457839a050SYann Gautier enum stm32mp1_pll_id pll_id) 5467839a050SYann Gautier { 5477839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 5487839a050SYann Gautier uint32_t selr, src; 5497839a050SYann Gautier unsigned long refclk; 5507839a050SYann Gautier 5517839a050SYann Gautier selr = mmio_read_32(priv->base + pll[pll_id].rckxselr); 5527839a050SYann Gautier src = selr & RCC_SELR_REFCLK_SRC_MASK; 5537839a050SYann Gautier 5547839a050SYann Gautier refclk = stm32mp1_clk_get_fixed(priv, pll[pll_id].refclk[src]); 5557839a050SYann Gautier 5567839a050SYann Gautier return refclk; 5577839a050SYann Gautier } 5587839a050SYann Gautier 5597839a050SYann Gautier /* 5607839a050SYann Gautier * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL 5617839a050SYann Gautier * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1) 5627839a050SYann Gautier * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1) 5637839a050SYann Gautier * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1) 5647839a050SYann Gautier */ 5657839a050SYann Gautier static unsigned long stm32mp1_pll_get_fvco(struct stm32mp1_clk_priv *priv, 5667839a050SYann Gautier enum stm32mp1_pll_id pll_id) 5677839a050SYann Gautier { 5687839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 5697839a050SYann Gautier unsigned long refclk, fvco; 5707839a050SYann Gautier uint32_t cfgr1, fracr, divm, divn; 5717839a050SYann Gautier 5727839a050SYann Gautier cfgr1 = mmio_read_32(priv->base + pll[pll_id].pllxcfgr1); 5737839a050SYann Gautier fracr = mmio_read_32(priv->base + pll[pll_id].pllxfracr); 5747839a050SYann Gautier 5757839a050SYann Gautier divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT; 5767839a050SYann Gautier divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK; 5777839a050SYann Gautier 5787839a050SYann Gautier refclk = stm32mp1_pll_get_fref_ck(priv, pll_id); 5797839a050SYann Gautier 5807839a050SYann Gautier /* 5817839a050SYann Gautier * With FRACV : 5827839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1) 5837839a050SYann Gautier * Without FRACV 5847839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1) 5857839a050SYann Gautier */ 5867839a050SYann Gautier if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) { 5877839a050SYann Gautier uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) 5887839a050SYann Gautier >> RCC_PLLNFRACR_FRACV_SHIFT; 5897839a050SYann Gautier unsigned long long numerator, denominator; 5907839a050SYann Gautier 5917839a050SYann Gautier numerator = ((unsigned long long)divn + 1U) << 13; 5927839a050SYann Gautier numerator = (refclk * numerator) + fracv; 5937839a050SYann Gautier denominator = ((unsigned long long)divm + 1U) << 13; 5947839a050SYann Gautier fvco = (unsigned long)(numerator / denominator); 5957839a050SYann Gautier } else { 5967839a050SYann Gautier fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U)); 5977839a050SYann Gautier } 5987839a050SYann Gautier 5997839a050SYann Gautier return fvco; 6007839a050SYann Gautier } 6017839a050SYann Gautier 6027839a050SYann Gautier static unsigned long stm32mp1_read_pll_freq(struct stm32mp1_clk_priv *priv, 6037839a050SYann Gautier enum stm32mp1_pll_id pll_id, 6047839a050SYann Gautier enum stm32mp1_div_id div_id) 6057839a050SYann Gautier { 6067839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 6077839a050SYann Gautier unsigned long dfout; 6087839a050SYann Gautier uint32_t cfgr2, divy; 6097839a050SYann Gautier 6107839a050SYann Gautier if (div_id >= _DIV_NB) { 6117839a050SYann Gautier return 0; 6127839a050SYann Gautier } 6137839a050SYann Gautier 6147839a050SYann Gautier cfgr2 = mmio_read_32(priv->base + pll[pll_id].pllxcfgr2); 6157839a050SYann Gautier divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK; 6167839a050SYann Gautier 6177839a050SYann Gautier dfout = stm32mp1_pll_get_fvco(priv, pll_id) / (divy + 1U); 6187839a050SYann Gautier 6197839a050SYann Gautier return dfout; 6207839a050SYann Gautier } 6217839a050SYann Gautier 6227839a050SYann Gautier static unsigned long stm32mp1_clk_get(struct stm32mp1_clk_priv *priv, int p) 6237839a050SYann Gautier { 6247839a050SYann Gautier uint32_t reg, clkdiv; 6257839a050SYann Gautier unsigned long clock = 0; 6267839a050SYann Gautier 6277839a050SYann Gautier switch (p) { 6287839a050SYann Gautier case _CK_MPU: 6297839a050SYann Gautier /* MPU sub system */ 6307839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_MPCKSELR); 6317839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 6327839a050SYann Gautier case RCC_MPCKSELR_HSI: 6337839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 6347839a050SYann Gautier break; 6357839a050SYann Gautier case RCC_MPCKSELR_HSE: 6367839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 6377839a050SYann Gautier break; 6387839a050SYann Gautier case RCC_MPCKSELR_PLL: 6397839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P); 6407839a050SYann Gautier break; 6417839a050SYann Gautier case RCC_MPCKSELR_PLL_MPUDIV: 6427839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P); 6437839a050SYann Gautier 6447839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_MPCKDIVR); 6457839a050SYann Gautier clkdiv = reg & RCC_MPUDIV_MASK; 6467839a050SYann Gautier if (clkdiv != 0U) { 6477839a050SYann Gautier clock /= stm32mp1_mpu_div[clkdiv]; 6487839a050SYann Gautier } 6497839a050SYann Gautier 6507839a050SYann Gautier break; 6517839a050SYann Gautier default: 6527839a050SYann Gautier break; 6537839a050SYann Gautier } 6547839a050SYann Gautier break; 6557839a050SYann Gautier /* AXI sub system */ 6567839a050SYann Gautier case _ACLK: 6577839a050SYann Gautier case _HCLK2: 6587839a050SYann Gautier case _HCLK6: 6597839a050SYann Gautier case _PCLK4: 6607839a050SYann Gautier case _PCLK5: 6617839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_ASSCKSELR); 6627839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 6637839a050SYann Gautier case RCC_ASSCKSELR_HSI: 6647839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 6657839a050SYann Gautier break; 6667839a050SYann Gautier case RCC_ASSCKSELR_HSE: 6677839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 6687839a050SYann Gautier break; 6697839a050SYann Gautier case RCC_ASSCKSELR_PLL: 6707839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_P); 6717839a050SYann Gautier break; 6727839a050SYann Gautier default: 6737839a050SYann Gautier break; 6747839a050SYann Gautier } 6757839a050SYann Gautier 6767839a050SYann Gautier /* System clock divider */ 6777839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_AXIDIVR); 6787839a050SYann Gautier clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK]; 6797839a050SYann Gautier 6807839a050SYann Gautier switch (p) { 6817839a050SYann Gautier case _PCLK4: 6827839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_APB4DIVR); 6837839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 6847839a050SYann Gautier break; 6857839a050SYann Gautier case _PCLK5: 6867839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_APB5DIVR); 6877839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 6887839a050SYann Gautier break; 6897839a050SYann Gautier default: 6907839a050SYann Gautier break; 6917839a050SYann Gautier } 6927839a050SYann Gautier break; 6937839a050SYann Gautier case _CK_PER: 6947839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_CPERCKSELR); 6957839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 6967839a050SYann Gautier case RCC_CPERCKSELR_HSI: 6977839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 6987839a050SYann Gautier break; 6997839a050SYann Gautier case RCC_CPERCKSELR_HSE: 7007839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 7017839a050SYann Gautier break; 7027839a050SYann Gautier case RCC_CPERCKSELR_CSI: 7037839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _CSI); 7047839a050SYann Gautier break; 7057839a050SYann Gautier default: 7067839a050SYann Gautier break; 7077839a050SYann Gautier } 7087839a050SYann Gautier break; 7097839a050SYann Gautier case _HSI: 7107839a050SYann Gautier case _HSI_KER: 7117839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 7127839a050SYann Gautier break; 7137839a050SYann Gautier case _CSI: 7147839a050SYann Gautier case _CSI_KER: 7157839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _CSI); 7167839a050SYann Gautier break; 7177839a050SYann Gautier case _HSE: 7187839a050SYann Gautier case _HSE_KER: 7197839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 7207839a050SYann Gautier break; 7217839a050SYann Gautier case _HSE_KER_DIV2: 7227839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE) >> 1; 7237839a050SYann Gautier break; 7247839a050SYann Gautier case _LSI: 7257839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _LSI); 7267839a050SYann Gautier break; 7277839a050SYann Gautier case _LSE: 7287839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _LSE); 7297839a050SYann Gautier break; 7307839a050SYann Gautier /* PLL */ 7317839a050SYann Gautier case _PLL1_P: 7327839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P); 7337839a050SYann Gautier break; 7347839a050SYann Gautier case _PLL1_Q: 7357839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_Q); 7367839a050SYann Gautier break; 7377839a050SYann Gautier case _PLL1_R: 7387839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_R); 7397839a050SYann Gautier break; 7407839a050SYann Gautier case _PLL2_P: 7417839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_P); 7427839a050SYann Gautier break; 7437839a050SYann Gautier case _PLL2_Q: 7447839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_Q); 7457839a050SYann Gautier break; 7467839a050SYann Gautier case _PLL2_R: 7477839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_R); 7487839a050SYann Gautier break; 7497839a050SYann Gautier case _PLL3_P: 7507839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_P); 7517839a050SYann Gautier break; 7527839a050SYann Gautier case _PLL3_Q: 7537839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_Q); 7547839a050SYann Gautier break; 7557839a050SYann Gautier case _PLL3_R: 7567839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_R); 7577839a050SYann Gautier break; 7587839a050SYann Gautier case _PLL4_P: 7597839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL4, _DIV_P); 7607839a050SYann Gautier break; 7617839a050SYann Gautier case _PLL4_Q: 7627839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL4, _DIV_Q); 7637839a050SYann Gautier break; 7647839a050SYann Gautier case _PLL4_R: 7657839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL4, _DIV_R); 7667839a050SYann Gautier break; 7677839a050SYann Gautier /* Other */ 7687839a050SYann Gautier case _USB_PHY_48: 7697839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _USB_PHY_48); 7707839a050SYann Gautier break; 7717839a050SYann Gautier default: 7727839a050SYann Gautier break; 7737839a050SYann Gautier } 7747839a050SYann Gautier 7757839a050SYann Gautier return clock; 7767839a050SYann Gautier } 7777839a050SYann Gautier 7787839a050SYann Gautier bool stm32mp1_clk_is_enabled(unsigned long id) 7797839a050SYann Gautier { 7807839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 7817839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 7827839a050SYann Gautier int i = stm32mp1_clk_get_id(priv, id); 7837839a050SYann Gautier 7847839a050SYann Gautier if (i < 0) { 7857839a050SYann Gautier return false; 7867839a050SYann Gautier } 7877839a050SYann Gautier 7887839a050SYann Gautier return ((mmio_read_32(priv->base + gate[i].offset) & 7897839a050SYann Gautier BIT(gate[i].bit)) != 0U); 7907839a050SYann Gautier } 7917839a050SYann Gautier 7927839a050SYann Gautier int stm32mp1_clk_enable(unsigned long id) 7937839a050SYann Gautier { 7947839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 7957839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 7967839a050SYann Gautier int i = stm32mp1_clk_get_id(priv, id); 7977839a050SYann Gautier 7987839a050SYann Gautier if (i < 0) { 7997839a050SYann Gautier return i; 8007839a050SYann Gautier } 8017839a050SYann Gautier 8027839a050SYann Gautier if (gate[i].set_clr != 0U) { 8037839a050SYann Gautier mmio_write_32(priv->base + gate[i].offset, BIT(gate[i].bit)); 8047839a050SYann Gautier } else { 8057839a050SYann Gautier mmio_setbits_32(priv->base + gate[i].offset, BIT(gate[i].bit)); 8067839a050SYann Gautier } 8077839a050SYann Gautier 8087839a050SYann Gautier return 0; 8097839a050SYann Gautier } 8107839a050SYann Gautier 8117839a050SYann Gautier int stm32mp1_clk_disable(unsigned long id) 8127839a050SYann Gautier { 8137839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 8147839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 8157839a050SYann Gautier int i = stm32mp1_clk_get_id(priv, id); 8167839a050SYann Gautier 8177839a050SYann Gautier if (i < 0) { 8187839a050SYann Gautier return i; 8197839a050SYann Gautier } 8207839a050SYann Gautier 8217839a050SYann Gautier if (gate[i].set_clr != 0U) { 8227839a050SYann Gautier mmio_write_32(priv->base + gate[i].offset 8237839a050SYann Gautier + RCC_MP_ENCLRR_OFFSET, 8247839a050SYann Gautier BIT(gate[i].bit)); 8257839a050SYann Gautier } else { 8267839a050SYann Gautier mmio_clrbits_32(priv->base + gate[i].offset, BIT(gate[i].bit)); 8277839a050SYann Gautier } 8287839a050SYann Gautier 8297839a050SYann Gautier return 0; 8307839a050SYann Gautier } 8317839a050SYann Gautier 8327839a050SYann Gautier unsigned long stm32mp1_clk_get_rate(unsigned long id) 8337839a050SYann Gautier { 8347839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 8357839a050SYann Gautier int p = stm32mp1_clk_get_parent(priv, id); 8367839a050SYann Gautier unsigned long rate; 8377839a050SYann Gautier 8387839a050SYann Gautier if (p < 0) { 8397839a050SYann Gautier return 0; 8407839a050SYann Gautier } 8417839a050SYann Gautier 8427839a050SYann Gautier rate = stm32mp1_clk_get(priv, p); 8437839a050SYann Gautier 8447839a050SYann Gautier return rate; 8457839a050SYann Gautier } 8467839a050SYann Gautier 8477839a050SYann Gautier static void stm32mp1_ls_osc_set(int enable, uint32_t rcc, uint32_t offset, 8487839a050SYann Gautier uint32_t mask_on) 8497839a050SYann Gautier { 8507839a050SYann Gautier uint32_t address = rcc + offset; 8517839a050SYann Gautier 8527839a050SYann Gautier if (enable != 0) { 8537839a050SYann Gautier mmio_setbits_32(address, mask_on); 8547839a050SYann Gautier } else { 8557839a050SYann Gautier mmio_clrbits_32(address, mask_on); 8567839a050SYann Gautier } 8577839a050SYann Gautier } 8587839a050SYann Gautier 8597839a050SYann Gautier static void stm32mp1_hs_ocs_set(int enable, uint32_t rcc, uint32_t mask_on) 8607839a050SYann Gautier { 8617839a050SYann Gautier if (enable != 0) { 8627839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENSETR, mask_on); 8637839a050SYann Gautier } else { 8647839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENCLRR, mask_on); 8657839a050SYann Gautier } 8667839a050SYann Gautier } 8677839a050SYann Gautier 8687839a050SYann Gautier static int stm32mp1_osc_wait(int enable, uint32_t rcc, uint32_t offset, 8697839a050SYann Gautier uint32_t mask_rdy) 8707839a050SYann Gautier { 8717839a050SYann Gautier unsigned long start; 8727839a050SYann Gautier uint32_t mask_test; 8737839a050SYann Gautier uint32_t address = rcc + offset; 8747839a050SYann Gautier 8757839a050SYann Gautier if (enable != 0) { 8767839a050SYann Gautier mask_test = mask_rdy; 8777839a050SYann Gautier } else { 8787839a050SYann Gautier mask_test = 0; 8797839a050SYann Gautier } 8807839a050SYann Gautier 8817839a050SYann Gautier start = get_timer(0); 8827839a050SYann Gautier while ((mmio_read_32(address) & mask_rdy) != mask_test) { 8837839a050SYann Gautier if (get_timer(start) > OSCRDY_TIMEOUT) { 8847839a050SYann Gautier ERROR("OSC %x @ %x timeout for enable=%d : 0x%x\n", 8857839a050SYann Gautier mask_rdy, address, enable, mmio_read_32(address)); 8867839a050SYann Gautier return -ETIMEDOUT; 8877839a050SYann Gautier } 8887839a050SYann Gautier } 8897839a050SYann Gautier 8907839a050SYann Gautier return 0; 8917839a050SYann Gautier } 8927839a050SYann Gautier 8937839a050SYann Gautier static void stm32mp1_lse_enable(uint32_t rcc, bool bypass, uint32_t lsedrv) 8947839a050SYann Gautier { 8957839a050SYann Gautier uint32_t value; 8967839a050SYann Gautier 8977839a050SYann Gautier if (bypass) { 8987839a050SYann Gautier mmio_setbits_32(rcc + RCC_BDCR, RCC_BDCR_LSEBYP); 8997839a050SYann Gautier } 9007839a050SYann Gautier 9017839a050SYann Gautier /* 9027839a050SYann Gautier * Warning: not recommended to switch directly from "high drive" 9037839a050SYann Gautier * to "medium low drive", and vice-versa. 9047839a050SYann Gautier */ 9057839a050SYann Gautier value = (mmio_read_32(rcc + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >> 9067839a050SYann Gautier RCC_BDCR_LSEDRV_SHIFT; 9077839a050SYann Gautier 9087839a050SYann Gautier while (value != lsedrv) { 9097839a050SYann Gautier if (value > lsedrv) { 9107839a050SYann Gautier value--; 9117839a050SYann Gautier } else { 9127839a050SYann Gautier value++; 9137839a050SYann Gautier } 9147839a050SYann Gautier 9157839a050SYann Gautier mmio_clrsetbits_32(rcc + RCC_BDCR, 9167839a050SYann Gautier RCC_BDCR_LSEDRV_MASK, 9177839a050SYann Gautier value << RCC_BDCR_LSEDRV_SHIFT); 9187839a050SYann Gautier } 9197839a050SYann Gautier 9207839a050SYann Gautier stm32mp1_ls_osc_set(1, rcc, RCC_BDCR, RCC_BDCR_LSEON); 9217839a050SYann Gautier } 9227839a050SYann Gautier 9237839a050SYann Gautier static void stm32mp1_lse_wait(uint32_t rcc) 9247839a050SYann Gautier { 9257839a050SYann Gautier if (stm32mp1_osc_wait(1, rcc, RCC_BDCR, RCC_BDCR_LSERDY) != 0) { 9267839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 9277839a050SYann Gautier } 9287839a050SYann Gautier } 9297839a050SYann Gautier 9307839a050SYann Gautier static void stm32mp1_lsi_set(uint32_t rcc, int enable) 9317839a050SYann Gautier { 9327839a050SYann Gautier stm32mp1_ls_osc_set(enable, rcc, RCC_RDLSICR, RCC_RDLSICR_LSION); 9337839a050SYann Gautier if (stm32mp1_osc_wait(enable, rcc, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 9347839a050SYann Gautier 0) { 9357839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 9367839a050SYann Gautier } 9377839a050SYann Gautier } 9387839a050SYann Gautier 9397839a050SYann Gautier static void stm32mp1_hse_enable(uint32_t rcc, bool bypass, bool css) 9407839a050SYann Gautier { 9417839a050SYann Gautier if (bypass) { 9427839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENSETR, RCC_OCENR_HSEBYP); 9437839a050SYann Gautier } 9447839a050SYann Gautier 9457839a050SYann Gautier stm32mp1_hs_ocs_set(1, rcc, RCC_OCENR_HSEON); 9467839a050SYann Gautier if (stm32mp1_osc_wait(1, rcc, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 9477839a050SYann Gautier 0) { 9487839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 9497839a050SYann Gautier } 9507839a050SYann Gautier 9517839a050SYann Gautier if (css) { 9527839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENSETR, RCC_OCENR_HSECSSON); 9537839a050SYann Gautier } 9547839a050SYann Gautier } 9557839a050SYann Gautier 9567839a050SYann Gautier static void stm32mp1_csi_set(uint32_t rcc, int enable) 9577839a050SYann Gautier { 9587839a050SYann Gautier stm32mp1_ls_osc_set(enable, rcc, RCC_OCENSETR, RCC_OCENR_CSION); 9597839a050SYann Gautier if (stm32mp1_osc_wait(enable, rcc, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 9607839a050SYann Gautier 0) { 9617839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 9627839a050SYann Gautier } 9637839a050SYann Gautier } 9647839a050SYann Gautier 9657839a050SYann Gautier static void stm32mp1_hsi_set(uint32_t rcc, int enable) 9667839a050SYann Gautier { 9677839a050SYann Gautier stm32mp1_hs_ocs_set(enable, rcc, RCC_OCENR_HSION); 9687839a050SYann Gautier if (stm32mp1_osc_wait(enable, rcc, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 9697839a050SYann Gautier 0) { 9707839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 9717839a050SYann Gautier } 9727839a050SYann Gautier } 9737839a050SYann Gautier 9747839a050SYann Gautier static int stm32mp1_set_hsidiv(uint32_t rcc, uint8_t hsidiv) 9757839a050SYann Gautier { 9767839a050SYann Gautier unsigned long start; 9777839a050SYann Gautier uint32_t address = rcc + RCC_OCRDYR; 9787839a050SYann Gautier 9797839a050SYann Gautier mmio_clrsetbits_32(rcc + RCC_HSICFGR, 9807839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK, 9817839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv); 9827839a050SYann Gautier 9837839a050SYann Gautier start = get_timer(0); 9847839a050SYann Gautier while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) { 9857839a050SYann Gautier if (get_timer(start) > HSIDIV_TIMEOUT) { 9867839a050SYann Gautier ERROR("HSIDIV failed @ 0x%x: 0x%x\n", 9877839a050SYann Gautier address, mmio_read_32(address)); 9887839a050SYann Gautier return -ETIMEDOUT; 9897839a050SYann Gautier } 9907839a050SYann Gautier } 9917839a050SYann Gautier 9927839a050SYann Gautier return 0; 9937839a050SYann Gautier } 9947839a050SYann Gautier 9957839a050SYann Gautier static int stm32mp1_hsidiv(uint32_t rcc, unsigned long hsifreq) 9967839a050SYann Gautier { 9977839a050SYann Gautier uint8_t hsidiv; 9987839a050SYann Gautier uint32_t hsidivfreq = MAX_HSI_HZ; 9997839a050SYann Gautier 10007839a050SYann Gautier for (hsidiv = 0; hsidiv < 4U; hsidiv++) { 10017839a050SYann Gautier if (hsidivfreq == hsifreq) { 10027839a050SYann Gautier break; 10037839a050SYann Gautier } 10047839a050SYann Gautier 10057839a050SYann Gautier hsidivfreq /= 2U; 10067839a050SYann Gautier } 10077839a050SYann Gautier 10087839a050SYann Gautier if (hsidiv == 4U) { 10097839a050SYann Gautier ERROR("Invalid clk-hsi frequency\n"); 10107839a050SYann Gautier return -1; 10117839a050SYann Gautier } 10127839a050SYann Gautier 10137839a050SYann Gautier if (hsidiv != 0U) { 10147839a050SYann Gautier return stm32mp1_set_hsidiv(rcc, hsidiv); 10157839a050SYann Gautier } 10167839a050SYann Gautier 10177839a050SYann Gautier return 0; 10187839a050SYann Gautier } 10197839a050SYann Gautier 10207839a050SYann Gautier static void stm32mp1_pll_start(struct stm32mp1_clk_priv *priv, 10217839a050SYann Gautier enum stm32mp1_pll_id pll_id) 10227839a050SYann Gautier { 10237839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 10247839a050SYann Gautier 10257839a050SYann Gautier mmio_write_32(priv->base + pll[pll_id].pllxcr, RCC_PLLNCR_PLLON); 10267839a050SYann Gautier } 10277839a050SYann Gautier 10287839a050SYann Gautier static int stm32mp1_pll_output(struct stm32mp1_clk_priv *priv, 10297839a050SYann Gautier enum stm32mp1_pll_id pll_id, uint32_t output) 10307839a050SYann Gautier { 10317839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 10327839a050SYann Gautier uint32_t pllxcr = priv->base + pll[pll_id].pllxcr; 10337839a050SYann Gautier unsigned long start; 10347839a050SYann Gautier 10357839a050SYann Gautier start = get_timer(0); 10367839a050SYann Gautier /* Wait PLL lock */ 10377839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) { 10387839a050SYann Gautier if (get_timer(start) > PLLRDY_TIMEOUT) { 10397839a050SYann Gautier ERROR("PLL%d start failed @ 0x%x: 0x%x\n", 10407839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 10417839a050SYann Gautier return -ETIMEDOUT; 10427839a050SYann Gautier } 10437839a050SYann Gautier } 10447839a050SYann Gautier 10457839a050SYann Gautier /* Start the requested output */ 10467839a050SYann Gautier mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT); 10477839a050SYann Gautier 10487839a050SYann Gautier return 0; 10497839a050SYann Gautier } 10507839a050SYann Gautier 10517839a050SYann Gautier static int stm32mp1_pll_stop(struct stm32mp1_clk_priv *priv, 10527839a050SYann Gautier enum stm32mp1_pll_id pll_id) 10537839a050SYann Gautier { 10547839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 10557839a050SYann Gautier uint32_t pllxcr = priv->base + pll[pll_id].pllxcr; 10567839a050SYann Gautier unsigned long start; 10577839a050SYann Gautier 10587839a050SYann Gautier /* Stop all output */ 10597839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 10607839a050SYann Gautier RCC_PLLNCR_DIVREN); 10617839a050SYann Gautier 10627839a050SYann Gautier /* Stop PLL */ 10637839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON); 10647839a050SYann Gautier 10657839a050SYann Gautier start = get_timer(0); 10667839a050SYann Gautier /* Wait PLL stopped */ 10677839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) { 10687839a050SYann Gautier if (get_timer(start) > PLLRDY_TIMEOUT) { 10697839a050SYann Gautier ERROR("PLL%d stop failed @ 0x%x: 0x%x\n", 10707839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 10717839a050SYann Gautier return -ETIMEDOUT; 10727839a050SYann Gautier } 10737839a050SYann Gautier } 10747839a050SYann Gautier 10757839a050SYann Gautier return 0; 10767839a050SYann Gautier } 10777839a050SYann Gautier 10787839a050SYann Gautier static void stm32mp1_pll_config_output(struct stm32mp1_clk_priv *priv, 10797839a050SYann Gautier enum stm32mp1_pll_id pll_id, 10807839a050SYann Gautier uint32_t *pllcfg) 10817839a050SYann Gautier { 10827839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 10837839a050SYann Gautier uint32_t rcc = priv->base; 10847839a050SYann Gautier uint32_t value; 10857839a050SYann Gautier 10867839a050SYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 10877839a050SYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 10887839a050SYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 10897839a050SYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 10907839a050SYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 10917839a050SYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 10927839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxcfgr2, value); 10937839a050SYann Gautier } 10947839a050SYann Gautier 10957839a050SYann Gautier static int stm32mp1_pll_config(struct stm32mp1_clk_priv *priv, 10967839a050SYann Gautier enum stm32mp1_pll_id pll_id, 10977839a050SYann Gautier uint32_t *pllcfg, uint32_t fracv) 10987839a050SYann Gautier { 10997839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 11007839a050SYann Gautier uint32_t rcc = priv->base; 11017839a050SYann Gautier enum stm32mp1_plltype type = pll[pll_id].plltype; 11027839a050SYann Gautier unsigned long refclk; 11037839a050SYann Gautier uint32_t ifrge = 0; 11047839a050SYann Gautier uint32_t src, value; 11057839a050SYann Gautier 11067839a050SYann Gautier src = mmio_read_32(priv->base + pll[pll_id].rckxselr) & 11077839a050SYann Gautier RCC_SELR_REFCLK_SRC_MASK; 11087839a050SYann Gautier 11097839a050SYann Gautier refclk = stm32mp1_clk_get_fixed(priv, pll[pll_id].refclk[src]) / 11107839a050SYann Gautier (pllcfg[PLLCFG_M] + 1U); 11117839a050SYann Gautier 11127839a050SYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 11137839a050SYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 11147839a050SYann Gautier return -EINVAL; 11157839a050SYann Gautier } 11167839a050SYann Gautier 11177839a050SYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 11187839a050SYann Gautier ifrge = 1U; 11197839a050SYann Gautier } 11207839a050SYann Gautier 11217839a050SYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 11227839a050SYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 11237839a050SYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 11247839a050SYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 11257839a050SYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 11267839a050SYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 11277839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxcfgr1, value); 11287839a050SYann Gautier 11297839a050SYann Gautier /* Fractional configuration */ 11307839a050SYann Gautier value = 0; 11317839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxfracr, value); 11327839a050SYann Gautier 11337839a050SYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 11347839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxfracr, value); 11357839a050SYann Gautier 11367839a050SYann Gautier value |= RCC_PLLNFRACR_FRACLE; 11377839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxfracr, value); 11387839a050SYann Gautier 11397839a050SYann Gautier stm32mp1_pll_config_output(priv, pll_id, pllcfg); 11407839a050SYann Gautier 11417839a050SYann Gautier return 0; 11427839a050SYann Gautier } 11437839a050SYann Gautier 11447839a050SYann Gautier static void stm32mp1_pll_csg(struct stm32mp1_clk_priv *priv, 11457839a050SYann Gautier enum stm32mp1_pll_id pll_id, 11467839a050SYann Gautier uint32_t *csg) 11477839a050SYann Gautier { 11487839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 11497839a050SYann Gautier uint32_t pllxcsg = 0; 11507839a050SYann Gautier 11517839a050SYann Gautier pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) & 11527839a050SYann Gautier RCC_PLLNCSGR_MOD_PER_MASK; 11537839a050SYann Gautier 11547839a050SYann Gautier pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) & 11557839a050SYann Gautier RCC_PLLNCSGR_INC_STEP_MASK; 11567839a050SYann Gautier 11577839a050SYann Gautier pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) & 11587839a050SYann Gautier RCC_PLLNCSGR_SSCG_MODE_MASK; 11597839a050SYann Gautier 11607839a050SYann Gautier mmio_write_32(priv->base + pll[pll_id].pllxcsgr, pllxcsg); 11617839a050SYann Gautier } 11627839a050SYann Gautier 11637839a050SYann Gautier static int stm32mp1_set_clksrc(struct stm32mp1_clk_priv *priv, 11647839a050SYann Gautier unsigned int clksrc) 11657839a050SYann Gautier { 11667839a050SYann Gautier uint32_t address = priv->base + (clksrc >> 4); 11677839a050SYann Gautier unsigned long start; 11687839a050SYann Gautier 11697839a050SYann Gautier mmio_clrsetbits_32(address, RCC_SELR_SRC_MASK, 11707839a050SYann Gautier clksrc & RCC_SELR_SRC_MASK); 11717839a050SYann Gautier 11727839a050SYann Gautier start = get_timer(0); 11737839a050SYann Gautier while ((mmio_read_32(address) & RCC_SELR_SRCRDY) == 0U) { 11747839a050SYann Gautier if (get_timer(start) > CLKSRC_TIMEOUT) { 11757839a050SYann Gautier ERROR("CLKSRC %x start failed @ 0x%x: 0x%x\n", 11767839a050SYann Gautier clksrc, address, mmio_read_32(address)); 11777839a050SYann Gautier return -ETIMEDOUT; 11787839a050SYann Gautier } 11797839a050SYann Gautier } 11807839a050SYann Gautier 11817839a050SYann Gautier return 0; 11827839a050SYann Gautier } 11837839a050SYann Gautier 11847839a050SYann Gautier static int stm32mp1_set_clkdiv(unsigned int clkdiv, uint32_t address) 11857839a050SYann Gautier { 11867839a050SYann Gautier unsigned long start; 11877839a050SYann Gautier 11887839a050SYann Gautier mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK, 11897839a050SYann Gautier clkdiv & RCC_DIVR_DIV_MASK); 11907839a050SYann Gautier 11917839a050SYann Gautier start = get_timer(0); 11927839a050SYann Gautier while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) { 11937839a050SYann Gautier if (get_timer(start) > CLKDIV_TIMEOUT) { 11947839a050SYann Gautier ERROR("CLKDIV %x start failed @ 0x%x: 0x%x\n", 11957839a050SYann Gautier clkdiv, address, mmio_read_32(address)); 11967839a050SYann Gautier return -ETIMEDOUT; 11977839a050SYann Gautier } 11987839a050SYann Gautier } 11997839a050SYann Gautier 12007839a050SYann Gautier return 0; 12017839a050SYann Gautier } 12027839a050SYann Gautier 12037839a050SYann Gautier static void stm32mp1_mco_csg(struct stm32mp1_clk_priv *priv, 12047839a050SYann Gautier uint32_t clksrc, uint32_t clkdiv) 12057839a050SYann Gautier { 12067839a050SYann Gautier uint32_t address = priv->base + (clksrc >> 4); 12077839a050SYann Gautier 12087839a050SYann Gautier /* 12097839a050SYann Gautier * Binding clksrc : 12107839a050SYann Gautier * bit15-4 offset 12117839a050SYann Gautier * bit3: disable 12127839a050SYann Gautier * bit2-0: MCOSEL[2:0] 12137839a050SYann Gautier */ 12147839a050SYann Gautier if ((clksrc & 0x8U) != 0U) { 12157839a050SYann Gautier mmio_clrbits_32(address, RCC_MCOCFG_MCOON); 12167839a050SYann Gautier } else { 12177839a050SYann Gautier mmio_clrsetbits_32(address, 12187839a050SYann Gautier RCC_MCOCFG_MCOSRC_MASK, 12197839a050SYann Gautier clksrc & RCC_MCOCFG_MCOSRC_MASK); 12207839a050SYann Gautier mmio_clrsetbits_32(address, 12217839a050SYann Gautier RCC_MCOCFG_MCODIV_MASK, 12227839a050SYann Gautier clkdiv << RCC_MCOCFG_MCODIV_SHIFT); 12237839a050SYann Gautier mmio_setbits_32(address, RCC_MCOCFG_MCOON); 12247839a050SYann Gautier } 12257839a050SYann Gautier } 12267839a050SYann Gautier 12277839a050SYann Gautier static void stm32mp1_set_rtcsrc(struct stm32mp1_clk_priv *priv, 12287839a050SYann Gautier unsigned int clksrc, bool lse_css) 12297839a050SYann Gautier { 12307839a050SYann Gautier uint32_t address = priv->base + RCC_BDCR; 12317839a050SYann Gautier 12327839a050SYann Gautier if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) || 12337839a050SYann Gautier (clksrc != (uint32_t)CLK_RTC_DISABLED)) { 12347839a050SYann Gautier mmio_clrsetbits_32(address, 12357839a050SYann Gautier RCC_BDCR_RTCSRC_MASK, 12367839a050SYann Gautier clksrc << RCC_BDCR_RTCSRC_SHIFT); 12377839a050SYann Gautier 12387839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_RTCCKEN); 12397839a050SYann Gautier } 12407839a050SYann Gautier 12417839a050SYann Gautier if (lse_css) { 12427839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_LSECSSON); 12437839a050SYann Gautier } 12447839a050SYann Gautier } 12457839a050SYann Gautier 12467839a050SYann Gautier #define CNTCVL_OFF 0x008 12477839a050SYann Gautier #define CNTCVU_OFF 0x00C 12487839a050SYann Gautier 12497839a050SYann Gautier static void stm32mp1_stgen_config(struct stm32mp1_clk_priv *priv) 12507839a050SYann Gautier { 12517839a050SYann Gautier uintptr_t stgen; 12527839a050SYann Gautier int p; 12537839a050SYann Gautier uint32_t cntfid0; 12547839a050SYann Gautier unsigned long rate; 12557839a050SYann Gautier 12567839a050SYann Gautier stgen = fdt_get_stgen_base(); 12577839a050SYann Gautier 12587839a050SYann Gautier cntfid0 = mmio_read_32(stgen + CNTFID_OFF); 12597839a050SYann Gautier p = stm32mp1_clk_get_parent(priv, STGEN_K); 12607839a050SYann Gautier rate = stm32mp1_clk_get(priv, p); 12617839a050SYann Gautier 12627839a050SYann Gautier if (cntfid0 != rate) { 12637839a050SYann Gautier unsigned long long counter; 12647839a050SYann Gautier 12657839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 12667839a050SYann Gautier counter = (unsigned long long) 12677839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 12687839a050SYann Gautier counter |= ((unsigned long long) 12697839a050SYann Gautier (mmio_read_32(stgen + CNTCVU_OFF))) << 32; 12707839a050SYann Gautier counter = (counter * rate / cntfid0); 12717839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter); 12727839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32)); 12737839a050SYann Gautier mmio_write_32(stgen + CNTFID_OFF, rate); 12747839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 12757839a050SYann Gautier 12767839a050SYann Gautier write_cntfrq((u_register_t)rate); 12777839a050SYann Gautier 12787839a050SYann Gautier /* Need to update timer with new frequency */ 12797839a050SYann Gautier generic_delay_timer_init(); 12807839a050SYann Gautier } 12817839a050SYann Gautier } 12827839a050SYann Gautier 12837839a050SYann Gautier void stm32mp1_stgen_increment(unsigned long long offset_in_ms) 12847839a050SYann Gautier { 12857839a050SYann Gautier uintptr_t stgen; 12867839a050SYann Gautier unsigned long long cnt; 12877839a050SYann Gautier 12887839a050SYann Gautier stgen = fdt_get_stgen_base(); 12897839a050SYann Gautier 12907839a050SYann Gautier cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) | 12917839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 12927839a050SYann Gautier 12937839a050SYann Gautier cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U; 12947839a050SYann Gautier 12957839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 12967839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt); 12977839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32)); 12987839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 12997839a050SYann Gautier } 13007839a050SYann Gautier 13017839a050SYann Gautier static void stm32mp1_pkcs_config(struct stm32mp1_clk_priv *priv, uint32_t pkcs) 13027839a050SYann Gautier { 13037839a050SYann Gautier uint32_t address = priv->base + ((pkcs >> 4) & 0xFFFU); 13047839a050SYann Gautier uint32_t value = pkcs & 0xFU; 13057839a050SYann Gautier uint32_t mask = 0xFU; 13067839a050SYann Gautier 13077839a050SYann Gautier if ((pkcs & BIT(31)) != 0U) { 13087839a050SYann Gautier mask <<= 4; 13097839a050SYann Gautier value <<= 4; 13107839a050SYann Gautier } 13117839a050SYann Gautier 13127839a050SYann Gautier mmio_clrsetbits_32(address, mask, value); 13137839a050SYann Gautier } 13147839a050SYann Gautier 13157839a050SYann Gautier int stm32mp1_clk_init(void) 13167839a050SYann Gautier { 13177839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 13187839a050SYann Gautier uint32_t rcc = priv->base; 13197839a050SYann Gautier unsigned int clksrc[CLKSRC_NB]; 13207839a050SYann Gautier unsigned int clkdiv[CLKDIV_NB]; 13217839a050SYann Gautier unsigned int pllcfg[_PLL_NB][PLLCFG_NB]; 13227839a050SYann Gautier int plloff[_PLL_NB]; 13237839a050SYann Gautier int ret, len; 13247839a050SYann Gautier enum stm32mp1_pll_id i; 13257839a050SYann Gautier bool lse_css = false; 13267839a050SYann Gautier const uint32_t *pkcs_cell; 13277839a050SYann Gautier 13287839a050SYann Gautier /* Check status field to disable security */ 13297839a050SYann Gautier if (!fdt_get_rcc_secure_status()) { 13307839a050SYann Gautier mmio_write_32(rcc + RCC_TZCR, 0); 13317839a050SYann Gautier } 13327839a050SYann Gautier 13337839a050SYann Gautier ret = fdt_rcc_read_uint32_array("st,clksrc", clksrc, 13347839a050SYann Gautier (uint32_t)CLKSRC_NB); 13357839a050SYann Gautier if (ret < 0) { 13367839a050SYann Gautier return -FDT_ERR_NOTFOUND; 13377839a050SYann Gautier } 13387839a050SYann Gautier 13397839a050SYann Gautier ret = fdt_rcc_read_uint32_array("st,clkdiv", clkdiv, 13407839a050SYann Gautier (uint32_t)CLKDIV_NB); 13417839a050SYann Gautier if (ret < 0) { 13427839a050SYann Gautier return -FDT_ERR_NOTFOUND; 13437839a050SYann Gautier } 13447839a050SYann Gautier 13457839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 13467839a050SYann Gautier char name[12]; 13477839a050SYann Gautier 1348*39b6cc66SAntonio Nino Diaz snprintf(name, sizeof(name), "st,pll@%d", i); 13497839a050SYann Gautier plloff[i] = fdt_rcc_subnode_offset(name); 13507839a050SYann Gautier 13517839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 13527839a050SYann Gautier continue; 13537839a050SYann Gautier } 13547839a050SYann Gautier 13557839a050SYann Gautier ret = fdt_read_uint32_array(plloff[i], "cfg", 13567839a050SYann Gautier pllcfg[i], (int)PLLCFG_NB); 13577839a050SYann Gautier if (ret < 0) { 13587839a050SYann Gautier return -FDT_ERR_NOTFOUND; 13597839a050SYann Gautier } 13607839a050SYann Gautier } 13617839a050SYann Gautier 13627839a050SYann Gautier stm32mp1_mco_csg(priv, clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]); 13637839a050SYann Gautier stm32mp1_mco_csg(priv, clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]); 13647839a050SYann Gautier 13657839a050SYann Gautier /* 13667839a050SYann Gautier * Switch ON oscillator found in device-tree. 13677839a050SYann Gautier * Note: HSI already ON after BootROM stage. 13687839a050SYann Gautier */ 13697839a050SYann Gautier if (priv->osc[_LSI] != 0U) { 13707839a050SYann Gautier stm32mp1_lsi_set(rcc, 1); 13717839a050SYann Gautier } 13727839a050SYann Gautier if (priv->osc[_LSE] != 0U) { 13737839a050SYann Gautier bool bypass; 13747839a050SYann Gautier uint32_t lsedrv; 13757839a050SYann Gautier 13767839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 13777839a050SYann Gautier lse_css = fdt_osc_read_bool(_LSE, "st,css"); 13787839a050SYann Gautier lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive", 13797839a050SYann Gautier LSEDRV_MEDIUM_HIGH); 13807839a050SYann Gautier stm32mp1_lse_enable(rcc, bypass, lsedrv); 13817839a050SYann Gautier } 13827839a050SYann Gautier if (priv->osc[_HSE] != 0U) { 13837839a050SYann Gautier bool bypass, css; 13847839a050SYann Gautier 13857839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 13867839a050SYann Gautier css = fdt_osc_read_bool(_LSE, "st,css"); 13877839a050SYann Gautier stm32mp1_hse_enable(rcc, bypass, css); 13887839a050SYann Gautier } 13897839a050SYann Gautier /* 13907839a050SYann Gautier * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR) 13917839a050SYann Gautier * => switch on CSI even if node is not present in device tree 13927839a050SYann Gautier */ 13937839a050SYann Gautier stm32mp1_csi_set(rcc, 1); 13947839a050SYann Gautier 13957839a050SYann Gautier /* Come back to HSI */ 13967839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, CLK_MPU_HSI); 13977839a050SYann Gautier if (ret != 0) { 13987839a050SYann Gautier return ret; 13997839a050SYann Gautier } 14007839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, CLK_AXI_HSI); 14017839a050SYann Gautier if (ret != 0) { 14027839a050SYann Gautier return ret; 14037839a050SYann Gautier } 14047839a050SYann Gautier 14057839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 14067839a050SYann Gautier if (i == _PLL4) 14077839a050SYann Gautier continue; 14087839a050SYann Gautier ret = stm32mp1_pll_stop(priv, i); 14097839a050SYann Gautier if (ret != 0) { 14107839a050SYann Gautier return ret; 14117839a050SYann Gautier } 14127839a050SYann Gautier } 14137839a050SYann Gautier 14147839a050SYann Gautier /* Configure HSIDIV */ 14157839a050SYann Gautier if (priv->osc[_HSI] != 0U) { 14167839a050SYann Gautier ret = stm32mp1_hsidiv(rcc, priv->osc[_HSI]); 14177839a050SYann Gautier if (ret != 0) { 14187839a050SYann Gautier return ret; 14197839a050SYann Gautier } 14207839a050SYann Gautier stm32mp1_stgen_config(priv); 14217839a050SYann Gautier } 14227839a050SYann Gautier 14237839a050SYann Gautier /* Select DIV */ 14247839a050SYann Gautier /* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */ 14257839a050SYann Gautier mmio_write_32(rcc + RCC_MPCKDIVR, 14267839a050SYann Gautier clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK); 14277839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc + RCC_AXIDIVR); 14287839a050SYann Gautier if (ret != 0) { 14297839a050SYann Gautier return ret; 14307839a050SYann Gautier } 14317839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc + RCC_APB4DIVR); 14327839a050SYann Gautier if (ret != 0) { 14337839a050SYann Gautier return ret; 14347839a050SYann Gautier } 14357839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc + RCC_APB5DIVR); 14367839a050SYann Gautier if (ret != 0) { 14377839a050SYann Gautier return ret; 14387839a050SYann Gautier } 14397839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc + RCC_APB1DIVR); 14407839a050SYann Gautier if (ret != 0) { 14417839a050SYann Gautier return ret; 14427839a050SYann Gautier } 14437839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc + RCC_APB2DIVR); 14447839a050SYann Gautier if (ret != 0) { 14457839a050SYann Gautier return ret; 14467839a050SYann Gautier } 14477839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc + RCC_APB3DIVR); 14487839a050SYann Gautier if (ret != 0) { 14497839a050SYann Gautier return ret; 14507839a050SYann Gautier } 14517839a050SYann Gautier 14527839a050SYann Gautier /* No ready bit for RTC */ 14537839a050SYann Gautier mmio_write_32(rcc + RCC_RTCDIVR, 14547839a050SYann Gautier clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK); 14557839a050SYann Gautier 14567839a050SYann Gautier /* Configure PLLs source */ 14577839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_PLL12]); 14587839a050SYann Gautier if (ret != 0) { 14597839a050SYann Gautier return ret; 14607839a050SYann Gautier } 14617839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_PLL3]); 14627839a050SYann Gautier if (ret != 0) { 14637839a050SYann Gautier return ret; 14647839a050SYann Gautier } 14657839a050SYann Gautier 14667839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_PLL4]); 14677839a050SYann Gautier if (ret != 0) { 14687839a050SYann Gautier return ret; 14697839a050SYann Gautier } 14707839a050SYann Gautier 14717839a050SYann Gautier /* Configure and start PLLs */ 14727839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 14737839a050SYann Gautier uint32_t fracv; 14747839a050SYann Gautier uint32_t csg[PLLCSG_NB]; 14757839a050SYann Gautier 14767839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 14777839a050SYann Gautier continue; 14787839a050SYann Gautier } 14797839a050SYann Gautier 14807839a050SYann Gautier fracv = fdt_read_uint32_default(plloff[i], "frac", 0); 14817839a050SYann Gautier 14827839a050SYann Gautier ret = stm32mp1_pll_config(priv, i, pllcfg[i], fracv); 14837839a050SYann Gautier if (ret != 0) { 14847839a050SYann Gautier return ret; 14857839a050SYann Gautier } 14867839a050SYann Gautier ret = fdt_read_uint32_array(plloff[i], "csg", csg, 14877839a050SYann Gautier (uint32_t)PLLCSG_NB); 14887839a050SYann Gautier if (ret == 0) { 14897839a050SYann Gautier stm32mp1_pll_csg(priv, i, csg); 14907839a050SYann Gautier } else if (ret != -FDT_ERR_NOTFOUND) { 14917839a050SYann Gautier return ret; 14927839a050SYann Gautier } 14937839a050SYann Gautier 14947839a050SYann Gautier stm32mp1_pll_start(priv, i); 14957839a050SYann Gautier } 14967839a050SYann Gautier /* Wait and start PLLs ouptut when ready */ 14977839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 14987839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 14997839a050SYann Gautier continue; 15007839a050SYann Gautier } 15017839a050SYann Gautier 15027839a050SYann Gautier ret = stm32mp1_pll_output(priv, i, pllcfg[i][PLLCFG_O]); 15037839a050SYann Gautier if (ret != 0) { 15047839a050SYann Gautier return ret; 15057839a050SYann Gautier } 15067839a050SYann Gautier } 15077839a050SYann Gautier /* Wait LSE ready before to use it */ 15087839a050SYann Gautier if (priv->osc[_LSE] != 0U) { 15097839a050SYann Gautier stm32mp1_lse_wait(rcc); 15107839a050SYann Gautier } 15117839a050SYann Gautier 15127839a050SYann Gautier /* Configure with expected clock source */ 15137839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_MPU]); 15147839a050SYann Gautier if (ret != 0) { 15157839a050SYann Gautier return ret; 15167839a050SYann Gautier } 15177839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_AXI]); 15187839a050SYann Gautier if (ret != 0) { 15197839a050SYann Gautier return ret; 15207839a050SYann Gautier } 15217839a050SYann Gautier stm32mp1_set_rtcsrc(priv, clksrc[CLKSRC_RTC], lse_css); 15227839a050SYann Gautier 15237839a050SYann Gautier /* Configure PKCK */ 15247839a050SYann Gautier pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len); 15257839a050SYann Gautier if (pkcs_cell != NULL) { 15267839a050SYann Gautier bool ckper_disabled = false; 15277839a050SYann Gautier uint32_t j; 15287839a050SYann Gautier 15297839a050SYann Gautier priv->pkcs_usb_value = 0; 15307839a050SYann Gautier 15317839a050SYann Gautier for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) { 15327839a050SYann Gautier uint32_t pkcs = (uint32_t)fdt32_to_cpu(pkcs_cell[j]); 15337839a050SYann Gautier 15347839a050SYann Gautier if (pkcs == (uint32_t)CLK_CKPER_DISABLED) { 15357839a050SYann Gautier ckper_disabled = true; 15367839a050SYann Gautier continue; 15377839a050SYann Gautier } 15387839a050SYann Gautier stm32mp1_pkcs_config(priv, pkcs); 15397839a050SYann Gautier } 15407839a050SYann Gautier 15417839a050SYann Gautier /* 15427839a050SYann Gautier * CKPER is source for some peripheral clocks 15437839a050SYann Gautier * (FMC-NAND / QPSI-NOR) and switching source is allowed 15447839a050SYann Gautier * only if previous clock is still ON 15457839a050SYann Gautier * => deactivated CKPER only after switching clock 15467839a050SYann Gautier */ 15477839a050SYann Gautier if (ckper_disabled) { 15487839a050SYann Gautier stm32mp1_pkcs_config(priv, CLK_CKPER_DISABLED); 15497839a050SYann Gautier } 15507839a050SYann Gautier } 15517839a050SYann Gautier 15527839a050SYann Gautier /* Switch OFF HSI if not found in device-tree */ 15537839a050SYann Gautier if (priv->osc[_HSI] == 0U) { 15547839a050SYann Gautier stm32mp1_hsi_set(rcc, 0); 15557839a050SYann Gautier } 15567839a050SYann Gautier stm32mp1_stgen_config(priv); 15577839a050SYann Gautier 15587839a050SYann Gautier /* Software Self-Refresh mode (SSR) during DDR initilialization */ 15597839a050SYann Gautier mmio_clrsetbits_32(priv->base + RCC_DDRITFCR, 15607839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_MASK, 15617839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SSR << 15627839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SHIFT); 15637839a050SYann Gautier 15647839a050SYann Gautier return 0; 15657839a050SYann Gautier } 15667839a050SYann Gautier 15677839a050SYann Gautier static void stm32mp1_osc_clk_init(const char *name, 15687839a050SYann Gautier struct stm32mp1_clk_priv *priv, 15697839a050SYann Gautier enum stm32mp_osc_id index) 15707839a050SYann Gautier { 15717839a050SYann Gautier uint32_t frequency; 15727839a050SYann Gautier 15737839a050SYann Gautier priv->osc[index] = 0; 15747839a050SYann Gautier 15757839a050SYann Gautier if (fdt_osc_read_freq(name, &frequency) != 0) { 15767839a050SYann Gautier ERROR("%s frequency request failed\n", name); 15777839a050SYann Gautier panic(); 15787839a050SYann Gautier } else { 15797839a050SYann Gautier priv->osc[index] = frequency; 15807839a050SYann Gautier } 15817839a050SYann Gautier } 15827839a050SYann Gautier 15837839a050SYann Gautier static void stm32mp1_osc_init(void) 15847839a050SYann Gautier { 15857839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 15867839a050SYann Gautier enum stm32mp_osc_id i; 15877839a050SYann Gautier 15887839a050SYann Gautier for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) { 15897839a050SYann Gautier stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], priv, i); 15907839a050SYann Gautier } 15917839a050SYann Gautier } 15927839a050SYann Gautier 15937839a050SYann Gautier int stm32mp1_clk_probe(void) 15947839a050SYann Gautier { 15957839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 15967839a050SYann Gautier 15977839a050SYann Gautier priv->base = fdt_rcc_read_addr(); 15987839a050SYann Gautier if (priv->base == 0U) { 15997839a050SYann Gautier return -EINVAL; 16007839a050SYann Gautier } 16017839a050SYann Gautier 16027839a050SYann Gautier priv->data = &stm32mp1_data; 16037839a050SYann Gautier 16047839a050SYann Gautier if ((priv->data->gate == NULL) || (priv->data->sel == NULL) || 16057839a050SYann Gautier (priv->data->pll == NULL)) { 16067839a050SYann Gautier return -EINVAL; 16077839a050SYann Gautier } 16087839a050SYann Gautier 16097839a050SYann Gautier stm32mp1_osc_init(); 16107839a050SYann Gautier 16117839a050SYann Gautier return 0; 16127839a050SYann Gautier } 1613