xref: /rk3399_ARM-atf/drivers/renesas/rzg/qos/G2N/qos_init_g2n_v10.c (revision e9cd36f569dea31b542839d6529994b383c69815)
1*f8ecfd68SLad Prabhakar /*
2*f8ecfd68SLad Prabhakar  * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*f8ecfd68SLad Prabhakar  *
4*f8ecfd68SLad Prabhakar  * SPDX-License-Identifier: BSD-3-Clause
5*f8ecfd68SLad Prabhakar  */
6*f8ecfd68SLad Prabhakar 
7*f8ecfd68SLad Prabhakar #include <stdint.h>
8*f8ecfd68SLad Prabhakar 
9*f8ecfd68SLad Prabhakar #include <common/debug.h>
10*f8ecfd68SLad Prabhakar #include <lib/mmio.h>
11*f8ecfd68SLad Prabhakar 
12*f8ecfd68SLad Prabhakar #include "qos_init_g2n_v10.h"
13*f8ecfd68SLad Prabhakar 
14*f8ecfd68SLad Prabhakar #include "../qos_common.h"
15*f8ecfd68SLad Prabhakar #include "../qos_reg.h"
16*f8ecfd68SLad Prabhakar 
17*f8ecfd68SLad Prabhakar #define RCAR_QOS_VERSION			"rev.0.09"
18*f8ecfd68SLad Prabhakar 
19*f8ecfd68SLad Prabhakar #define REF_ARS_ARBSTOPCYCLE_G2N		(((SL_INIT_SSLOTCLK_G2N) - 5U) << 16U)
20*f8ecfd68SLad Prabhakar 
21*f8ecfd68SLad Prabhakar #define QOSWT_TIME_BANK0			20000000U	/* unit:ns */
22*f8ecfd68SLad Prabhakar 
23*f8ecfd68SLad Prabhakar #define	QOSWT_WTEN_ENABLE			0x1U
24*f8ecfd68SLad Prabhakar 
25*f8ecfd68SLad Prabhakar #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT		3U
26*f8ecfd68SLad Prabhakar #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT		9U
27*f8ecfd68SLad Prabhakar #define QOSWT_WTREF_SLOT0_EN			((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
28*f8ecfd68SLad Prabhakar 						(0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
29*f8ecfd68SLad Prabhakar #define QOSWT_WTREF_SLOT1_EN			QOSWT_WTREF_SLOT0_EN
30*f8ecfd68SLad Prabhakar 
31*f8ecfd68SLad Prabhakar #define QOSWT_WTSET0_REQ_SSLOT0			5U
32*f8ecfd68SLad Prabhakar #define WT_BASE_SUB_SLOT_NUM0			12U
33*f8ecfd68SLad Prabhakar #define QOSWT_WTSET0_PERIOD0_G2N		((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_G2N) - 1U)
34*f8ecfd68SLad Prabhakar #define QOSWT_WTSET0_SSLOT0			(QOSWT_WTSET0_REQ_SSLOT0 - 1U)
35*f8ecfd68SLad Prabhakar #define QOSWT_WTSET0_SLOTSLOT0			(WT_BASE_SUB_SLOT_NUM0 - 1U)
36*f8ecfd68SLad Prabhakar 
37*f8ecfd68SLad Prabhakar #define QOSWT_WTSET1_PERIOD1_G2N		QOSWT_WTSET0_PERIOD0_G2N
38*f8ecfd68SLad Prabhakar #define QOSWT_WTSET1_SSLOT1			QOSWT_WTSET0_SSLOT0
39*f8ecfd68SLad Prabhakar #define QOSWT_WTSET1_SLOTSLOT1			QOSWT_WTSET0_SLOTSLOT0
40*f8ecfd68SLad Prabhakar 
41*f8ecfd68SLad Prabhakar #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
42*f8ecfd68SLad Prabhakar 
43*f8ecfd68SLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
44*f8ecfd68SLad Prabhakar #include "qos_init_g2n_v10_mstat195.h"
45*f8ecfd68SLad Prabhakar #else
46*f8ecfd68SLad Prabhakar #include "qos_init_g2n_v10_mstat390.h"
47*f8ecfd68SLad Prabhakar #endif
48*f8ecfd68SLad Prabhakar 
49*f8ecfd68SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
50*f8ecfd68SLad Prabhakar 
51*f8ecfd68SLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
52*f8ecfd68SLad Prabhakar #include "qos_init_g2n_v10_qoswt195.h"
53*f8ecfd68SLad Prabhakar #else
54*f8ecfd68SLad Prabhakar #include "qos_init_g2n_v10_qoswt390.h"
55*f8ecfd68SLad Prabhakar #endif
56*f8ecfd68SLad Prabhakar 
57*f8ecfd68SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
58*f8ecfd68SLad Prabhakar #endif
59*f8ecfd68SLad Prabhakar 
60*f8ecfd68SLad Prabhakar static const struct rcar_gen3_dbsc_qos_settings g2n_v10_qos[] = {
61*f8ecfd68SLad Prabhakar 	/* BUFCAM settings */
62*f8ecfd68SLad Prabhakar 	{ DBSC_DBCAM0CNF1, 0x00043218U },
63*f8ecfd68SLad Prabhakar 	{ DBSC_DBCAM0CNF2, 0x000000F4U },
64*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHCNT0, 0x000F0037U },
65*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHSZ0, 0x00000001U },
66*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHRW0, 0x22421111U },
67*f8ecfd68SLad Prabhakar 
68*f8ecfd68SLad Prabhakar 	/* DDR3 */
69*f8ecfd68SLad Prabhakar 	{ DBSC_SCFCTST2, 0x012F1123U },
70*f8ecfd68SLad Prabhakar 
71*f8ecfd68SLad Prabhakar 	/* QoS Settings */
72*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS00, 0x00000F00U },
73*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS01, 0x00000B00U },
74*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS02, 0x00000000U },
75*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS03, 0x00000000U },
76*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS40, 0x00000300U },
77*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS41, 0x000002F0U },
78*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS42, 0x00000200U },
79*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS43, 0x00000100U },
80*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS90, 0x00000100U },
81*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS91, 0x000000F0U },
82*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS92, 0x000000A0U },
83*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS93, 0x00000040U },
84*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS130, 0x00000100U },
85*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS131, 0x000000F0U },
86*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS132, 0x000000A0U },
87*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS133, 0x00000040U },
88*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS140, 0x000000C0U },
89*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS141, 0x000000B0U },
90*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS142, 0x00000080U },
91*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS143, 0x00000040U },
92*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS150, 0x00000040U },
93*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS151, 0x00000030U },
94*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS152, 0x00000020U },
95*f8ecfd68SLad Prabhakar 	{ DBSC_DBSCHQOS153, 0x00000010U },
96*f8ecfd68SLad Prabhakar };
97*f8ecfd68SLad Prabhakar 
qos_init_g2n_v10(void)98*f8ecfd68SLad Prabhakar void qos_init_g2n_v10(void)
99*f8ecfd68SLad Prabhakar {
100*f8ecfd68SLad Prabhakar 	rzg_qos_dbsc_setting(g2n_v10_qos, ARRAY_SIZE(g2n_v10_qos), true);
101*f8ecfd68SLad Prabhakar 
102*f8ecfd68SLad Prabhakar 	/* DRAM Split Address mapping */
103*f8ecfd68SLad Prabhakar #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
104*f8ecfd68SLad Prabhakar #if RCAR_LSI == RZ_G2N
105*f8ecfd68SLad Prabhakar #error "Don't set DRAM Split 4ch(G2N)"
106*f8ecfd68SLad Prabhakar #else
107*f8ecfd68SLad Prabhakar 	ERROR("DRAM Split 4ch not supported.(G2N)");
108*f8ecfd68SLad Prabhakar 	panic();
109*f8ecfd68SLad Prabhakar #endif
110*f8ecfd68SLad Prabhakar #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
111*f8ecfd68SLad Prabhakar #if RCAR_LSI == RZ_G2N
112*f8ecfd68SLad Prabhakar #error "Don't set DRAM Split 2ch(G2N)"
113*f8ecfd68SLad Prabhakar #else
114*f8ecfd68SLad Prabhakar 	ERROR("DRAM Split 2ch not supported.(G2N)");
115*f8ecfd68SLad Prabhakar 	panic();
116*f8ecfd68SLad Prabhakar #endif
117*f8ecfd68SLad Prabhakar #else
118*f8ecfd68SLad Prabhakar 	NOTICE("BL2: DRAM Split is OFF\n");
119*f8ecfd68SLad Prabhakar #endif
120*f8ecfd68SLad Prabhakar 
121*f8ecfd68SLad Prabhakar #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
122*f8ecfd68SLad Prabhakar #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
123*f8ecfd68SLad Prabhakar 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
124*f8ecfd68SLad Prabhakar #endif
125*f8ecfd68SLad Prabhakar 
126*f8ecfd68SLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
127*f8ecfd68SLad Prabhakar 	NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
128*f8ecfd68SLad Prabhakar #else
129*f8ecfd68SLad Prabhakar 	NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
130*f8ecfd68SLad Prabhakar #endif
131*f8ecfd68SLad Prabhakar 
132*f8ecfd68SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
133*f8ecfd68SLad Prabhakar 	NOTICE("BL2: Periodic Write DQ Training\n");
134*f8ecfd68SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
135*f8ecfd68SLad Prabhakar 
136*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_RAS, 0x00000028U);
137*f8ecfd68SLad Prabhakar 	mmio_write_64(QOSCTRL_DANN, 0x0402000002020201UL);
138*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_DANT, 0x00100804U);
139*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_FSS, 0x0000000AU);
140*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_INSFC, 0x06330001U);
141*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_EARLYR, 0x00000001U);
142*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_RACNT0, 0x00010003U);
143*f8ecfd68SLad Prabhakar 
144*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT |
145*f8ecfd68SLad Prabhakar 		      SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_G2N);
146*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_G2N);
147*f8ecfd68SLad Prabhakar 
148*f8ecfd68SLad Prabhakar 	uint32_t i;
149*f8ecfd68SLad Prabhakar 
150*f8ecfd68SLad Prabhakar 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
151*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]);
152*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]);
153*f8ecfd68SLad Prabhakar 	}
154*f8ecfd68SLad Prabhakar 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
155*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]);
156*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]);
157*f8ecfd68SLad Prabhakar 	}
158*f8ecfd68SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
159*f8ecfd68SLad Prabhakar 	for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
160*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8U, qoswt_fix[i]);
161*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8U, qoswt_fix[i]);
162*f8ecfd68SLad Prabhakar 	}
163*f8ecfd68SLad Prabhakar 	for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
164*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8U, qoswt_be[i]);
165*f8ecfd68SLad Prabhakar 		mmio_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8U, qoswt_be[i]);
166*f8ecfd68SLad Prabhakar 	}
167*f8ecfd68SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
168*f8ecfd68SLad Prabhakar 
169*f8ecfd68SLad Prabhakar 	/* RT bus Leaf setting */
170*f8ecfd68SLad Prabhakar 	mmio_write_32(RT_ACT0, 0x00000000U);
171*f8ecfd68SLad Prabhakar 	mmio_write_32(RT_ACT1, 0x00000000U);
172*f8ecfd68SLad Prabhakar 
173*f8ecfd68SLad Prabhakar 	/* CCI bus Leaf setting */
174*f8ecfd68SLad Prabhakar 	mmio_write_32(CPU_ACT0, 0x00000003U);
175*f8ecfd68SLad Prabhakar 	mmio_write_32(CPU_ACT1, 0x00000003U);
176*f8ecfd68SLad Prabhakar 
177*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
178*f8ecfd68SLad Prabhakar 
179*f8ecfd68SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
180*f8ecfd68SLad Prabhakar 	/*  re-write training setting */
181*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSWT_WTREF, ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
182*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSWT_WTSET0, ((QOSWT_WTSET0_PERIOD0_G2N << 16) |
183*f8ecfd68SLad Prabhakar 		      (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
184*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSWT_WTSET1, ((QOSWT_WTSET1_PERIOD1_G2N << 16) |
185*f8ecfd68SLad Prabhakar 		      (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
186*f8ecfd68SLad Prabhakar 
187*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
188*f8ecfd68SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
189*f8ecfd68SLad Prabhakar 
190*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_STATQC, 0x00000001U);
191*f8ecfd68SLad Prabhakar #else
192*f8ecfd68SLad Prabhakar 	NOTICE("BL2: QoS is None\n");
193*f8ecfd68SLad Prabhakar 
194*f8ecfd68SLad Prabhakar 	mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
195*f8ecfd68SLad Prabhakar #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
196*f8ecfd68SLad Prabhakar }
197