1*f4db9216SBiju Das /*
2*f4db9216SBiju Das * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*f4db9216SBiju Das *
4*f4db9216SBiju Das * SPDX-License-Identifier: BSD-3-Clause
5*f4db9216SBiju Das */
6*f4db9216SBiju Das
7*f4db9216SBiju Das #include <stdint.h>
8*f4db9216SBiju Das
9*f4db9216SBiju Das #include <common/debug.h>
10*f4db9216SBiju Das #include <lib/mmio.h>
11*f4db9216SBiju Das
12*f4db9216SBiju Das #include "../qos_common.h"
13*f4db9216SBiju Das #include "qos_init_g2m_v30.h"
14*f4db9216SBiju Das #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
15*f4db9216SBiju Das #if RCAR_REF_INT == RCAR_REF_DEFAULT
16*f4db9216SBiju Das #include "qos_init_g2m_v30_mstat195.h"
17*f4db9216SBiju Das #else /* RCAR_REF_INT == RCAR_REF_DEFAULT */
18*f4db9216SBiju Das #include "qos_init_g2m_v30_mstat390.h"
19*f4db9216SBiju Das #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
20*f4db9216SBiju Das #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
21*f4db9216SBiju Das #if RCAR_REF_INT == RCAR_REF_DEFAULT
22*f4db9216SBiju Das #include "qos_init_g2m_v30_qoswt195.h"
23*f4db9216SBiju Das #else /* RCAR_REF_INT == RCAR_REF_DEFAULT */
24*f4db9216SBiju Das #include "qos_init_g2m_v30_qoswt390.h"
25*f4db9216SBiju Das #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
26*f4db9216SBiju Das #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
27*f4db9216SBiju Das #endif /* RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT */
28*f4db9216SBiju Das #include "qos_reg.h"
29*f4db9216SBiju Das
30*f4db9216SBiju Das #define RCAR_QOS_VERSION "rev.0.04"
31*f4db9216SBiju Das
32*f4db9216SBiju Das #define QOSWT_TIME_BANK0 20000000U /* unit:ns */
33*f4db9216SBiju Das
34*f4db9216SBiju Das #define QOSWT_WTEN_ENABLE 0x1U
35*f4db9216SBiju Das
36*f4db9216SBiju Das #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_G2M_30 (SL_INIT_SSLOTCLK_G2M_30 - 0x5U)
37*f4db9216SBiju Das
38*f4db9216SBiju Das #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U
39*f4db9216SBiju Das #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U
40*f4db9216SBiju Das #define QOSWT_WTREF_SLOT0_EN \
41*f4db9216SBiju Das ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
42*f4db9216SBiju Das (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
43*f4db9216SBiju Das #define QOSWT_WTREF_SLOT1_EN \
44*f4db9216SBiju Das ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
45*f4db9216SBiju Das (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
46*f4db9216SBiju Das
47*f4db9216SBiju Das #define QOSWT_WTSET0_REQ_SSLOT0 5U
48*f4db9216SBiju Das #define WT_BASE_SUB_SLOT_NUM0 12U
49*f4db9216SBiju Das #define QOSWT_WTSET0_PERIOD0_G2M_30 \
50*f4db9216SBiju Das ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_G2M_30) - 1U)
51*f4db9216SBiju Das #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
52*f4db9216SBiju Das #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U)
53*f4db9216SBiju Das
54*f4db9216SBiju Das #define QOSWT_WTSET1_PERIOD1_G2M_30 \
55*f4db9216SBiju Das ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_G2M_30) - 1U)
56*f4db9216SBiju Das #define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
57*f4db9216SBiju Das #define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 - 1U)
58*f4db9216SBiju Das
59*f4db9216SBiju Das static const struct rcar_gen3_dbsc_qos_settings g2m_v30_qos[] = {
60*f4db9216SBiju Das /* BUFCAM settings */
61*f4db9216SBiju Das { DBSC_DBCAM0CNF1, 0x00043218U },
62*f4db9216SBiju Das { DBSC_DBCAM0CNF2, 0x000000F4U },
63*f4db9216SBiju Das { DBSC_DBCAM0CNF3, 0x00000000U },
64*f4db9216SBiju Das { DBSC_DBSCHCNT0, 0x000F0037U },
65*f4db9216SBiju Das { DBSC_DBSCHSZ0, 0x00000001U },
66*f4db9216SBiju Das { DBSC_DBSCHRW0, 0x22421111U },
67*f4db9216SBiju Das
68*f4db9216SBiju Das /* DDR3 */
69*f4db9216SBiju Das { DBSC_SCFCTST2, 0x012F1123U },
70*f4db9216SBiju Das
71*f4db9216SBiju Das /* QoS settings */
72*f4db9216SBiju Das { DBSC_DBSCHQOS00, 0x00000F00U },
73*f4db9216SBiju Das { DBSC_DBSCHQOS01, 0x00000B00U },
74*f4db9216SBiju Das { DBSC_DBSCHQOS02, 0x00000000U },
75*f4db9216SBiju Das { DBSC_DBSCHQOS03, 0x00000000U },
76*f4db9216SBiju Das { DBSC_DBSCHQOS40, 0x00000300U },
77*f4db9216SBiju Das { DBSC_DBSCHQOS41, 0x000002F0U },
78*f4db9216SBiju Das { DBSC_DBSCHQOS42, 0x00000200U },
79*f4db9216SBiju Das { DBSC_DBSCHQOS43, 0x00000100U },
80*f4db9216SBiju Das { DBSC_DBSCHQOS90, 0x00000100U },
81*f4db9216SBiju Das { DBSC_DBSCHQOS91, 0x000000F0U },
82*f4db9216SBiju Das { DBSC_DBSCHQOS92, 0x000000A0U },
83*f4db9216SBiju Das { DBSC_DBSCHQOS93, 0x00000040U },
84*f4db9216SBiju Das { DBSC_DBSCHQOS120, 0x00000040U },
85*f4db9216SBiju Das { DBSC_DBSCHQOS121, 0x00000030U },
86*f4db9216SBiju Das { DBSC_DBSCHQOS122, 0x00000020U },
87*f4db9216SBiju Das { DBSC_DBSCHQOS123, 0x00000010U },
88*f4db9216SBiju Das { DBSC_DBSCHQOS130, 0x00000100U },
89*f4db9216SBiju Das { DBSC_DBSCHQOS131, 0x000000F0U },
90*f4db9216SBiju Das { DBSC_DBSCHQOS132, 0x000000A0U },
91*f4db9216SBiju Das { DBSC_DBSCHQOS133, 0x00000040U },
92*f4db9216SBiju Das { DBSC_DBSCHQOS140, 0x000000C0U },
93*f4db9216SBiju Das { DBSC_DBSCHQOS141, 0x000000B0U },
94*f4db9216SBiju Das { DBSC_DBSCHQOS142, 0x00000080U },
95*f4db9216SBiju Das { DBSC_DBSCHQOS143, 0x00000040U },
96*f4db9216SBiju Das { DBSC_DBSCHQOS150, 0x00000040U },
97*f4db9216SBiju Das { DBSC_DBSCHQOS151, 0x00000030U },
98*f4db9216SBiju Das { DBSC_DBSCHQOS152, 0x00000020U },
99*f4db9216SBiju Das { DBSC_DBSCHQOS153, 0x00000010U },
100*f4db9216SBiju Das };
101*f4db9216SBiju Das
qos_init_g2m_v30(void)102*f4db9216SBiju Das void qos_init_g2m_v30(void)
103*f4db9216SBiju Das {
104*f4db9216SBiju Das uint32_t i;
105*f4db9216SBiju Das
106*f4db9216SBiju Das rzg_qos_dbsc_setting(g2m_v30_qos, ARRAY_SIZE(g2m_v30_qos), true);
107*f4db9216SBiju Das
108*f4db9216SBiju Das /* DRAM Split Address mapping */
109*f4db9216SBiju Das #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
110*f4db9216SBiju Das #if RCAR_LSI == RZ_G2M
111*f4db9216SBiju Das #error "Don't set DRAM Split 4ch(G2M)"
112*f4db9216SBiju Das #else /* RCAR_LSI == RZ_G2M */
113*f4db9216SBiju Das ERROR("DRAM Split 4ch not supported.(G2M)");
114*f4db9216SBiju Das panic();
115*f4db9216SBiju Das #endif /* RCAR_LSI == RZ_G2M */
116*f4db9216SBiju Das #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
117*f4db9216SBiju Das (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
118*f4db9216SBiju Das NOTICE("BL2: DRAM Split is 2ch\n");
119*f4db9216SBiju Das mmio_write_32(AXI_ADSPLCR0, 0x00000000U);
120*f4db9216SBiju Das mmio_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT |
121*f4db9216SBiju Das ADSPLCR0_SPLITSEL(0xFFU) | ADSPLCR0_AREA(0x1DU) |
122*f4db9216SBiju Das ADSPLCR0_SWP);
123*f4db9216SBiju Das mmio_write_32(AXI_ADSPLCR2, 0x00001004U);
124*f4db9216SBiju Das mmio_write_32(AXI_ADSPLCR3, 0x00000000U);
125*f4db9216SBiju Das #else /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */
126*f4db9216SBiju Das NOTICE("BL2: DRAM Split is OFF\n");
127*f4db9216SBiju Das #endif /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */
128*f4db9216SBiju Das
129*f4db9216SBiju Das #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
130*f4db9216SBiju Das #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
131*f4db9216SBiju Das NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
132*f4db9216SBiju Das #endif
133*f4db9216SBiju Das
134*f4db9216SBiju Das #if RCAR_REF_INT == RCAR_REF_DEFAULT
135*f4db9216SBiju Das NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
136*f4db9216SBiju Das #else /* RCAR_REF_INT == RCAR_REF_DEFAULT */
137*f4db9216SBiju Das NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
138*f4db9216SBiju Das #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
139*f4db9216SBiju Das
140*f4db9216SBiju Das #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
141*f4db9216SBiju Das NOTICE("BL2: Periodic Write DQ Training\n");
142*f4db9216SBiju Das #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
143*f4db9216SBiju Das
144*f4db9216SBiju Das mmio_write_32(QOSCTRL_RAS, 0x00000044U);
145*f4db9216SBiju Das mmio_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
146*f4db9216SBiju Das mmio_write_32(QOSCTRL_DANT, 0x0020100AU);
147*f4db9216SBiju Das mmio_write_32(QOSCTRL_FSS, 0x0000000AU);
148*f4db9216SBiju Das mmio_write_32(QOSCTRL_INSFC, 0x06330001U);
149*f4db9216SBiju Das mmio_write_32(QOSCTRL_EARLYR, 0x00000001U);
150*f4db9216SBiju Das mmio_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
151*f4db9216SBiju Das
152*f4db9216SBiju Das /* GPU Boost Mode */
153*f4db9216SBiju Das mmio_write_32(QOSCTRL_STATGEN0, 0x00000001U);
154*f4db9216SBiju Das
155*f4db9216SBiju Das mmio_write_32(QOSCTRL_SL_INIT,
156*f4db9216SBiju Das SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
157*f4db9216SBiju Das SL_INIT_SSLOTCLK_G2M_30);
158*f4db9216SBiju Das mmio_write_32(QOSCTRL_REF_ARS,
159*f4db9216SBiju Das QOSCTRL_REF_ARS_ARBSTOPCYCLE_G2M_30 << 16);
160*f4db9216SBiju Das
161*f4db9216SBiju Das for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
162*f4db9216SBiju Das mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]);
163*f4db9216SBiju Das mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]);
164*f4db9216SBiju Das }
165*f4db9216SBiju Das for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
166*f4db9216SBiju Das mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]);
167*f4db9216SBiju Das mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]);
168*f4db9216SBiju Das }
169*f4db9216SBiju Das #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
170*f4db9216SBiju Das for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
171*f4db9216SBiju Das mmio_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8U, qoswt_fix[i]);
172*f4db9216SBiju Das mmio_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8U, qoswt_fix[i]);
173*f4db9216SBiju Das }
174*f4db9216SBiju Das for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
175*f4db9216SBiju Das mmio_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8U, qoswt_be[i]);
176*f4db9216SBiju Das mmio_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8U, qoswt_be[i]);
177*f4db9216SBiju Das }
178*f4db9216SBiju Das #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
179*f4db9216SBiju Das
180*f4db9216SBiju Das /* RT bus Leaf setting */
181*f4db9216SBiju Das mmio_write_32(RT_ACT0, 0x00000000U);
182*f4db9216SBiju Das mmio_write_32(RT_ACT1, 0x00000000U);
183*f4db9216SBiju Das
184*f4db9216SBiju Das /* CCI bus Leaf setting */
185*f4db9216SBiju Das mmio_write_32(CPU_ACT0, 0x00000003U);
186*f4db9216SBiju Das mmio_write_32(CPU_ACT1, 0x00000003U);
187*f4db9216SBiju Das mmio_write_32(CPU_ACT2, 0x00000003U);
188*f4db9216SBiju Das mmio_write_32(CPU_ACT3, 0x00000003U);
189*f4db9216SBiju Das
190*f4db9216SBiju Das mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
191*f4db9216SBiju Das
192*f4db9216SBiju Das #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
193*f4db9216SBiju Das /* re-write training setting */
194*f4db9216SBiju Das mmio_write_32(QOSWT_WTREF,
195*f4db9216SBiju Das (QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN);
196*f4db9216SBiju Das mmio_write_32(QOSWT_WTSET0, (QOSWT_WTSET0_PERIOD0_G2M_30 << 16) |
197*f4db9216SBiju Das (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0);
198*f4db9216SBiju Das mmio_write_32(QOSWT_WTSET1, (QOSWT_WTSET1_PERIOD1_G2M_30 << 16) |
199*f4db9216SBiju Das (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1);
200*f4db9216SBiju Das
201*f4db9216SBiju Das mmio_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
202*f4db9216SBiju Das #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
203*f4db9216SBiju Das
204*f4db9216SBiju Das mmio_write_32(QOSCTRL_STATQC, 0x00000001U);
205*f4db9216SBiju Das #else /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
206*f4db9216SBiju Das NOTICE("BL2: QoS is None\n");
207*f4db9216SBiju Das
208*f4db9216SBiju Das mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
209*f4db9216SBiju Das #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
210*f4db9216SBiju Das }
211