xref: /rk3399_ARM-atf/drivers/renesas/rzg/qos/G2M/qos_init_g2m_v10.c (revision 6047a10538810086f7f13b15fcdbff4b5b40180c)
1*f4db9216SBiju Das /*
2*f4db9216SBiju Das  * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*f4db9216SBiju Das  *
4*f4db9216SBiju Das  * SPDX-License-Identifier: BSD-3-Clause
5*f4db9216SBiju Das  */
6*f4db9216SBiju Das 
7*f4db9216SBiju Das #include <stdint.h>
8*f4db9216SBiju Das 
9*f4db9216SBiju Das #include <common/debug.h>
10*f4db9216SBiju Das #include <lib/mmio.h>
11*f4db9216SBiju Das 
12*f4db9216SBiju Das #include "../qos_common.h"
13*f4db9216SBiju Das #include "qos_init_g2m_v10.h"
14*f4db9216SBiju Das #include "qos_init_g2m_v10_mstat.h"
15*f4db9216SBiju Das #include "qos_reg.h"
16*f4db9216SBiju Das 
17*f4db9216SBiju Das #define RCAR_QOS_VERSION	"rev.0.19"
18*f4db9216SBiju Das 
19*f4db9216SBiju Das static const struct rcar_gen3_dbsc_qos_settings g2m_v10_qos[] = {
20*f4db9216SBiju Das 	/* BUFCAM settings */
21*f4db9216SBiju Das 	/* DBSC_DBCAM0CNF0 not set */
22*f4db9216SBiju Das 	{ DBSC_DBCAM0CNF1, 0x00043218U },
23*f4db9216SBiju Das 	{ DBSC_DBCAM0CNF2, 0x000000F4U },
24*f4db9216SBiju Das 	{ DBSC_DBCAM0CNF3, 0x00000000U },
25*f4db9216SBiju Das 	{ DBSC_DBSCHCNT0, 0x080F0037U },
26*f4db9216SBiju Das 	/* DBSC_DBSCHCNT1 not set */
27*f4db9216SBiju Das 	{ DBSC_DBSCHSZ0, 0x00000001U },
28*f4db9216SBiju Das 	{ DBSC_DBSCHRW0, 0x22421111U },
29*f4db9216SBiju Das 
30*f4db9216SBiju Das 	/* DDR3 */
31*f4db9216SBiju Das 	{ DBSC_SCFCTST2, 0x012F1123U },
32*f4db9216SBiju Das 
33*f4db9216SBiju Das 	/* QoS Settings */
34*f4db9216SBiju Das 	{ DBSC_DBSCHQOS00, 0x00000F00U },
35*f4db9216SBiju Das 	{ DBSC_DBSCHQOS01, 0x00000B00U },
36*f4db9216SBiju Das 	{ DBSC_DBSCHQOS02, 0x00000000U },
37*f4db9216SBiju Das 	{ DBSC_DBSCHQOS03, 0x00000000U },
38*f4db9216SBiju Das 	{ DBSC_DBSCHQOS40, 0x00000300U },
39*f4db9216SBiju Das 	{ DBSC_DBSCHQOS41, 0x000002F0U },
40*f4db9216SBiju Das 	{ DBSC_DBSCHQOS42, 0x00000200U },
41*f4db9216SBiju Das 	{ DBSC_DBSCHQOS43, 0x00000100U },
42*f4db9216SBiju Das 	{ DBSC_DBSCHQOS90, 0x00000300U },
43*f4db9216SBiju Das 	{ DBSC_DBSCHQOS91, 0x000002F0U },
44*f4db9216SBiju Das 	{ DBSC_DBSCHQOS92, 0x00000200U },
45*f4db9216SBiju Das 	{ DBSC_DBSCHQOS93, 0x00000100U },
46*f4db9216SBiju Das 	{ DBSC_DBSCHQOS130, 0x00000100U },
47*f4db9216SBiju Das 	{ DBSC_DBSCHQOS131, 0x000000F0U },
48*f4db9216SBiju Das 	{ DBSC_DBSCHQOS132, 0x000000A0U },
49*f4db9216SBiju Das 	{ DBSC_DBSCHQOS133, 0x00000040U },
50*f4db9216SBiju Das 	{ DBSC_DBSCHQOS140, 0x000000C0U },
51*f4db9216SBiju Das 	{ DBSC_DBSCHQOS141, 0x000000B0U },
52*f4db9216SBiju Das 	{ DBSC_DBSCHQOS142, 0x00000080U },
53*f4db9216SBiju Das 	{ DBSC_DBSCHQOS143, 0x00000040U },
54*f4db9216SBiju Das 	{ DBSC_DBSCHQOS150, 0x00000040U },
55*f4db9216SBiju Das 	{ DBSC_DBSCHQOS151, 0x00000030U },
56*f4db9216SBiju Das 	{ DBSC_DBSCHQOS152, 0x00000020U },
57*f4db9216SBiju Das 	{ DBSC_DBSCHQOS153, 0x00000010U },
58*f4db9216SBiju Das };
59*f4db9216SBiju Das 
qos_init_g2m_v10(void)60*f4db9216SBiju Das void qos_init_g2m_v10(void)
61*f4db9216SBiju Das {
62*f4db9216SBiju Das 	rzg_qos_dbsc_setting(g2m_v10_qos, ARRAY_SIZE(g2m_v10_qos), false);
63*f4db9216SBiju Das 
64*f4db9216SBiju Das 	/* DRAM split address mapping */
65*f4db9216SBiju Das #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
66*f4db9216SBiju Das #if RCAR_LSI == RZ_G2M
67*f4db9216SBiju Das #error "Don't set DRAM Split 4ch(G2M)"
68*f4db9216SBiju Das #else /* RCAR_LSI == RZ_G2M */
69*f4db9216SBiju Das 	ERROR("DRAM Split 4ch not supported.(G2M)");
70*f4db9216SBiju Das 	panic();
71*f4db9216SBiju Das #endif /* RCAR_LSI == RZ_G2M */
72*f4db9216SBiju Das #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
73*f4db9216SBiju Das 	(RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
74*f4db9216SBiju Das 	NOTICE("BL2: DRAM Split is 2ch\n");
75*f4db9216SBiju Das 	mmio_write_32(AXI_ADSPLCR0, 0x00000000U);
76*f4db9216SBiju Das 	mmio_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT |
77*f4db9216SBiju Das 		      ADSPLCR0_SPLITSEL(0xFFU) | ADSPLCR0_AREA(0x1CU) |
78*f4db9216SBiju Das 		      ADSPLCR0_SWP);
79*f4db9216SBiju Das 	mmio_write_32(AXI_ADSPLCR2, 0x089A0000U);
80*f4db9216SBiju Das 	mmio_write_32(AXI_ADSPLCR3, 0x00000000U);
81*f4db9216SBiju Das #else /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */
82*f4db9216SBiju Das 	NOTICE("BL2: DRAM Split is OFF\n");
83*f4db9216SBiju Das #endif /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */
84*f4db9216SBiju Das 
85*f4db9216SBiju Das #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
86*f4db9216SBiju Das #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
87*f4db9216SBiju Das 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
88*f4db9216SBiju Das #endif
89*f4db9216SBiju Das 
90*f4db9216SBiju Das 	/* Resource Alloc setting */
91*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_RAS, 0x00000028U);
92*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_FIXTH, 0x000F0005U);
93*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_REGGD, 0x00000000U);
94*f4db9216SBiju Das 	mmio_write_64(QOSCTRL_DANN, 0x0101010102020201UL);
95*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_DANT, 0x00100804U);
96*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_EC, 0x00000000U);
97*f4db9216SBiju Das 	mmio_write_64(QOSCTRL_EMS, 0x0000000000000000UL);
98*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_FSS, 0x000003e8U);
99*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_INSFC, 0xC7840001U);
100*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_BERR, 0x00000000U);
101*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_RACNT0, 0x00000000U);
102*f4db9216SBiju Das 
103*f4db9216SBiju Das 	/* QOSBW setting */
104*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
105*f4db9216SBiju Das 		      SL_INIT_SSLOTCLK);
106*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_REF_ARS, 0x00330000U);
107*f4db9216SBiju Das 
108*f4db9216SBiju Das 	/* QOSBW SRAM setting */
109*f4db9216SBiju Das 	uint32_t i;
110*f4db9216SBiju Das 
111*f4db9216SBiju Das 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
112*f4db9216SBiju Das 		mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]);
113*f4db9216SBiju Das 		mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]);
114*f4db9216SBiju Das 	}
115*f4db9216SBiju Das 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
116*f4db9216SBiju Das 		mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]);
117*f4db9216SBiju Das 		mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]);
118*f4db9216SBiju Das 	}
119*f4db9216SBiju Das 
120*f4db9216SBiju Das 	/* 3DG bus Leaf setting */
121*f4db9216SBiju Das 	mmio_write_32(0xFD820808U, 0x00001234U);
122*f4db9216SBiju Das 	mmio_write_32(0xFD820800U, 0x00000006U);
123*f4db9216SBiju Das 	mmio_write_32(0xFD821800U, 0x00000006U);
124*f4db9216SBiju Das 	mmio_write_32(0xFD822800U, 0x00000006U);
125*f4db9216SBiju Das 	mmio_write_32(0xFD823800U, 0x00000006U);
126*f4db9216SBiju Das 	mmio_write_32(0xFD824800U, 0x00000006U);
127*f4db9216SBiju Das 	mmio_write_32(0xFD825800U, 0x00000006U);
128*f4db9216SBiju Das 	mmio_write_32(0xFD826800U, 0x00000006U);
129*f4db9216SBiju Das 	mmio_write_32(0xFD827800U, 0x00000006U);
130*f4db9216SBiju Das 
131*f4db9216SBiju Das 	/* RT bus Leaf setting */
132*f4db9216SBiju Das 	mmio_write_32(0xFFC50800U, 0x00000000U);
133*f4db9216SBiju Das 	mmio_write_32(0xFFC51800U, 0x00000000U);
134*f4db9216SBiju Das 
135*f4db9216SBiju Das 	/* Resource Alloc start */
136*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
137*f4db9216SBiju Das 
138*f4db9216SBiju Das 	/* QOSBW start */
139*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_STATQC, 0x00000001U);
140*f4db9216SBiju Das #else /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
141*f4db9216SBiju Das 	NOTICE("BL2: QoS is None\n");
142*f4db9216SBiju Das 
143*f4db9216SBiju Das 	/* Resource Alloc setting */
144*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_EC, 0x00000000U);
145*f4db9216SBiju Das 	/* Resource Alloc start */
146*f4db9216SBiju Das 	mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
147*f4db9216SBiju Das #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
148*f4db9216SBiju Das }
149