1*86c3cc30SLad Prabhakar /*
2*86c3cc30SLad Prabhakar * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*86c3cc30SLad Prabhakar *
4*86c3cc30SLad Prabhakar * SPDX-License-Identifier: BSD-3-Clause
5*86c3cc30SLad Prabhakar */
6*86c3cc30SLad Prabhakar
7*86c3cc30SLad Prabhakar #include <stdint.h>
8*86c3cc30SLad Prabhakar
9*86c3cc30SLad Prabhakar #include <common/debug.h>
10*86c3cc30SLad Prabhakar #include <lib/mmio.h>
11*86c3cc30SLad Prabhakar
12*86c3cc30SLad Prabhakar #include "qos_init_g2h_v30.h"
13*86c3cc30SLad Prabhakar #include "../qos_common.h"
14*86c3cc30SLad Prabhakar #include "../qos_reg.h"
15*86c3cc30SLad Prabhakar
16*86c3cc30SLad Prabhakar #define RCAR_QOS_VERSION "rev.0.07"
17*86c3cc30SLad Prabhakar
18*86c3cc30SLad Prabhakar #define QOSWT_TIME_BANK0 20000000U /* unit:ns */
19*86c3cc30SLad Prabhakar #define QOSWT_WTEN_ENABLE 0x1U
20*86c3cc30SLad Prabhakar
21*86c3cc30SLad Prabhakar #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_G2H (SL_INIT_SSLOTCLK_G2H - 0x5U)
22*86c3cc30SLad Prabhakar
23*86c3cc30SLad Prabhakar #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U
24*86c3cc30SLad Prabhakar #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U
25*86c3cc30SLad Prabhakar #define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
26*86c3cc30SLad Prabhakar (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
27*86c3cc30SLad Prabhakar #define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
28*86c3cc30SLad Prabhakar (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
29*86c3cc30SLad Prabhakar
30*86c3cc30SLad Prabhakar #define QOSWT_WTSET0_REQ_SSLOT0 5U
31*86c3cc30SLad Prabhakar #define WT_BASE_SUB_SLOT_NUM0 12U
32*86c3cc30SLad Prabhakar #define QOSWT_WTSET0_PERIOD0_G2H ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_G2H) - 1U)
33*86c3cc30SLad Prabhakar #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
34*86c3cc30SLad Prabhakar #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U)
35*86c3cc30SLad Prabhakar
36*86c3cc30SLad Prabhakar #define QOSWT_WTSET1_PERIOD1_G2H (QOSWT_WTSET0_PERIOD0_G2H)
37*86c3cc30SLad Prabhakar #define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_SSLOT0)
38*86c3cc30SLad Prabhakar #define QOSWT_WTSET1_SLOTSLOT1 (QOSWT_WTSET0_SLOTSLOT0)
39*86c3cc30SLad Prabhakar
40*86c3cc30SLad Prabhakar #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
41*86c3cc30SLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
42*86c3cc30SLad Prabhakar #include "qos_init_g2h_mstat195.h"
43*86c3cc30SLad Prabhakar #else
44*86c3cc30SLad Prabhakar #include "qos_init_g2h_mstat390.h"
45*86c3cc30SLad Prabhakar #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
46*86c3cc30SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
47*86c3cc30SLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
48*86c3cc30SLad Prabhakar #include "qos_init_g2h_qoswt195.h"
49*86c3cc30SLad Prabhakar #else
50*86c3cc30SLad Prabhakar #include "qos_init_g2h_qoswt390.h"
51*86c3cc30SLad Prabhakar #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
52*86c3cc30SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
53*86c3cc30SLad Prabhakar #endif /* RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT */
54*86c3cc30SLad Prabhakar
55*86c3cc30SLad Prabhakar static const struct rcar_gen3_dbsc_qos_settings g2h_v30_qos[] = {
56*86c3cc30SLad Prabhakar /* BUFCAM settings */
57*86c3cc30SLad Prabhakar { DBSC_DBCAM0CNF1, 0x00043218U },
58*86c3cc30SLad Prabhakar { DBSC_DBCAM0CNF2, 0x000000F4U },
59*86c3cc30SLad Prabhakar { DBSC_DBCAM0CNF3, 0x00000000U },
60*86c3cc30SLad Prabhakar { DBSC_DBSCHCNT0, 0x000F0037U },
61*86c3cc30SLad Prabhakar { DBSC_DBSCHSZ0, 0x00000001U },
62*86c3cc30SLad Prabhakar { DBSC_DBSCHRW0, 0x22421111U },
63*86c3cc30SLad Prabhakar
64*86c3cc30SLad Prabhakar /* DDR3 */
65*86c3cc30SLad Prabhakar { DBSC_SCFCTST2, 0x012F1123U },
66*86c3cc30SLad Prabhakar
67*86c3cc30SLad Prabhakar /* QoS Settings */
68*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS00, 0x00000F00U },
69*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS01, 0x00000B00U },
70*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS02, 0x00000000U },
71*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS03, 0x00000000U },
72*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS40, 0x00000300U },
73*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS41, 0x000002F0U },
74*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS42, 0x00000200U },
75*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS43, 0x00000100U },
76*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS90, 0x00000100U },
77*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS91, 0x000000F0U },
78*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS92, 0x000000A0U },
79*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS93, 0x00000040U },
80*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS120, 0x00000040U },
81*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS121, 0x00000030U },
82*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS122, 0x00000020U },
83*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS123, 0x00000010U },
84*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS130, 0x00000100U },
85*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS131, 0x000000F0U },
86*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS132, 0x000000A0U },
87*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS133, 0x00000040U },
88*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS140, 0x000000C0U },
89*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS141, 0x000000B0U },
90*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS142, 0x00000080U },
91*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS143, 0x00000040U },
92*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS150, 0x00000040U },
93*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS151, 0x00000030U },
94*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS152, 0x00000020U },
95*86c3cc30SLad Prabhakar { DBSC_DBSCHQOS153, 0x00000010U },
96*86c3cc30SLad Prabhakar };
97*86c3cc30SLad Prabhakar
qos_init_g2h_v30(void)98*86c3cc30SLad Prabhakar void qos_init_g2h_v30(void)
99*86c3cc30SLad Prabhakar {
100*86c3cc30SLad Prabhakar unsigned int split_area;
101*86c3cc30SLad Prabhakar
102*86c3cc30SLad Prabhakar rzg_qos_dbsc_setting(g2h_v30_qos, ARRAY_SIZE(g2h_v30_qos), true);
103*86c3cc30SLad Prabhakar
104*86c3cc30SLad Prabhakar /* use 1(2GB) for RCAR_DRAM_LPDDR4_MEMCONF for G2H */
105*86c3cc30SLad Prabhakar split_area = 0x1CU;
106*86c3cc30SLad Prabhakar
107*86c3cc30SLad Prabhakar /* DRAM split address mapping */
108*86c3cc30SLad Prabhakar #if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH)
109*86c3cc30SLad Prabhakar #if RCAR_LSI == RZ_G2H
110*86c3cc30SLad Prabhakar #error "Don't set DRAM Split 4ch(G2H)"
111*86c3cc30SLad Prabhakar #else /* RCAR_LSI == RZ_G2H */
112*86c3cc30SLad Prabhakar ERROR("DRAM split 4ch not supported.(G2H)");
113*86c3cc30SLad Prabhakar panic();
114*86c3cc30SLad Prabhakar #endif /* RCAR_LSI == RZ_G2H */
115*86c3cc30SLad Prabhakar #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
116*86c3cc30SLad Prabhakar (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
117*86c3cc30SLad Prabhakar NOTICE("BL2: DRAM Split is 2ch(DDR %x)\n", (int)qos_init_ddr_phyvalid);
118*86c3cc30SLad Prabhakar
119*86c3cc30SLad Prabhakar mmio_write_32(AXI_ADSPLCR0, ADSPLCR0_AREA(split_area));
120*86c3cc30SLad Prabhakar mmio_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT |
121*86c3cc30SLad Prabhakar ADSPLCR0_SPLITSEL(0xFFU) | ADSPLCR0_AREA(split_area) |
122*86c3cc30SLad Prabhakar ADSPLCR0_SWP);
123*86c3cc30SLad Prabhakar mmio_write_32(AXI_ADSPLCR2, 0x00001004U);
124*86c3cc30SLad Prabhakar mmio_write_32(AXI_ADSPLCR3, 0x00000000U);
125*86c3cc30SLad Prabhakar #else /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */
126*86c3cc30SLad Prabhakar mmio_write_32(AXI_ADSPLCR0, ADSPLCR0_AREA(split_area));
127*86c3cc30SLad Prabhakar NOTICE("BL2: DRAM Split is OFF(DDR %x)\n", (int)qos_init_ddr_phyvalid);
128*86c3cc30SLad Prabhakar #endif /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */
129*86c3cc30SLad Prabhakar
130*86c3cc30SLad Prabhakar #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
131*86c3cc30SLad Prabhakar #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
132*86c3cc30SLad Prabhakar NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
133*86c3cc30SLad Prabhakar #endif
134*86c3cc30SLad Prabhakar
135*86c3cc30SLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
136*86c3cc30SLad Prabhakar NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
137*86c3cc30SLad Prabhakar #else
138*86c3cc30SLad Prabhakar NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
139*86c3cc30SLad Prabhakar #endif
140*86c3cc30SLad Prabhakar
141*86c3cc30SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
142*86c3cc30SLad Prabhakar NOTICE("BL2: Periodic Write DQ Training\n");
143*86c3cc30SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
144*86c3cc30SLad Prabhakar
145*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_RAS, 0x00000044U);
146*86c3cc30SLad Prabhakar mmio_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
147*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_DANT, 0x0020100AU);
148*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_FSS, 0x0000000AU);
149*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_INSFC, 0x06330001U);
150*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_RACNT0, 0x00010003U);
151*86c3cc30SLad Prabhakar
152*86c3cc30SLad Prabhakar /* GPU Boost Mode */
153*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_STATGEN0, 0x00000001U);
154*86c3cc30SLad Prabhakar
155*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT |
156*86c3cc30SLad Prabhakar SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_G2H);
157*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_REF_ARS, ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_G2H << 16)));
158*86c3cc30SLad Prabhakar
159*86c3cc30SLad Prabhakar uint32_t i;
160*86c3cc30SLad Prabhakar
161*86c3cc30SLad Prabhakar for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
162*86c3cc30SLad Prabhakar mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]);
163*86c3cc30SLad Prabhakar mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]);
164*86c3cc30SLad Prabhakar }
165*86c3cc30SLad Prabhakar for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
166*86c3cc30SLad Prabhakar mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]);
167*86c3cc30SLad Prabhakar mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]);
168*86c3cc30SLad Prabhakar }
169*86c3cc30SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
170*86c3cc30SLad Prabhakar for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
171*86c3cc30SLad Prabhakar mmio_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8U, qoswt_fix[i]);
172*86c3cc30SLad Prabhakar mmio_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8U, qoswt_fix[i]);
173*86c3cc30SLad Prabhakar }
174*86c3cc30SLad Prabhakar for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
175*86c3cc30SLad Prabhakar mmio_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8U, qoswt_be[i]);
176*86c3cc30SLad Prabhakar mmio_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8U, qoswt_be[i]);
177*86c3cc30SLad Prabhakar }
178*86c3cc30SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
179*86c3cc30SLad Prabhakar
180*86c3cc30SLad Prabhakar /* AXI setting */
181*86c3cc30SLad Prabhakar mmio_write_32(AXI_MMCR, 0x00010008U);
182*86c3cc30SLad Prabhakar mmio_write_32(AXI_TR3CR, 0x00010000U);
183*86c3cc30SLad Prabhakar mmio_write_32(AXI_TR4CR, 0x00010000U);
184*86c3cc30SLad Prabhakar
185*86c3cc30SLad Prabhakar /* RT bus Leaf setting */
186*86c3cc30SLad Prabhakar mmio_write_32(RT_ACT0, 0x00000000U);
187*86c3cc30SLad Prabhakar mmio_write_32(RT_ACT1, 0x00000000U);
188*86c3cc30SLad Prabhakar
189*86c3cc30SLad Prabhakar /* CCI bus Leaf setting */
190*86c3cc30SLad Prabhakar mmio_write_32(CPU_ACT0, 0x00000003U);
191*86c3cc30SLad Prabhakar mmio_write_32(CPU_ACT1, 0x00000003U);
192*86c3cc30SLad Prabhakar mmio_write_32(CPU_ACT2, 0x00000003U);
193*86c3cc30SLad Prabhakar mmio_write_32(CPU_ACT3, 0x00000003U);
194*86c3cc30SLad Prabhakar
195*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
196*86c3cc30SLad Prabhakar
197*86c3cc30SLad Prabhakar #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
198*86c3cc30SLad Prabhakar /* re-write training setting */
199*86c3cc30SLad Prabhakar mmio_write_32(QOSWT_WTREF,
200*86c3cc30SLad Prabhakar ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
201*86c3cc30SLad Prabhakar mmio_write_32(QOSWT_WTSET0,
202*86c3cc30SLad Prabhakar ((QOSWT_WTSET0_PERIOD0_G2H << 16) |
203*86c3cc30SLad Prabhakar (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
204*86c3cc30SLad Prabhakar mmio_write_32(QOSWT_WTSET1,
205*86c3cc30SLad Prabhakar ((QOSWT_WTSET1_PERIOD1_G2H << 16) |
206*86c3cc30SLad Prabhakar (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
207*86c3cc30SLad Prabhakar
208*86c3cc30SLad Prabhakar mmio_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
209*86c3cc30SLad Prabhakar #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
210*86c3cc30SLad Prabhakar
211*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_STATQC, 0x00000001U);
212*86c3cc30SLad Prabhakar #else
213*86c3cc30SLad Prabhakar NOTICE("BL2: QoS is None\n");
214*86c3cc30SLad Prabhakar
215*86c3cc30SLad Prabhakar mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
216*86c3cc30SLad Prabhakar #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
217*86c3cc30SLad Prabhakar }
218