1*05cc21deSLad Prabhakar /*
2*05cc21deSLad Prabhakar * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*05cc21deSLad Prabhakar *
4*05cc21deSLad Prabhakar * SPDX-License-Identifier: BSD-3-Clause
5*05cc21deSLad Prabhakar */
6*05cc21deSLad Prabhakar
7*05cc21deSLad Prabhakar #include <stdint.h>
8*05cc21deSLad Prabhakar
9*05cc21deSLad Prabhakar #include <common/debug.h>
10*05cc21deSLad Prabhakar #include <lib/mmio.h>
11*05cc21deSLad Prabhakar
12*05cc21deSLad Prabhakar #include "qos_init_g2e_v10.h"
13*05cc21deSLad Prabhakar #include "../qos_common.h"
14*05cc21deSLad Prabhakar #include "../qos_reg.h"
15*05cc21deSLad Prabhakar
16*05cc21deSLad Prabhakar #define RCAR_QOS_VERSION "rev.0.05"
17*05cc21deSLad Prabhakar
18*05cc21deSLad Prabhakar #define REF_ARS_ARBSTOPCYCLE_G2E (((SL_INIT_SSLOTCLK_G2E) - 5U) << 16U)
19*05cc21deSLad Prabhakar
20*05cc21deSLad Prabhakar #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
21*05cc21deSLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
22*05cc21deSLad Prabhakar #include "qos_init_g2e_v10_mstat390.h"
23*05cc21deSLad Prabhakar #else
24*05cc21deSLad Prabhakar #include "qos_init_g2e_v10_mstat780.h"
25*05cc21deSLad Prabhakar #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
26*05cc21deSLad Prabhakar #endif /* RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT */
27*05cc21deSLad Prabhakar
28*05cc21deSLad Prabhakar static const struct rcar_gen3_dbsc_qos_settings g2e_qos[] = {
29*05cc21deSLad Prabhakar /* BUFCAM settings */
30*05cc21deSLad Prabhakar { DBSC_DBCAM0CNF1, 0x00043218U },
31*05cc21deSLad Prabhakar { DBSC_DBCAM0CNF2, 0x000000F4U },
32*05cc21deSLad Prabhakar { DBSC_DBSCHCNT0, 0x000F0037U },
33*05cc21deSLad Prabhakar { DBSC_DBSCHSZ0, 0x00000001U },
34*05cc21deSLad Prabhakar { DBSC_DBSCHRW0, 0x22421111U },
35*05cc21deSLad Prabhakar
36*05cc21deSLad Prabhakar /* DDR3 */
37*05cc21deSLad Prabhakar { DBSC_SCFCTST2, 0x012F1123U },
38*05cc21deSLad Prabhakar
39*05cc21deSLad Prabhakar /* QoS Settings */
40*05cc21deSLad Prabhakar { DBSC_DBSCHQOS00, 0x00000F00U },
41*05cc21deSLad Prabhakar { DBSC_DBSCHQOS01, 0x00000B00U },
42*05cc21deSLad Prabhakar { DBSC_DBSCHQOS02, 0x00000000U },
43*05cc21deSLad Prabhakar { DBSC_DBSCHQOS03, 0x00000000U },
44*05cc21deSLad Prabhakar { DBSC_DBSCHQOS40, 0x00000300U },
45*05cc21deSLad Prabhakar { DBSC_DBSCHQOS41, 0x000002F0U },
46*05cc21deSLad Prabhakar { DBSC_DBSCHQOS42, 0x00000200U },
47*05cc21deSLad Prabhakar { DBSC_DBSCHQOS43, 0x00000100U },
48*05cc21deSLad Prabhakar { DBSC_DBSCHQOS90, 0x00000100U },
49*05cc21deSLad Prabhakar { DBSC_DBSCHQOS91, 0x000000F0U },
50*05cc21deSLad Prabhakar { DBSC_DBSCHQOS92, 0x000000A0U },
51*05cc21deSLad Prabhakar { DBSC_DBSCHQOS93, 0x00000040U },
52*05cc21deSLad Prabhakar { DBSC_DBSCHQOS130, 0x00000100U },
53*05cc21deSLad Prabhakar { DBSC_DBSCHQOS131, 0x000000F0U },
54*05cc21deSLad Prabhakar { DBSC_DBSCHQOS132, 0x000000A0U },
55*05cc21deSLad Prabhakar { DBSC_DBSCHQOS133, 0x00000040U },
56*05cc21deSLad Prabhakar { DBSC_DBSCHQOS140, 0x000000C0U },
57*05cc21deSLad Prabhakar { DBSC_DBSCHQOS141, 0x000000B0U },
58*05cc21deSLad Prabhakar { DBSC_DBSCHQOS142, 0x00000080U },
59*05cc21deSLad Prabhakar { DBSC_DBSCHQOS143, 0x00000040U },
60*05cc21deSLad Prabhakar { DBSC_DBSCHQOS150, 0x00000040U },
61*05cc21deSLad Prabhakar { DBSC_DBSCHQOS151, 0x00000030U },
62*05cc21deSLad Prabhakar { DBSC_DBSCHQOS152, 0x00000020U },
63*05cc21deSLad Prabhakar { DBSC_DBSCHQOS153, 0x00000010U },
64*05cc21deSLad Prabhakar };
65*05cc21deSLad Prabhakar
qos_init_g2e_v10(void)66*05cc21deSLad Prabhakar void qos_init_g2e_v10(void)
67*05cc21deSLad Prabhakar {
68*05cc21deSLad Prabhakar rzg_qos_dbsc_setting(g2e_qos, ARRAY_SIZE(g2e_qos), true);
69*05cc21deSLad Prabhakar
70*05cc21deSLad Prabhakar /* DRAM Split Address mapping */
71*05cc21deSLad Prabhakar #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
72*05cc21deSLad Prabhakar #if RCAR_LSI == RCAR_RZ_G2E
73*05cc21deSLad Prabhakar #error "Don't set DRAM Split 4ch(G2E)"
74*05cc21deSLad Prabhakar #else
75*05cc21deSLad Prabhakar ERROR("DRAM Split 4ch not supported.(G2E)");
76*05cc21deSLad Prabhakar panic();
77*05cc21deSLad Prabhakar #endif
78*05cc21deSLad Prabhakar #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
79*05cc21deSLad Prabhakar #if RCAR_LSI == RCAR_RZ_G2E
80*05cc21deSLad Prabhakar #error "Don't set DRAM Split 2ch(G2E)"
81*05cc21deSLad Prabhakar #else
82*05cc21deSLad Prabhakar ERROR("DRAM Split 2ch not supported.(G2E)");
83*05cc21deSLad Prabhakar panic();
84*05cc21deSLad Prabhakar #endif
85*05cc21deSLad Prabhakar #else
86*05cc21deSLad Prabhakar NOTICE("BL2: DRAM Split is OFF\n");
87*05cc21deSLad Prabhakar #endif
88*05cc21deSLad Prabhakar
89*05cc21deSLad Prabhakar #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
90*05cc21deSLad Prabhakar #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
91*05cc21deSLad Prabhakar NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
92*05cc21deSLad Prabhakar #endif
93*05cc21deSLad Prabhakar
94*05cc21deSLad Prabhakar #if RCAR_REF_INT == RCAR_REF_DEFAULT
95*05cc21deSLad Prabhakar NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
96*05cc21deSLad Prabhakar #else
97*05cc21deSLad Prabhakar NOTICE("BL2: DRAM refresh interval 7.8 usec\n");
98*05cc21deSLad Prabhakar #endif
99*05cc21deSLad Prabhakar
100*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_RAS, 0x00000020U);
101*05cc21deSLad Prabhakar mmio_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
102*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_DANT, 0x00100804U);
103*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_FSS, 0x0000000AU);
104*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_INSFC, 0x06330001U);
105*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_EARLYR, 0x00000000U);
106*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_RACNT0, 0x00010003U);
107*05cc21deSLad Prabhakar
108*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT |
109*05cc21deSLad Prabhakar SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_G2E);
110*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_G2E);
111*05cc21deSLad Prabhakar
112*05cc21deSLad Prabhakar /* QOSBW SRAM setting */
113*05cc21deSLad Prabhakar uint32_t i;
114*05cc21deSLad Prabhakar
115*05cc21deSLad Prabhakar for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
116*05cc21deSLad Prabhakar mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]);
117*05cc21deSLad Prabhakar mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]);
118*05cc21deSLad Prabhakar }
119*05cc21deSLad Prabhakar for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
120*05cc21deSLad Prabhakar mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]);
121*05cc21deSLad Prabhakar mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]);
122*05cc21deSLad Prabhakar }
123*05cc21deSLad Prabhakar
124*05cc21deSLad Prabhakar /* RT bus Leaf setting */
125*05cc21deSLad Prabhakar mmio_write_32(RT_ACT0, 0x00000000U);
126*05cc21deSLad Prabhakar mmio_write_32(RT_ACT1, 0x00000000U);
127*05cc21deSLad Prabhakar
128*05cc21deSLad Prabhakar /* CCI bus Leaf setting */
129*05cc21deSLad Prabhakar mmio_write_32(CPU_ACT0, 0x00000003U);
130*05cc21deSLad Prabhakar mmio_write_32(CPU_ACT1, 0x00000003U);
131*05cc21deSLad Prabhakar
132*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
133*05cc21deSLad Prabhakar
134*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_STATQC, 0x00000001U);
135*05cc21deSLad Prabhakar #else
136*05cc21deSLad Prabhakar NOTICE("BL2: QoS is None\n");
137*05cc21deSLad Prabhakar
138*05cc21deSLad Prabhakar mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
139*05cc21deSLad Prabhakar #endif
140*05cc21deSLad Prabhakar }
141