1*5bfea97eSLad Prabhakar /*
2*5bfea97eSLad Prabhakar * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*5bfea97eSLad Prabhakar *
4*5bfea97eSLad Prabhakar * SPDX-License-Identifier: BSD-3-Clause
5*5bfea97eSLad Prabhakar */
6*5bfea97eSLad Prabhakar
7*5bfea97eSLad Prabhakar #include <stdint.h>
8*5bfea97eSLad Prabhakar
9*5bfea97eSLad Prabhakar #include <lib/mmio.h>
10*5bfea97eSLad Prabhakar
11*5bfea97eSLad Prabhakar #include "pfc_init_g2e.h"
12*5bfea97eSLad Prabhakar #include "rcar_def.h"
13*5bfea97eSLad Prabhakar
14*5bfea97eSLad Prabhakar #include "../pfc_regs.h"
15*5bfea97eSLad Prabhakar
16*5bfea97eSLad Prabhakar /* PFC */
17*5bfea97eSLad Prabhakar #define GPSR0_SDA4 BIT(17)
18*5bfea97eSLad Prabhakar #define GPSR0_SCL4 BIT(16)
19*5bfea97eSLad Prabhakar #define GPSR0_D15 BIT(15)
20*5bfea97eSLad Prabhakar #define GPSR0_D14 BIT(14)
21*5bfea97eSLad Prabhakar #define GPSR0_D13 BIT(13)
22*5bfea97eSLad Prabhakar #define GPSR0_D12 BIT(12)
23*5bfea97eSLad Prabhakar #define GPSR0_D11 BIT(11)
24*5bfea97eSLad Prabhakar #define GPSR0_D10 BIT(10)
25*5bfea97eSLad Prabhakar #define GPSR0_D9 BIT(9)
26*5bfea97eSLad Prabhakar #define GPSR0_D8 BIT(8)
27*5bfea97eSLad Prabhakar #define GPSR0_D7 BIT(7)
28*5bfea97eSLad Prabhakar #define GPSR0_D6 BIT(6)
29*5bfea97eSLad Prabhakar #define GPSR0_D5 BIT(5)
30*5bfea97eSLad Prabhakar #define GPSR0_D4 BIT(4)
31*5bfea97eSLad Prabhakar #define GPSR0_D3 BIT(3)
32*5bfea97eSLad Prabhakar #define GPSR0_D2 BIT(2)
33*5bfea97eSLad Prabhakar #define GPSR0_D1 BIT(1)
34*5bfea97eSLad Prabhakar #define GPSR0_D0 BIT(0)
35*5bfea97eSLad Prabhakar #define GPSR1_WE0 BIT(22)
36*5bfea97eSLad Prabhakar #define GPSR1_CS0 BIT(21)
37*5bfea97eSLad Prabhakar #define GPSR1_CLKOUT BIT(20)
38*5bfea97eSLad Prabhakar #define GPSR1_A19 BIT(19)
39*5bfea97eSLad Prabhakar #define GPSR1_A18 BIT(18)
40*5bfea97eSLad Prabhakar #define GPSR1_A17 BIT(17)
41*5bfea97eSLad Prabhakar #define GPSR1_A16 BIT(16)
42*5bfea97eSLad Prabhakar #define GPSR1_A15 BIT(15)
43*5bfea97eSLad Prabhakar #define GPSR1_A14 BIT(14)
44*5bfea97eSLad Prabhakar #define GPSR1_A13 BIT(13)
45*5bfea97eSLad Prabhakar #define GPSR1_A12 BIT(12)
46*5bfea97eSLad Prabhakar #define GPSR1_A11 BIT(11)
47*5bfea97eSLad Prabhakar #define GPSR1_A10 BIT(10)
48*5bfea97eSLad Prabhakar #define GPSR1_A9 BIT(9)
49*5bfea97eSLad Prabhakar #define GPSR1_A8 BIT(8)
50*5bfea97eSLad Prabhakar #define GPSR1_A7 BIT(7)
51*5bfea97eSLad Prabhakar #define GPSR1_A6 BIT(6)
52*5bfea97eSLad Prabhakar #define GPSR1_A5 BIT(5)
53*5bfea97eSLad Prabhakar #define GPSR1_A4 BIT(4)
54*5bfea97eSLad Prabhakar #define GPSR1_A3 BIT(3)
55*5bfea97eSLad Prabhakar #define GPSR1_A2 BIT(2)
56*5bfea97eSLad Prabhakar #define GPSR1_A1 BIT(1)
57*5bfea97eSLad Prabhakar #define GPSR1_A0 BIT(0)
58*5bfea97eSLad Prabhakar #define GPSR2_BIT27_REVERSED BIT(27)
59*5bfea97eSLad Prabhakar #define GPSR2_BIT26_REVERSED BIT(26)
60*5bfea97eSLad Prabhakar #define GPSR2_EX_WAIT0 BIT(25)
61*5bfea97eSLad Prabhakar #define GPSR2_RD_WR BIT(24)
62*5bfea97eSLad Prabhakar #define GPSR2_RD BIT(23)
63*5bfea97eSLad Prabhakar #define GPSR2_BS BIT(22)
64*5bfea97eSLad Prabhakar #define GPSR2_AVB_PHY_INT BIT(21)
65*5bfea97eSLad Prabhakar #define GPSR2_AVB_TXCREFCLK BIT(20)
66*5bfea97eSLad Prabhakar #define GPSR2_AVB_RD3 BIT(19)
67*5bfea97eSLad Prabhakar #define GPSR2_AVB_RD2 BIT(18)
68*5bfea97eSLad Prabhakar #define GPSR2_AVB_RD1 BIT(17)
69*5bfea97eSLad Prabhakar #define GPSR2_AVB_RD0 BIT(16)
70*5bfea97eSLad Prabhakar #define GPSR2_AVB_RXC BIT(15)
71*5bfea97eSLad Prabhakar #define GPSR2_AVB_RX_CTL BIT(14)
72*5bfea97eSLad Prabhakar #define GPSR2_RPC_RESET BIT(13)
73*5bfea97eSLad Prabhakar #define GPSR2_RPC_RPC_INT BIT(12)
74*5bfea97eSLad Prabhakar #define GPSR2_QSPI1_SSL BIT(11)
75*5bfea97eSLad Prabhakar #define GPSR2_QSPI1_IO3 BIT(10)
76*5bfea97eSLad Prabhakar #define GPSR2_QSPI1_IO2 BIT(9)
77*5bfea97eSLad Prabhakar #define GPSR2_QSPI1_MISO_IO1 BIT(8)
78*5bfea97eSLad Prabhakar #define GPSR2_QSPI1_MOSI_IO0 BIT(7)
79*5bfea97eSLad Prabhakar #define GPSR2_QSPI1_SPCLK BIT(6)
80*5bfea97eSLad Prabhakar #define GPSR2_QSPI0_SSL BIT(5)
81*5bfea97eSLad Prabhakar #define GPSR2_QSPI0_IO3 BIT(4)
82*5bfea97eSLad Prabhakar #define GPSR2_QSPI0_IO2 BIT(3)
83*5bfea97eSLad Prabhakar #define GPSR2_QSPI0_MISO_IO1 BIT(2)
84*5bfea97eSLad Prabhakar #define GPSR2_QSPI0_MOSI_IO0 BIT(1)
85*5bfea97eSLad Prabhakar #define GPSR2_QSPI0_SPCLK BIT(0)
86*5bfea97eSLad Prabhakar #define GPSR3_SD1_WP BIT(15)
87*5bfea97eSLad Prabhakar #define GPSR3_SD1_CD BIT(14)
88*5bfea97eSLad Prabhakar #define GPSR3_SD0_WP BIT(13)
89*5bfea97eSLad Prabhakar #define GPSR3_SD0_CD BIT(12)
90*5bfea97eSLad Prabhakar #define GPSR3_SD1_DAT3 BIT(11)
91*5bfea97eSLad Prabhakar #define GPSR3_SD1_DAT2 BIT(10)
92*5bfea97eSLad Prabhakar #define GPSR3_SD1_DAT1 BIT(9)
93*5bfea97eSLad Prabhakar #define GPSR3_SD1_DAT0 BIT(8)
94*5bfea97eSLad Prabhakar #define GPSR3_SD1_CMD BIT(7)
95*5bfea97eSLad Prabhakar #define GPSR3_SD1_CLK BIT(6)
96*5bfea97eSLad Prabhakar #define GPSR3_SD0_DAT3 BIT(5)
97*5bfea97eSLad Prabhakar #define GPSR3_SD0_DAT2 BIT(4)
98*5bfea97eSLad Prabhakar #define GPSR3_SD0_DAT1 BIT(3)
99*5bfea97eSLad Prabhakar #define GPSR3_SD0_DAT0 BIT(2)
100*5bfea97eSLad Prabhakar #define GPSR3_SD0_CMD BIT(1)
101*5bfea97eSLad Prabhakar #define GPSR3_SD0_CLK BIT(0)
102*5bfea97eSLad Prabhakar #define GPSR4_SD3_DS BIT(10)
103*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT7 BIT(9)
104*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT6 BIT(8)
105*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT5 BIT(7)
106*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT4 BIT(6)
107*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT3 BIT(5)
108*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT2 BIT(4)
109*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT1 BIT(3)
110*5bfea97eSLad Prabhakar #define GPSR4_SD3_DAT0 BIT(2)
111*5bfea97eSLad Prabhakar #define GPSR4_SD3_CMD BIT(1)
112*5bfea97eSLad Prabhakar #define GPSR4_SD3_CLK BIT(0)
113*5bfea97eSLad Prabhakar #define GPSR5_MLB_DAT BIT(19)
114*5bfea97eSLad Prabhakar #define GPSR5_MLB_SIG BIT(18)
115*5bfea97eSLad Prabhakar #define GPSR5_MLB_CLK BIT(17)
116*5bfea97eSLad Prabhakar #define GPSR5_SSI_SDATA9 BIT(16)
117*5bfea97eSLad Prabhakar #define GPSR5_MSIOF0_SS2 BIT(15)
118*5bfea97eSLad Prabhakar #define GPSR5_MSIOF0_SS1 BIT(14)
119*5bfea97eSLad Prabhakar #define GPSR5_MSIOF0_SYNC BIT(13)
120*5bfea97eSLad Prabhakar #define GPSR5_MSIOF0_TXD BIT(12)
121*5bfea97eSLad Prabhakar #define GPSR5_MSIOF0_RXD BIT(11)
122*5bfea97eSLad Prabhakar #define GPSR5_MSIOF0_SCK BIT(10)
123*5bfea97eSLad Prabhakar #define GPSR5_RX2_A BIT(9)
124*5bfea97eSLad Prabhakar #define GPSR5_TX2_A BIT(8)
125*5bfea97eSLad Prabhakar #define GPSR5_SCK2_A BIT(7)
126*5bfea97eSLad Prabhakar #define GPSR5_TX1 BIT(6)
127*5bfea97eSLad Prabhakar #define GPSR5_RX1 BIT(5)
128*5bfea97eSLad Prabhakar #define GPSR5_RTS0_A BIT(4)
129*5bfea97eSLad Prabhakar #define GPSR5_CTS0_A BIT(3)
130*5bfea97eSLad Prabhakar #define GPSR5_TX0_A BIT(2)
131*5bfea97eSLad Prabhakar #define GPSR5_RX0_A BIT(1)
132*5bfea97eSLad Prabhakar #define GPSR5_SCK0_A BIT(0)
133*5bfea97eSLad Prabhakar #define GPSR6_USB30_PWEN BIT(17)
134*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA6 BIT(16)
135*5bfea97eSLad Prabhakar #define GPSR6_SSI_WS6 BIT(15)
136*5bfea97eSLad Prabhakar #define GPSR6_SSI_SCK6 BIT(14)
137*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA5 BIT(13)
138*5bfea97eSLad Prabhakar #define GPSR6_SSI_WS5 BIT(12)
139*5bfea97eSLad Prabhakar #define GPSR6_SSI_SCK5 BIT(11)
140*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA4 BIT(10)
141*5bfea97eSLad Prabhakar #define GPSR6_USB30_OVC BIT(9)
142*5bfea97eSLad Prabhakar #define GPSR6_AUDIO_CLKA BIT(8)
143*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA3 BIT(7)
144*5bfea97eSLad Prabhakar #define GPSR6_SSI_WS349 BIT(6)
145*5bfea97eSLad Prabhakar #define GPSR6_SSI_SCK349 BIT(5)
146*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA2 BIT(4)
147*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA1 BIT(3)
148*5bfea97eSLad Prabhakar #define GPSR6_SSI_SDATA0 BIT(2)
149*5bfea97eSLad Prabhakar #define GPSR6_SSI_WS01239 BIT(1)
150*5bfea97eSLad Prabhakar #define GPSR6_SSI_SCK01239 BIT(0)
151*5bfea97eSLad Prabhakar
152*5bfea97eSLad Prabhakar #define IPSR_28_FUNC(x) ((uint32_t)(x) << 28U)
153*5bfea97eSLad Prabhakar #define IPSR_24_FUNC(x) ((uint32_t)(x) << 24U)
154*5bfea97eSLad Prabhakar #define IPSR_20_FUNC(x) ((uint32_t)(x) << 20U)
155*5bfea97eSLad Prabhakar #define IPSR_16_FUNC(x) ((uint32_t)(x) << 16U)
156*5bfea97eSLad Prabhakar #define IPSR_12_FUNC(x) ((uint32_t)(x) << 12U)
157*5bfea97eSLad Prabhakar #define IPSR_8_FUNC(x) ((uint32_t)(x) << 8U)
158*5bfea97eSLad Prabhakar #define IPSR_4_FUNC(x) ((uint32_t)(x) << 4U)
159*5bfea97eSLad Prabhakar #define IPSR_0_FUNC(x) ((uint32_t)(x) << 0U)
160*5bfea97eSLad Prabhakar
161*5bfea97eSLad Prabhakar #define POCCTRL0_MASK (0x0007F000U)
162*5bfea97eSLad Prabhakar #define POC_SD3_DS_33V BIT(29)
163*5bfea97eSLad Prabhakar #define POC_SD3_DAT7_33V BIT(28)
164*5bfea97eSLad Prabhakar #define POC_SD3_DAT6_33V BIT(27)
165*5bfea97eSLad Prabhakar #define POC_SD3_DAT5_33V BIT(26)
166*5bfea97eSLad Prabhakar #define POC_SD3_DAT4_33V BIT(25)
167*5bfea97eSLad Prabhakar #define POC_SD3_DAT3_33V BIT(24)
168*5bfea97eSLad Prabhakar #define POC_SD3_DAT2_33V BIT(23)
169*5bfea97eSLad Prabhakar #define POC_SD3_DAT1_33V BIT(22)
170*5bfea97eSLad Prabhakar #define POC_SD3_DAT0_33V BIT(21)
171*5bfea97eSLad Prabhakar #define POC_SD3_CMD_33V BIT(20)
172*5bfea97eSLad Prabhakar #define POC_SD3_CLK_33V BIT(19)
173*5bfea97eSLad Prabhakar #define POC_SD1_DAT3_33V BIT(11)
174*5bfea97eSLad Prabhakar #define POC_SD1_DAT2_33V BIT(10)
175*5bfea97eSLad Prabhakar #define POC_SD1_DAT1_33V BIT(9)
176*5bfea97eSLad Prabhakar #define POC_SD1_DAT0_33V BIT(8)
177*5bfea97eSLad Prabhakar #define POC_SD1_CMD_33V BIT(7)
178*5bfea97eSLad Prabhakar #define POC_SD1_CLK_33V BIT(6)
179*5bfea97eSLad Prabhakar #define POC_SD0_DAT3_33V BIT(5)
180*5bfea97eSLad Prabhakar #define POC_SD0_DAT2_33V BIT(4)
181*5bfea97eSLad Prabhakar #define POC_SD0_DAT1_33V BIT(3)
182*5bfea97eSLad Prabhakar #define POC_SD0_DAT0_33V BIT(2)
183*5bfea97eSLad Prabhakar #define POC_SD0_CMD_33V BIT(1)
184*5bfea97eSLad Prabhakar #define POC_SD0_CLK_33V BIT(0)
185*5bfea97eSLad Prabhakar
186*5bfea97eSLad Prabhakar #define POCCTRL2_MASK (0xFFFFFFFEU)
187*5bfea97eSLad Prabhakar #define POC2_VREF_33V BIT(0)
188*5bfea97eSLad Prabhakar
189*5bfea97eSLad Prabhakar #define MOD_SEL0_ADGB_A ((uint32_t)0U << 29U)
190*5bfea97eSLad Prabhakar #define MOD_SEL0_ADGB_B ((uint32_t)1U << 29U)
191*5bfea97eSLad Prabhakar #define MOD_SEL0_ADGB_C ((uint32_t)2U << 29U)
192*5bfea97eSLad Prabhakar #define MOD_SEL0_DRIF0_A ((uint32_t)0U << 28U)
193*5bfea97eSLad Prabhakar #define MOD_SEL0_DRIF0_B ((uint32_t)1U << 28U)
194*5bfea97eSLad Prabhakar #define MOD_SEL0_FM_A ((uint32_t)0U << 26U)
195*5bfea97eSLad Prabhakar #define MOD_SEL0_FM_B ((uint32_t)1U << 26U)
196*5bfea97eSLad Prabhakar #define MOD_SEL0_FM_C ((uint32_t)2U << 26U)
197*5bfea97eSLad Prabhakar #define MOD_SEL0_FSO_A ((uint32_t)0U << 25U)
198*5bfea97eSLad Prabhakar #define MOD_SEL0_FSO_B ((uint32_t)1U << 25U)
199*5bfea97eSLad Prabhakar #define MOD_SEL0_HSCIF0_A ((uint32_t)0U << 24U)
200*5bfea97eSLad Prabhakar #define MOD_SEL0_HSCIF0_B ((uint32_t)1U << 24U)
201*5bfea97eSLad Prabhakar #define MOD_SEL0_HSCIF1_A ((uint32_t)0U << 23U)
202*5bfea97eSLad Prabhakar #define MOD_SEL0_HSCIF1_B ((uint32_t)1U << 23U)
203*5bfea97eSLad Prabhakar #define MOD_SEL0_HSCIF2_A ((uint32_t)0U << 22U)
204*5bfea97eSLad Prabhakar #define MOD_SEL0_HSCIF2_B ((uint32_t)1U << 22U)
205*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C1_A ((uint32_t)0U << 20U)
206*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C1_B ((uint32_t)1U << 20U)
207*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C1_C ((uint32_t)2U << 20U)
208*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C1_D ((uint32_t)3U << 20U)
209*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C2_A ((uint32_t)0U << 17U)
210*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C2_B ((uint32_t)1U << 17U)
211*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C2_C ((uint32_t)2U << 17U)
212*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C2_D ((uint32_t)3U << 17U)
213*5bfea97eSLad Prabhakar #define MOD_SEL0_I2C2_E ((uint32_t)4U << 17U)
214*5bfea97eSLad Prabhakar #define MOD_SEL0_NDFC_A ((uint32_t)0U << 16U)
215*5bfea97eSLad Prabhakar #define MOD_SEL0_NDFC_B ((uint32_t)1U << 16U)
216*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM0_A ((uint32_t)0U << 15U)
217*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM0_B ((uint32_t)1U << 15U)
218*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM1_A ((uint32_t)0U << 14U)
219*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM1_B ((uint32_t)1U << 14U)
220*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM2_A ((uint32_t)0U << 12U)
221*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM2_B ((uint32_t)1U << 12U)
222*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM2_C ((uint32_t)2U << 12U)
223*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM3_A ((uint32_t)0U << 10U)
224*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM3_B ((uint32_t)1U << 10U)
225*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM3_C ((uint32_t)2U << 10U)
226*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM4_A ((uint32_t)0U << 9U)
227*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM4_B ((uint32_t)1U << 9U)
228*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM5_A ((uint32_t)0U << 8U)
229*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM5_B ((uint32_t)1U << 8U)
230*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM6_A ((uint32_t)0U << 7U)
231*5bfea97eSLad Prabhakar #define MOD_SEL0_PWM6_B ((uint32_t)1U << 7U)
232*5bfea97eSLad Prabhakar #define MOD_SEL0_REMOCON_A ((uint32_t)0U << 5U)
233*5bfea97eSLad Prabhakar #define MOD_SEL0_REMOCON_B ((uint32_t)1U << 5U)
234*5bfea97eSLad Prabhakar #define MOD_SEL0_REMOCON_C ((uint32_t)2U << 5U)
235*5bfea97eSLad Prabhakar #define MOD_SEL0_SCIF_A ((uint32_t)0U << 4U)
236*5bfea97eSLad Prabhakar #define MOD_SEL0_SCIF_B ((uint32_t)1U << 4U)
237*5bfea97eSLad Prabhakar #define MOD_SEL0_SCIF0_A ((uint32_t)0U << 3U)
238*5bfea97eSLad Prabhakar #define MOD_SEL0_SCIF0_B ((uint32_t)1U << 3U)
239*5bfea97eSLad Prabhakar #define MOD_SEL0_SCIF2_A ((uint32_t)0U << 2U)
240*5bfea97eSLad Prabhakar #define MOD_SEL0_SCIF2_B ((uint32_t)1U << 2U)
241*5bfea97eSLad Prabhakar #define MOD_SEL0_SPEED_PULSE_IF_A ((uint32_t)0U << 0U)
242*5bfea97eSLad Prabhakar #define MOD_SEL0_SPEED_PULSE_IF_B ((uint32_t)1U << 0U)
243*5bfea97eSLad Prabhakar #define MOD_SEL0_SPEED_PULSE_IF_C ((uint32_t)2U << 0U)
244*5bfea97eSLad Prabhakar #define MOD_SEL1_SIMCARD_A ((uint32_t)0U << 31U)
245*5bfea97eSLad Prabhakar #define MOD_SEL1_SIMCARD_B ((uint32_t)1U << 31U)
246*5bfea97eSLad Prabhakar #define MOD_SEL1_SSI2_A ((uint32_t)0U << 30U)
247*5bfea97eSLad Prabhakar #define MOD_SEL1_SSI2_B ((uint32_t)1U << 30U)
248*5bfea97eSLad Prabhakar #define MOD_SEL1_TIMER_TMU_A ((uint32_t)0U << 29U)
249*5bfea97eSLad Prabhakar #define MOD_SEL1_TIMER_TMU_B ((uint32_t)1U << 29U)
250*5bfea97eSLad Prabhakar #define MOD_SEL1_USB20_CH0_A ((uint32_t)0U << 28U)
251*5bfea97eSLad Prabhakar #define MOD_SEL1_USB20_CH0_B ((uint32_t)1U << 28U)
252*5bfea97eSLad Prabhakar #define MOD_SEL1_DRIF2_A ((uint32_t)0U << 26U)
253*5bfea97eSLad Prabhakar #define MOD_SEL1_DRIF2_B ((uint32_t)1U << 26U)
254*5bfea97eSLad Prabhakar #define MOD_SEL1_DRIF3_A ((uint32_t)0U << 25U)
255*5bfea97eSLad Prabhakar #define MOD_SEL1_DRIF3_B ((uint32_t)1U << 25U)
256*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF3_A ((uint32_t)0U << 22U)
257*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF3_B ((uint32_t)1U << 22U)
258*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF3_C ((uint32_t)2U << 22U)
259*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF3_D ((uint32_t)3U << 22U)
260*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF3_E ((uint32_t)4U << 22U)
261*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF4_A ((uint32_t)0U << 19U)
262*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF4_B ((uint32_t)1U << 19U)
263*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF4_C ((uint32_t)2U << 19U)
264*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF4_D ((uint32_t)3U << 19U)
265*5bfea97eSLad Prabhakar #define MOD_SEL1_HSCIF4_E ((uint32_t)4U << 19U)
266*5bfea97eSLad Prabhakar #define MOD_SEL1_I2C6_A ((uint32_t)0U << 18U)
267*5bfea97eSLad Prabhakar #define MOD_SEL1_I2C6_B ((uint32_t)1U << 18U)
268*5bfea97eSLad Prabhakar #define MOD_SEL1_I2C7_A ((uint32_t)0U << 17U)
269*5bfea97eSLad Prabhakar #define MOD_SEL1_I2C7_B ((uint32_t)1U << 17U)
270*5bfea97eSLad Prabhakar #define MOD_SEL1_MSIOF2_A ((uint32_t)0U << 16U)
271*5bfea97eSLad Prabhakar #define MOD_SEL1_MSIOF2_B ((uint32_t)1U << 16U)
272*5bfea97eSLad Prabhakar #define MOD_SEL1_MSIOF3_A ((uint32_t)0U << 15U)
273*5bfea97eSLad Prabhakar #define MOD_SEL1_MSIOF3_B ((uint32_t)1U << 15U)
274*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF3_A ((uint32_t)0U << 13U)
275*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF3_B ((uint32_t)1U << 13U)
276*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF3_C ((uint32_t)2U << 13U)
277*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF4_A ((uint32_t)0U << 11U)
278*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF4_B ((uint32_t)1U << 11U)
279*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF4_C ((uint32_t)2U << 11U)
280*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF5_A ((uint32_t)0U << 9U)
281*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF5_B ((uint32_t)1U << 9U)
282*5bfea97eSLad Prabhakar #define MOD_SEL1_SCIF5_C ((uint32_t)2U << 9U)
283*5bfea97eSLad Prabhakar #define MOD_SEL1_VIN4_A ((uint32_t)0U << 8U)
284*5bfea97eSLad Prabhakar #define MOD_SEL1_VIN4_B ((uint32_t)1U << 8U)
285*5bfea97eSLad Prabhakar #define MOD_SEL1_VIN5_A ((uint32_t)0U << 7U)
286*5bfea97eSLad Prabhakar #define MOD_SEL1_VIN5_B ((uint32_t)1U << 7U)
287*5bfea97eSLad Prabhakar #define MOD_SEL1_ADGC_A ((uint32_t)0U << 5U)
288*5bfea97eSLad Prabhakar #define MOD_SEL1_ADGC_B ((uint32_t)1U << 5U)
289*5bfea97eSLad Prabhakar #define MOD_SEL1_ADGC_C ((uint32_t)2U << 5U)
290*5bfea97eSLad Prabhakar #define MOD_SEL1_SSI9_A ((uint32_t)0U << 4U)
291*5bfea97eSLad Prabhakar #define MOD_SEL1_SSI9_B ((uint32_t)1U << 4U)
292*5bfea97eSLad Prabhakar
pfc_reg_write(uint32_t addr,uint32_t data)293*5bfea97eSLad Prabhakar static void pfc_reg_write(uint32_t addr, uint32_t data)
294*5bfea97eSLad Prabhakar {
295*5bfea97eSLad Prabhakar mmio_write_32(PFC_PMMR, ~data);
296*5bfea97eSLad Prabhakar mmio_write_32((uintptr_t)addr, data);
297*5bfea97eSLad Prabhakar }
298*5bfea97eSLad Prabhakar
pfc_init_g2e(void)299*5bfea97eSLad Prabhakar void pfc_init_g2e(void)
300*5bfea97eSLad Prabhakar {
301*5bfea97eSLad Prabhakar uint32_t reg;
302*5bfea97eSLad Prabhakar
303*5bfea97eSLad Prabhakar /* initialize module select */
304*5bfea97eSLad Prabhakar pfc_reg_write(PFC_MOD_SEL0,
305*5bfea97eSLad Prabhakar MOD_SEL0_ADGB_A |
306*5bfea97eSLad Prabhakar MOD_SEL0_DRIF0_A |
307*5bfea97eSLad Prabhakar MOD_SEL0_FM_A |
308*5bfea97eSLad Prabhakar MOD_SEL0_FSO_A |
309*5bfea97eSLad Prabhakar MOD_SEL0_HSCIF0_A |
310*5bfea97eSLad Prabhakar MOD_SEL0_HSCIF1_A |
311*5bfea97eSLad Prabhakar MOD_SEL0_HSCIF2_A |
312*5bfea97eSLad Prabhakar MOD_SEL0_I2C1_A |
313*5bfea97eSLad Prabhakar MOD_SEL0_I2C2_A |
314*5bfea97eSLad Prabhakar MOD_SEL0_NDFC_A |
315*5bfea97eSLad Prabhakar MOD_SEL0_PWM0_A |
316*5bfea97eSLad Prabhakar MOD_SEL0_PWM1_A |
317*5bfea97eSLad Prabhakar MOD_SEL0_PWM2_A |
318*5bfea97eSLad Prabhakar MOD_SEL0_PWM3_A |
319*5bfea97eSLad Prabhakar MOD_SEL0_PWM4_A |
320*5bfea97eSLad Prabhakar MOD_SEL0_PWM5_A |
321*5bfea97eSLad Prabhakar MOD_SEL0_PWM6_A |
322*5bfea97eSLad Prabhakar MOD_SEL0_REMOCON_A |
323*5bfea97eSLad Prabhakar MOD_SEL0_SCIF_A |
324*5bfea97eSLad Prabhakar MOD_SEL0_SCIF0_A |
325*5bfea97eSLad Prabhakar MOD_SEL0_SCIF2_A |
326*5bfea97eSLad Prabhakar MOD_SEL0_SPEED_PULSE_IF_A);
327*5bfea97eSLad Prabhakar
328*5bfea97eSLad Prabhakar pfc_reg_write(PFC_MOD_SEL1,
329*5bfea97eSLad Prabhakar MOD_SEL1_SIMCARD_A |
330*5bfea97eSLad Prabhakar MOD_SEL1_SSI2_A |
331*5bfea97eSLad Prabhakar MOD_SEL1_TIMER_TMU_A |
332*5bfea97eSLad Prabhakar MOD_SEL1_USB20_CH0_B |
333*5bfea97eSLad Prabhakar MOD_SEL1_DRIF2_A |
334*5bfea97eSLad Prabhakar MOD_SEL1_DRIF3_A |
335*5bfea97eSLad Prabhakar MOD_SEL1_HSCIF3_C |
336*5bfea97eSLad Prabhakar MOD_SEL1_HSCIF4_B |
337*5bfea97eSLad Prabhakar MOD_SEL1_I2C6_A |
338*5bfea97eSLad Prabhakar MOD_SEL1_I2C7_A |
339*5bfea97eSLad Prabhakar MOD_SEL1_MSIOF2_A |
340*5bfea97eSLad Prabhakar MOD_SEL1_MSIOF3_A |
341*5bfea97eSLad Prabhakar MOD_SEL1_SCIF3_A |
342*5bfea97eSLad Prabhakar MOD_SEL1_SCIF4_A |
343*5bfea97eSLad Prabhakar MOD_SEL1_SCIF5_A |
344*5bfea97eSLad Prabhakar MOD_SEL1_VIN4_A |
345*5bfea97eSLad Prabhakar MOD_SEL1_VIN5_A |
346*5bfea97eSLad Prabhakar MOD_SEL1_ADGC_A |
347*5bfea97eSLad Prabhakar MOD_SEL1_SSI9_A);
348*5bfea97eSLad Prabhakar
349*5bfea97eSLad Prabhakar /* initialize peripheral function select */
350*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR0,
351*5bfea97eSLad Prabhakar IPSR_28_FUNC(2) | /* HRX4_B */
352*5bfea97eSLad Prabhakar IPSR_24_FUNC(2) | /* HTX4_B */
353*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* QSPI1_SPCLK */
354*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* QSPI0_IO3 */
355*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* QSPI0_IO2 */
356*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* QSPI0_MISO/IO1 */
357*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* QSPI0_MOSI/IO0 */
358*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* QSPI0_SPCLK */
359*5bfea97eSLad Prabhakar
360*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR1,
361*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) | /* AVB_RD2 */
362*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) | /* AVB_RD1 */
363*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* AVB_RD0 */
364*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* RPC_RESET# */
365*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* RPC_INT# */
366*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* QSPI1_SSL */
367*5bfea97eSLad Prabhakar IPSR_4_FUNC(2) | /* HRX3_C */
368*5bfea97eSLad Prabhakar IPSR_0_FUNC(2)); /* HTX3_C */
369*5bfea97eSLad Prabhakar
370*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR2,
371*5bfea97eSLad Prabhakar IPSR_28_FUNC(1) | /* IRQ0 */
372*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) |
373*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) |
374*5bfea97eSLad Prabhakar IPSR_16_FUNC(2) | /* AVB_LINK */
375*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) |
376*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* AVB_MDC */
377*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* AVB_MDIO */
378*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* AVB_TXCREFCLK */
379*5bfea97eSLad Prabhakar
380*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR3,
381*5bfea97eSLad Prabhakar IPSR_28_FUNC(5) | /* DU_HSYNC */
382*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) |
383*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) |
384*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) |
385*5bfea97eSLad Prabhakar IPSR_12_FUNC(5) | /* DU_DG4 */
386*5bfea97eSLad Prabhakar IPSR_8_FUNC(5) | /* DU_DOTCLKOUT0 */
387*5bfea97eSLad Prabhakar IPSR_4_FUNC(5) | /* DU_DISP */
388*5bfea97eSLad Prabhakar IPSR_0_FUNC(1)); /* IRQ1 */
389*5bfea97eSLad Prabhakar
390*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR4,
391*5bfea97eSLad Prabhakar IPSR_28_FUNC(5) | /* DU_DB5 */
392*5bfea97eSLad Prabhakar IPSR_24_FUNC(5) | /* DU_DB4 */
393*5bfea97eSLad Prabhakar IPSR_20_FUNC(5) | /* DU_DB3 */
394*5bfea97eSLad Prabhakar IPSR_16_FUNC(5) | /* DU_DB2 */
395*5bfea97eSLad Prabhakar IPSR_12_FUNC(5) | /* DU_DG6 */
396*5bfea97eSLad Prabhakar IPSR_8_FUNC(5) | /* DU_VSYNC */
397*5bfea97eSLad Prabhakar IPSR_4_FUNC(5) | /* DU_DG5 */
398*5bfea97eSLad Prabhakar IPSR_0_FUNC(5)); /* DU_DG7 */
399*5bfea97eSLad Prabhakar
400*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR5,
401*5bfea97eSLad Prabhakar IPSR_28_FUNC(5) | /* DU_DR3 */
402*5bfea97eSLad Prabhakar IPSR_24_FUNC(5) | /* DU_DB7 */
403*5bfea97eSLad Prabhakar IPSR_20_FUNC(5) | /* DU_DR2 */
404*5bfea97eSLad Prabhakar IPSR_16_FUNC(5) | /* DU_DR1 */
405*5bfea97eSLad Prabhakar IPSR_12_FUNC(5) | /* DU_DR0 */
406*5bfea97eSLad Prabhakar IPSR_8_FUNC(5) | /* DU_DB1 */
407*5bfea97eSLad Prabhakar IPSR_4_FUNC(5) | /* DU_DB0 */
408*5bfea97eSLad Prabhakar IPSR_0_FUNC(5)); /* DU_DB6 */
409*5bfea97eSLad Prabhakar
410*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR6,
411*5bfea97eSLad Prabhakar IPSR_28_FUNC(5) | /* DU_DG1 */
412*5bfea97eSLad Prabhakar IPSR_24_FUNC(5) | /* DU_DG0 */
413*5bfea97eSLad Prabhakar IPSR_20_FUNC(5) | /* DU_DR7 */
414*5bfea97eSLad Prabhakar IPSR_16_FUNC(1) | /* CANFD1_RX */
415*5bfea97eSLad Prabhakar IPSR_12_FUNC(5) | /* DU_DR6 */
416*5bfea97eSLad Prabhakar IPSR_8_FUNC(5) | /* DU_DR5 */
417*5bfea97eSLad Prabhakar IPSR_4_FUNC(1) | /* CANFD1_TX */
418*5bfea97eSLad Prabhakar IPSR_0_FUNC(5)); /* DU_DR4 */
419*5bfea97eSLad Prabhakar
420*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR7,
421*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) | /* SD0_CLK */
422*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) |
423*5bfea97eSLad Prabhakar IPSR_20_FUNC(5) | /* DU_DOTCLKIN0 */
424*5bfea97eSLad Prabhakar IPSR_16_FUNC(5) | /* DU_DG3 */
425*5bfea97eSLad Prabhakar IPSR_12_FUNC(1) | /* CAN_CLK */
426*5bfea97eSLad Prabhakar IPSR_8_FUNC(1) | /* CANFD0_RX */
427*5bfea97eSLad Prabhakar IPSR_4_FUNC(1) | /* CANFD0_TX */
428*5bfea97eSLad Prabhakar IPSR_0_FUNC(5)); /* DU_DG2 */
429*5bfea97eSLad Prabhakar
430*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR8,
431*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) | /* SD1_DAT0 */
432*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) | /* SD1_CMD */
433*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* SD1_CLK */
434*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* SD0_DAT3 */
435*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* SD0_DAT2 */
436*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* SD0_DAT1 */
437*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* SD0_DAT0 */
438*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* SD0_CMD */
439*5bfea97eSLad Prabhakar
440*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR9,
441*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) | /* SD3_DAT2 */
442*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) | /* SD3_DAT1 */
443*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* SD3_DAT0 */
444*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* SD3_CMD */
445*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* SD3_CLK */
446*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* SD1_DAT3 */
447*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* SD1_DAT2 */
448*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* SD1_DAT1 */
449*5bfea97eSLad Prabhakar
450*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR10,
451*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) | /* SD0_CD */
452*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* SD3_DS */
453*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* SD3_DAT7 */
454*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* SD3_DAT6 */
455*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* SD3_DAT5 */
456*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* SD3_DAT4 */
457*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* SD3_DAT3 */
458*5bfea97eSLad Prabhakar
459*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR11,
460*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) |
461*5bfea97eSLad Prabhakar IPSR_24_FUNC(8) | /* USB0_ID */
462*5bfea97eSLad Prabhakar IPSR_20_FUNC(2) | /* AUDIO_CLKOUT1_A */
463*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* CTS0#_A */
464*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) |
465*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) |
466*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* SD1_WP */
467*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* SD1_CD */
468*5bfea97eSLad Prabhakar
469*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR12,
470*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) |
471*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) |
472*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) |
473*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) |
474*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* RX2_A */
475*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* TX2_A */
476*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* SCK2_A */
477*5bfea97eSLad Prabhakar IPSR_0_FUNC(0));
478*5bfea97eSLad Prabhakar
479*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR13,
480*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) |
481*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) |
482*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) |
483*5bfea97eSLad Prabhakar IPSR_16_FUNC(4) | /* SDA1_B */
484*5bfea97eSLad Prabhakar IPSR_12_FUNC(4) | /* SCL1_B */
485*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) | /* SSI_SDATA9 */
486*5bfea97eSLad Prabhakar IPSR_4_FUNC(1) | /* HTX2_A */
487*5bfea97eSLad Prabhakar IPSR_0_FUNC(1)); /* HRX2_A */
488*5bfea97eSLad Prabhakar
489*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR14,
490*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) | /* SSI_SCK5 */
491*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) | /* SSI_SDATA4 */
492*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* SSI_SDATA3 */
493*5bfea97eSLad Prabhakar IPSR_16_FUNC(0) | /* SSI_WS349 */
494*5bfea97eSLad Prabhakar IPSR_12_FUNC(0) | /* SSI_SCK349 */
495*5bfea97eSLad Prabhakar IPSR_8_FUNC(0) |
496*5bfea97eSLad Prabhakar IPSR_4_FUNC(0) | /* SSI_SDATA1 */
497*5bfea97eSLad Prabhakar IPSR_0_FUNC(0));/* SSI_SDATA0 */
498*5bfea97eSLad Prabhakar
499*5bfea97eSLad Prabhakar pfc_reg_write(PFC_IPSR15,
500*5bfea97eSLad Prabhakar IPSR_28_FUNC(0) | /* USB30_OVC */
501*5bfea97eSLad Prabhakar IPSR_24_FUNC(0) | /* USB30_PWEN */
502*5bfea97eSLad Prabhakar IPSR_20_FUNC(0) | /* AUDIO_CLKA */
503*5bfea97eSLad Prabhakar IPSR_16_FUNC(1) | /* HRTS2#_A */
504*5bfea97eSLad Prabhakar IPSR_12_FUNC(1) | /* HCTS2#_A */
505*5bfea97eSLad Prabhakar IPSR_8_FUNC(3) | /* TPU0TO1 */
506*5bfea97eSLad Prabhakar IPSR_4_FUNC(3) | /* TPU0TO0 */
507*5bfea97eSLad Prabhakar IPSR_0_FUNC(0)); /* SSI_WS5 */
508*5bfea97eSLad Prabhakar
509*5bfea97eSLad Prabhakar /* initialize GPIO/peripheral function select */
510*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR0,
511*5bfea97eSLad Prabhakar GPSR0_SCL4 |
512*5bfea97eSLad Prabhakar GPSR0_D15 |
513*5bfea97eSLad Prabhakar GPSR0_D14 |
514*5bfea97eSLad Prabhakar GPSR0_D13 |
515*5bfea97eSLad Prabhakar GPSR0_D12 |
516*5bfea97eSLad Prabhakar GPSR0_D11 |
517*5bfea97eSLad Prabhakar GPSR0_D10 |
518*5bfea97eSLad Prabhakar GPSR0_D9 |
519*5bfea97eSLad Prabhakar GPSR0_D8 |
520*5bfea97eSLad Prabhakar GPSR0_D7 |
521*5bfea97eSLad Prabhakar GPSR0_D6 |
522*5bfea97eSLad Prabhakar GPSR0_D5 |
523*5bfea97eSLad Prabhakar GPSR0_D4 |
524*5bfea97eSLad Prabhakar GPSR0_D3 |
525*5bfea97eSLad Prabhakar GPSR0_D2 |
526*5bfea97eSLad Prabhakar GPSR0_D1 |
527*5bfea97eSLad Prabhakar GPSR0_D0);
528*5bfea97eSLad Prabhakar
529*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR1,
530*5bfea97eSLad Prabhakar GPSR1_WE0 |
531*5bfea97eSLad Prabhakar GPSR1_CS0 |
532*5bfea97eSLad Prabhakar GPSR1_A19 |
533*5bfea97eSLad Prabhakar GPSR1_A18 |
534*5bfea97eSLad Prabhakar GPSR1_A17 |
535*5bfea97eSLad Prabhakar GPSR1_A16 |
536*5bfea97eSLad Prabhakar GPSR1_A15 |
537*5bfea97eSLad Prabhakar GPSR1_A14 |
538*5bfea97eSLad Prabhakar GPSR1_A13 |
539*5bfea97eSLad Prabhakar GPSR1_A12 |
540*5bfea97eSLad Prabhakar GPSR1_A11 |
541*5bfea97eSLad Prabhakar GPSR1_A10 |
542*5bfea97eSLad Prabhakar GPSR1_A9 |
543*5bfea97eSLad Prabhakar GPSR1_A8 |
544*5bfea97eSLad Prabhakar GPSR1_A4 |
545*5bfea97eSLad Prabhakar GPSR1_A3 |
546*5bfea97eSLad Prabhakar GPSR1_A2 |
547*5bfea97eSLad Prabhakar GPSR1_A1 |
548*5bfea97eSLad Prabhakar GPSR1_A0);
549*5bfea97eSLad Prabhakar
550*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR2,
551*5bfea97eSLad Prabhakar GPSR2_BIT27_REVERSED |
552*5bfea97eSLad Prabhakar GPSR2_BIT26_REVERSED |
553*5bfea97eSLad Prabhakar GPSR2_AVB_PHY_INT |
554*5bfea97eSLad Prabhakar GPSR2_AVB_TXCREFCLK |
555*5bfea97eSLad Prabhakar GPSR2_AVB_RD3 |
556*5bfea97eSLad Prabhakar GPSR2_AVB_RD2 |
557*5bfea97eSLad Prabhakar GPSR2_AVB_RD1 |
558*5bfea97eSLad Prabhakar GPSR2_AVB_RD0 |
559*5bfea97eSLad Prabhakar GPSR2_AVB_RXC |
560*5bfea97eSLad Prabhakar GPSR2_AVB_RX_CTL |
561*5bfea97eSLad Prabhakar GPSR2_RPC_RESET |
562*5bfea97eSLad Prabhakar GPSR2_RPC_RPC_INT |
563*5bfea97eSLad Prabhakar GPSR2_QSPI1_IO3 |
564*5bfea97eSLad Prabhakar GPSR2_QSPI1_IO2 |
565*5bfea97eSLad Prabhakar GPSR2_QSPI1_MISO_IO1 |
566*5bfea97eSLad Prabhakar GPSR2_QSPI1_MOSI_IO0 |
567*5bfea97eSLad Prabhakar GPSR2_QSPI0_SSL |
568*5bfea97eSLad Prabhakar GPSR2_QSPI0_IO3 |
569*5bfea97eSLad Prabhakar GPSR2_QSPI0_IO2 |
570*5bfea97eSLad Prabhakar GPSR2_QSPI0_MISO_IO1 |
571*5bfea97eSLad Prabhakar GPSR2_QSPI0_MOSI_IO0 |
572*5bfea97eSLad Prabhakar GPSR2_QSPI0_SPCLK);
573*5bfea97eSLad Prabhakar
574*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR3,
575*5bfea97eSLad Prabhakar GPSR3_SD0_CD |
576*5bfea97eSLad Prabhakar GPSR3_SD1_DAT3 |
577*5bfea97eSLad Prabhakar GPSR3_SD1_DAT2 |
578*5bfea97eSLad Prabhakar GPSR3_SD1_DAT1 |
579*5bfea97eSLad Prabhakar GPSR3_SD1_DAT0 |
580*5bfea97eSLad Prabhakar GPSR3_SD1_CMD |
581*5bfea97eSLad Prabhakar GPSR3_SD1_CLK |
582*5bfea97eSLad Prabhakar GPSR3_SD0_DAT3 |
583*5bfea97eSLad Prabhakar GPSR3_SD0_DAT2 |
584*5bfea97eSLad Prabhakar GPSR3_SD0_DAT1 |
585*5bfea97eSLad Prabhakar GPSR3_SD0_DAT0 |
586*5bfea97eSLad Prabhakar GPSR3_SD0_CMD |
587*5bfea97eSLad Prabhakar GPSR3_SD0_CLK);
588*5bfea97eSLad Prabhakar
589*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR4,
590*5bfea97eSLad Prabhakar GPSR4_SD3_DAT3 |
591*5bfea97eSLad Prabhakar GPSR4_SD3_DAT2 |
592*5bfea97eSLad Prabhakar GPSR4_SD3_DAT1 |
593*5bfea97eSLad Prabhakar GPSR4_SD3_DAT0 |
594*5bfea97eSLad Prabhakar GPSR4_SD3_CMD |
595*5bfea97eSLad Prabhakar GPSR4_SD3_CLK);
596*5bfea97eSLad Prabhakar
597*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR5,
598*5bfea97eSLad Prabhakar GPSR5_MLB_SIG |
599*5bfea97eSLad Prabhakar GPSR5_MLB_CLK |
600*5bfea97eSLad Prabhakar GPSR5_SSI_SDATA9 |
601*5bfea97eSLad Prabhakar GPSR5_MSIOF0_SS2 |
602*5bfea97eSLad Prabhakar GPSR5_MSIOF0_SS1 |
603*5bfea97eSLad Prabhakar GPSR5_MSIOF0_SYNC |
604*5bfea97eSLad Prabhakar GPSR5_MSIOF0_TXD |
605*5bfea97eSLad Prabhakar GPSR5_MSIOF0_RXD |
606*5bfea97eSLad Prabhakar GPSR5_MSIOF0_SCK |
607*5bfea97eSLad Prabhakar GPSR5_RX2_A |
608*5bfea97eSLad Prabhakar GPSR5_TX2_A |
609*5bfea97eSLad Prabhakar GPSR5_RTS0_A |
610*5bfea97eSLad Prabhakar GPSR5_SCK0_A);
611*5bfea97eSLad Prabhakar
612*5bfea97eSLad Prabhakar pfc_reg_write(PFC_GPSR6,
613*5bfea97eSLad Prabhakar GPSR6_USB30_PWEN |
614*5bfea97eSLad Prabhakar GPSR6_SSI_SDATA6 |
615*5bfea97eSLad Prabhakar GPSR6_SSI_WS6 |
616*5bfea97eSLad Prabhakar GPSR6_SSI_SCK6 |
617*5bfea97eSLad Prabhakar GPSR6_SSI_SDATA5 |
618*5bfea97eSLad Prabhakar GPSR6_SSI_SCK5 |
619*5bfea97eSLad Prabhakar GPSR6_SSI_SDATA4 |
620*5bfea97eSLad Prabhakar GPSR6_USB30_OVC |
621*5bfea97eSLad Prabhakar GPSR6_AUDIO_CLKA |
622*5bfea97eSLad Prabhakar GPSR6_SSI_SDATA3 |
623*5bfea97eSLad Prabhakar GPSR6_SSI_WS349 |
624*5bfea97eSLad Prabhakar GPSR6_SSI_SCK349 |
625*5bfea97eSLad Prabhakar GPSR6_SSI_SDATA0 |
626*5bfea97eSLad Prabhakar GPSR6_SSI_WS01239 |
627*5bfea97eSLad Prabhakar GPSR6_SSI_SCK01239);
628*5bfea97eSLad Prabhakar
629*5bfea97eSLad Prabhakar /* initialize POC control */
630*5bfea97eSLad Prabhakar reg = mmio_read_32(PFC_POCCTRL0);
631*5bfea97eSLad Prabhakar reg = (reg & POCCTRL0_MASK) |
632*5bfea97eSLad Prabhakar POC_SD1_DAT3_33V |
633*5bfea97eSLad Prabhakar POC_SD1_DAT2_33V |
634*5bfea97eSLad Prabhakar POC_SD1_DAT1_33V |
635*5bfea97eSLad Prabhakar POC_SD1_DAT0_33V |
636*5bfea97eSLad Prabhakar POC_SD1_CMD_33V |
637*5bfea97eSLad Prabhakar POC_SD1_CLK_33V |
638*5bfea97eSLad Prabhakar POC_SD0_DAT3_33V |
639*5bfea97eSLad Prabhakar POC_SD0_DAT2_33V |
640*5bfea97eSLad Prabhakar POC_SD0_DAT1_33V |
641*5bfea97eSLad Prabhakar POC_SD0_DAT0_33V |
642*5bfea97eSLad Prabhakar POC_SD0_CMD_33V |
643*5bfea97eSLad Prabhakar POC_SD0_CLK_33V;
644*5bfea97eSLad Prabhakar pfc_reg_write(PFC_POCCTRL0, reg);
645*5bfea97eSLad Prabhakar
646*5bfea97eSLad Prabhakar reg = mmio_read_32(PFC_POCCTRL2);
647*5bfea97eSLad Prabhakar reg = ((reg & POCCTRL2_MASK) & ~POC2_VREF_33V);
648*5bfea97eSLad Prabhakar pfc_reg_write(PFC_POCCTRL2, reg);
649*5bfea97eSLad Prabhakar
650*5bfea97eSLad Prabhakar /* initialize LSI pin pull-up/down control */
651*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUD0, 0x00080000U);
652*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUD1, 0xCE398464U);
653*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUD2, 0xA4C380F4U);
654*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUD3, 0x0000079FU);
655*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUD4, 0xFFF0FFFFU);
656*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUD5, 0x40000000U);
657*5bfea97eSLad Prabhakar
658*5bfea97eSLad Prabhakar /* initialize LSI pin pull-enable register */
659*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUEN0, 0x00000000U);
660*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUEN1, 0x00300000U);
661*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUEN2, 0x00400074U);
662*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUEN3, 0x00000000U);
663*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUEN4, 0x07900600U);
664*5bfea97eSLad Prabhakar pfc_reg_write(PFC_PUEN5, 0x00000000U);
665*5bfea97eSLad Prabhakar
666*5bfea97eSLad Prabhakar /* initialize positive/negative logic select */
667*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG0, 0x00000000U);
668*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG1, 0x00000000U);
669*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG2, 0x00000000U);
670*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG3, 0x00000000U);
671*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG4, 0x00000000U);
672*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG5, 0x00000000U);
673*5bfea97eSLad Prabhakar mmio_write_32(GPIO_POSNEG6, 0x00000000U);
674*5bfea97eSLad Prabhakar
675*5bfea97eSLad Prabhakar /* initialize general IO/interrupt switching */
676*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL0, 0x00000000U);
677*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL1, 0x00000000U);
678*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL2, 0x00000000U);
679*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL3, 0x00000000U);
680*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL4, 0x00000000U);
681*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL5, 0x00000000U);
682*5bfea97eSLad Prabhakar mmio_write_32(GPIO_IOINTSEL6, 0x00000000U);
683*5bfea97eSLad Prabhakar
684*5bfea97eSLad Prabhakar /* initialize general output register */
685*5bfea97eSLad Prabhakar mmio_write_32(GPIO_OUTDT0, 0x00000000U);
686*5bfea97eSLad Prabhakar mmio_write_32(GPIO_OUTDT1, 0x00000000U);
687*5bfea97eSLad Prabhakar mmio_write_32(GPIO_OUTDT2, 0x00000000U);
688*5bfea97eSLad Prabhakar mmio_write_32(GPIO_OUTDT3, 0x00006000U);
689*5bfea97eSLad Prabhakar mmio_write_32(GPIO_OUTDT5, 0x00000000U);
690*5bfea97eSLad Prabhakar mmio_write_32(GPIO_OUTDT6, 0x00000000U);
691*5bfea97eSLad Prabhakar
692*5bfea97eSLad Prabhakar /* initialize general input/output switching */
693*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL0, 0x00020000U);
694*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL1, 0x00100000U);
695*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL2, 0x03000000U);
696*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL3, 0x0000E000U);
697*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL4, 0x00000440U);
698*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL5, 0x00080000U);
699*5bfea97eSLad Prabhakar mmio_write_32(GPIO_INOUTSEL6, 0x00000010U);
700*5bfea97eSLad Prabhakar }
701