xref: /rk3399_ARM-atf/drivers/renesas/rcar/qos/M3N/qos_init_m3n_v10.c (revision 79da34891640e10c71082ea1e8dac3b4198aeca1)
1c67703ebSMarek Vasut /*
2*e366f8cfSDien Pham  * Copyright (c) 2017-2024, Renesas Electronics Corporation. All rights reserved.
3c67703ebSMarek Vasut  *
4c67703ebSMarek Vasut  * SPDX-License-Identifier: BSD-3-Clause
5c67703ebSMarek Vasut  */
6c67703ebSMarek Vasut 
7c67703ebSMarek Vasut #include <stdint.h>
8c67703ebSMarek Vasut 
9c67703ebSMarek Vasut #include <common/debug.h>
10c67703ebSMarek Vasut 
11c67703ebSMarek Vasut #include "../qos_common.h"
12c67703ebSMarek Vasut #include "../qos_reg.h"
13c67703ebSMarek Vasut #include "qos_init_m3n_v10.h"
14c67703ebSMarek Vasut 
15c67703ebSMarek Vasut #define	RCAR_QOS_VERSION			"rev.0.09"
16c67703ebSMarek Vasut 
17c67703ebSMarek Vasut #define REF_ARS_ARBSTOPCYCLE_M3N			\
18c67703ebSMarek Vasut 	(((SL_INIT_SSLOTCLK_M3N) - 5U) << 16U)
19c67703ebSMarek Vasut 
20c67703ebSMarek Vasut #define QOSWT_TIME_BANK0			20000000U	/* unit:ns */
21c67703ebSMarek Vasut 
22c67703ebSMarek Vasut #define	QOSWT_WTEN_ENABLE			0x1U
23c67703ebSMarek Vasut 
24c67703ebSMarek Vasut #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT		3U
25c67703ebSMarek Vasut #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT		9U
26c67703ebSMarek Vasut #define QOSWT_WTREF_SLOT0_EN				\
27c67703ebSMarek Vasut 	((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) |	\
28c67703ebSMarek Vasut 	(0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
29c67703ebSMarek Vasut #define QOSWT_WTREF_SLOT1_EN			QOSWT_WTREF_SLOT0_EN
30c67703ebSMarek Vasut 
31c67703ebSMarek Vasut #define QOSWT_WTSET0_REQ_SSLOT0			5U
32c67703ebSMarek Vasut #define WT_BASE_SUB_SLOT_NUM0			12U
33c67703ebSMarek Vasut #define QOSWT_WTSET0_PERIOD0_M3N			\
34c67703ebSMarek Vasut 	((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3N) - 1U)
35c67703ebSMarek Vasut #define QOSWT_WTSET0_SSLOT0			(QOSWT_WTSET0_REQ_SSLOT0 - 1U)
36c67703ebSMarek Vasut #define QOSWT_WTSET0_SLOTSLOT0			(WT_BASE_SUB_SLOT_NUM0 - 1U)
37c67703ebSMarek Vasut 
38c67703ebSMarek Vasut #define QOSWT_WTSET1_PERIOD1_M3N		QOSWT_WTSET0_PERIOD0_M3N
39c67703ebSMarek Vasut #define QOSWT_WTSET1_SSLOT1			QOSWT_WTSET0_SSLOT0
40c67703ebSMarek Vasut #define QOSWT_WTSET1_SLOTSLOT1			QOSWT_WTSET0_SLOTSLOT0
41c67703ebSMarek Vasut 
42c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
43c67703ebSMarek Vasut 
44c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
45c67703ebSMarek Vasut #include "qos_init_m3n_v10_mstat195.h"
46c67703ebSMarek Vasut #else
47c67703ebSMarek Vasut #include "qos_init_m3n_v10_mstat390.h"
48c67703ebSMarek Vasut #endif
49c67703ebSMarek Vasut 
50c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
51c67703ebSMarek Vasut 
52c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
53c67703ebSMarek Vasut #include "qos_init_m3n_v10_qoswt195.h"
54c67703ebSMarek Vasut #else
55c67703ebSMarek Vasut #include "qos_init_m3n_v10_qoswt390.h"
56c67703ebSMarek Vasut #endif
57c67703ebSMarek Vasut 
58c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
59c67703ebSMarek Vasut #endif
60c67703ebSMarek Vasut 
61c67703ebSMarek Vasut struct rcar_gen3_dbsc_qos_settings m3n_v10_qos[] = {
62c67703ebSMarek Vasut 	/* BUFCAM settings */
63*e366f8cfSDien Pham 	{ DBSC_DBCAM0CNF1, 0x00048218U },
64c67703ebSMarek Vasut 	{ DBSC_DBCAM0CNF2, 0x000000F4 },
65c67703ebSMarek Vasut 	{ DBSC_DBSCHCNT0, 0x000F0037 },
66c67703ebSMarek Vasut 	{ DBSC_DBSCHSZ0, 0x00000001 },
67c67703ebSMarek Vasut 	{ DBSC_DBSCHRW0, 0x22421111 },
68c67703ebSMarek Vasut 
69c67703ebSMarek Vasut 	/* DDR3 */
70c67703ebSMarek Vasut 	{ DBSC_SCFCTST2, 0x012F1123 },
71c67703ebSMarek Vasut 
72c67703ebSMarek Vasut 	/* QoS Settings */
73c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS00, 0x00000F00 },
74c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS01, 0x00000B00 },
75c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS02, 0x00000000 },
76c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS03, 0x00000000 },
77c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS40, 0x00000300 },
78c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS41, 0x000002F0 },
79c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS42, 0x00000200 },
80c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS43, 0x00000100 },
81c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS90, 0x00000100 },
82c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS91, 0x000000F0 },
83c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS92, 0x000000A0 },
84c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS93, 0x00000040 },
85c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS130, 0x00000100 },
86c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS131, 0x000000F0 },
87c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS132, 0x000000A0 },
88c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS133, 0x00000040 },
89c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS140, 0x000000C0 },
90c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS141, 0x000000B0 },
91c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS142, 0x00000080 },
92c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS143, 0x00000040 },
93c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS150, 0x00000040 },
94c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS151, 0x00000030 },
95c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS152, 0x00000020 },
96c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS153, 0x00000010 },
97c67703ebSMarek Vasut };
98c67703ebSMarek Vasut 
qos_init_m3n_v10(void)99c67703ebSMarek Vasut void qos_init_m3n_v10(void)
100c67703ebSMarek Vasut {
101c67703ebSMarek Vasut 	rcar_qos_dbsc_setting(m3n_v10_qos, ARRAY_SIZE(m3n_v10_qos), true);
102c67703ebSMarek Vasut 
103c67703ebSMarek Vasut 	/* DRAM Split Address mapping */
104c67703ebSMarek Vasut #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
105c67703ebSMarek Vasut #if RCAR_LSI == RCAR_M3N
106c67703ebSMarek Vasut #error "Don't set DRAM Split 4ch(M3N)"
107c67703ebSMarek Vasut #else
108c67703ebSMarek Vasut 	ERROR("DRAM Split 4ch not supported.(M3N)");
109c67703ebSMarek Vasut 	panic();
110c67703ebSMarek Vasut #endif
111c67703ebSMarek Vasut #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
112c67703ebSMarek Vasut #if RCAR_LSI == RCAR_M3N
113c67703ebSMarek Vasut #error "Don't set DRAM Split 2ch(M3N)"
114c67703ebSMarek Vasut #else
115c67703ebSMarek Vasut 	ERROR("DRAM Split 2ch not supported.(M3N)");
116c67703ebSMarek Vasut 	panic();
117c67703ebSMarek Vasut #endif
118c67703ebSMarek Vasut #else
119c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is OFF\n");
120c67703ebSMarek Vasut #endif
121c67703ebSMarek Vasut 
122c67703ebSMarek Vasut #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
123c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
124c67703ebSMarek Vasut 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
125c67703ebSMarek Vasut #endif
126c67703ebSMarek Vasut 
127c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
128c67703ebSMarek Vasut 	NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
129c67703ebSMarek Vasut #else
130c67703ebSMarek Vasut 	NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
131c67703ebSMarek Vasut #endif
132c67703ebSMarek Vasut 
133c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
134c67703ebSMarek Vasut 	NOTICE("BL2: Periodic Write DQ Training\n");
135c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
136c67703ebSMarek Vasut 
137c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAS, 0x00000028U);
138c67703ebSMarek Vasut 	io_write_64(QOSCTRL_DANN, 0x0402000002020201UL);
139c67703ebSMarek Vasut 	io_write_32(QOSCTRL_DANT, 0x00100804U);
140c67703ebSMarek Vasut 	io_write_32(QOSCTRL_FSS, 0x0000000AU);
141c67703ebSMarek Vasut 	io_write_32(QOSCTRL_INSFC, 0x06330001U);
142c67703ebSMarek Vasut 	io_write_32(QOSCTRL_EARLYR, 0x00000001U);
143c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RACNT0, 0x00010003U);
144c67703ebSMarek Vasut 
145c67703ebSMarek Vasut 	io_write_32(QOSCTRL_SL_INIT,
146c67703ebSMarek Vasut 		    SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
147c67703ebSMarek Vasut 		    SL_INIT_SSLOTCLK_M3N);
148c67703ebSMarek Vasut 	io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_M3N);
149c67703ebSMarek Vasut 
150c67703ebSMarek Vasut 	uint32_t i;
151c67703ebSMarek Vasut 
152c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
153c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
154c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
155c67703ebSMarek Vasut 	}
156c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
157c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
158c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
159c67703ebSMarek Vasut 	}
160c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
161c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
162c67703ebSMarek Vasut 		io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
163c67703ebSMarek Vasut 			    qoswt_fix[i]);
164c67703ebSMarek Vasut 		io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
165c67703ebSMarek Vasut 			    qoswt_fix[i]);
166c67703ebSMarek Vasut 	}
167c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
168c67703ebSMarek Vasut 		io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
169c67703ebSMarek Vasut 		io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
170c67703ebSMarek Vasut 	}
171c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
172c67703ebSMarek Vasut 
173c67703ebSMarek Vasut 	/* RT bus Leaf setting */
174c67703ebSMarek Vasut 	io_write_32(RT_ACT0, 0x00000000U);
175c67703ebSMarek Vasut 	io_write_32(RT_ACT1, 0x00000000U);
176c67703ebSMarek Vasut 
177c67703ebSMarek Vasut 	/* CCI bus Leaf setting */
178c67703ebSMarek Vasut 	io_write_32(CPU_ACT0, 0x00000003U);
179c67703ebSMarek Vasut 	io_write_32(CPU_ACT1, 0x00000003U);
180c67703ebSMarek Vasut 
181c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
182c67703ebSMarek Vasut 
183c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
184c67703ebSMarek Vasut 	/*  re-write training setting */
185c67703ebSMarek Vasut 	io_write_32(QOSWT_WTREF,
186c67703ebSMarek Vasut 		    ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
187c67703ebSMarek Vasut 	io_write_32(QOSWT_WTSET0,
188c67703ebSMarek Vasut 		    ((QOSWT_WTSET0_PERIOD0_M3N << 16) |
189c67703ebSMarek Vasut 		     (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
190c67703ebSMarek Vasut 	io_write_32(QOSWT_WTSET1,
191c67703ebSMarek Vasut 		    ((QOSWT_WTSET1_PERIOD1_M3N << 16) |
192c67703ebSMarek Vasut 		     (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
193c67703ebSMarek Vasut 
194c67703ebSMarek Vasut 	io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
195c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
196c67703ebSMarek Vasut 
197c67703ebSMarek Vasut 	io_write_32(QOSCTRL_STATQC, 0x00000001U);
198c67703ebSMarek Vasut #else
199c67703ebSMarek Vasut 	NOTICE("BL2: QoS is None\n");
200c67703ebSMarek Vasut 
201c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
202c67703ebSMarek Vasut #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
203c67703ebSMarek Vasut }
204