1c67703ebSMarek Vasut /*
2*e366f8cfSDien Pham * Copyright (c) 2019-2024, Renesas Electronics Corporation. All rights reserved.
3c67703ebSMarek Vasut *
4c67703ebSMarek Vasut * SPDX-License-Identifier: BSD-3-Clause
5c67703ebSMarek Vasut */
6c67703ebSMarek Vasut
7c67703ebSMarek Vasut #include <stdint.h>
8c67703ebSMarek Vasut
9c67703ebSMarek Vasut #include <common/debug.h>
10c67703ebSMarek Vasut
11c67703ebSMarek Vasut #include "../qos_common.h"
12c67703ebSMarek Vasut #include "../qos_reg.h"
13c67703ebSMarek Vasut #include "qos_init_m3_v30.h"
14c67703ebSMarek Vasut
15bf881832SYoshifumi Hosoya #define RCAR_QOS_VERSION "rev.0.04"
16c67703ebSMarek Vasut
17c67703ebSMarek Vasut #define QOSWT_TIME_BANK0 20000000U /* unit:ns */
18c67703ebSMarek Vasut
19c67703ebSMarek Vasut #define QOSWT_WTEN_ENABLE 0x1U
20c67703ebSMarek Vasut
21c67703ebSMarek Vasut #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 (SL_INIT_SSLOTCLK_M3_30 - 0x5U)
22c67703ebSMarek Vasut
23c67703ebSMarek Vasut #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U
24c67703ebSMarek Vasut #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U
25c67703ebSMarek Vasut #define QOSWT_WTREF_SLOT0_EN \
26c67703ebSMarek Vasut ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
27c67703ebSMarek Vasut (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28c67703ebSMarek Vasut #define QOSWT_WTREF_SLOT1_EN \
29c67703ebSMarek Vasut ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
30c67703ebSMarek Vasut (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
31c67703ebSMarek Vasut
32c67703ebSMarek Vasut #define QOSWT_WTSET0_REQ_SSLOT0 5U
33c67703ebSMarek Vasut #define WT_BASE_SUB_SLOT_NUM0 12U
34c67703ebSMarek Vasut #define QOSWT_WTSET0_PERIOD0_M3_30 \
35c67703ebSMarek Vasut ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3_30) - 1U)
36c67703ebSMarek Vasut #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
37c67703ebSMarek Vasut #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U)
38c67703ebSMarek Vasut
39c67703ebSMarek Vasut #define QOSWT_WTSET1_PERIOD1_M3_30 \
40c67703ebSMarek Vasut ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3_30) - 1U)
41c67703ebSMarek Vasut #define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
42c67703ebSMarek Vasut #define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 - 1U)
43c67703ebSMarek Vasut
44c67703ebSMarek Vasut #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
45c67703ebSMarek Vasut
46c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
47c67703ebSMarek Vasut #include "qos_init_m3_v30_mstat195.h"
48c67703ebSMarek Vasut #else
49c67703ebSMarek Vasut #include "qos_init_m3_v30_mstat390.h"
50c67703ebSMarek Vasut #endif
51c67703ebSMarek Vasut
52c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
53c67703ebSMarek Vasut
54c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
55c67703ebSMarek Vasut #include "qos_init_m3_v30_qoswt195.h"
56c67703ebSMarek Vasut #else
57c67703ebSMarek Vasut #include "qos_init_m3_v30_qoswt390.h"
58c67703ebSMarek Vasut #endif
59c67703ebSMarek Vasut
60c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
61c67703ebSMarek Vasut #endif
62c67703ebSMarek Vasut
63c67703ebSMarek Vasut struct rcar_gen3_dbsc_qos_settings m3_v30_qos[] = {
64c67703ebSMarek Vasut /* BUFCAM settings */
65*e366f8cfSDien Pham { DBSC_DBCAM0CNF1, 0x00048218U },
66c67703ebSMarek Vasut { DBSC_DBCAM0CNF2, 0x000000F4 },
67c67703ebSMarek Vasut { DBSC_DBCAM0CNF3, 0x00000000 },
68c67703ebSMarek Vasut { DBSC_DBSCHCNT0, 0x000F0037 },
69c67703ebSMarek Vasut { DBSC_DBSCHSZ0, 0x00000001 },
70c67703ebSMarek Vasut { DBSC_DBSCHRW0, 0x22421111 },
71c67703ebSMarek Vasut
72c67703ebSMarek Vasut /* DDR3 */
73c67703ebSMarek Vasut { DBSC_SCFCTST2, 0x012F1123 },
74c67703ebSMarek Vasut
75c67703ebSMarek Vasut /* QoS Settings */
76c67703ebSMarek Vasut { DBSC_DBSCHQOS00, 0x00000F00 },
77c67703ebSMarek Vasut { DBSC_DBSCHQOS01, 0x00000B00 },
78c67703ebSMarek Vasut { DBSC_DBSCHQOS02, 0x00000000 },
79c67703ebSMarek Vasut { DBSC_DBSCHQOS03, 0x00000000 },
80c67703ebSMarek Vasut { DBSC_DBSCHQOS40, 0x00000300 },
81c67703ebSMarek Vasut { DBSC_DBSCHQOS41, 0x000002F0 },
82c67703ebSMarek Vasut { DBSC_DBSCHQOS42, 0x00000200 },
83c67703ebSMarek Vasut { DBSC_DBSCHQOS43, 0x00000100 },
84c67703ebSMarek Vasut { DBSC_DBSCHQOS90, 0x00000100 },
85c67703ebSMarek Vasut { DBSC_DBSCHQOS91, 0x000000F0 },
86c67703ebSMarek Vasut { DBSC_DBSCHQOS92, 0x000000A0 },
87c67703ebSMarek Vasut { DBSC_DBSCHQOS93, 0x00000040 },
88c67703ebSMarek Vasut { DBSC_DBSCHQOS120, 0x00000040 },
89c67703ebSMarek Vasut { DBSC_DBSCHQOS121, 0x00000030 },
90c67703ebSMarek Vasut { DBSC_DBSCHQOS122, 0x00000020 },
91c67703ebSMarek Vasut { DBSC_DBSCHQOS123, 0x00000010 },
92c67703ebSMarek Vasut { DBSC_DBSCHQOS130, 0x00000100 },
93c67703ebSMarek Vasut { DBSC_DBSCHQOS131, 0x000000F0 },
94c67703ebSMarek Vasut { DBSC_DBSCHQOS132, 0x000000A0 },
95c67703ebSMarek Vasut { DBSC_DBSCHQOS133, 0x00000040 },
96c67703ebSMarek Vasut { DBSC_DBSCHQOS140, 0x000000C0 },
97c67703ebSMarek Vasut { DBSC_DBSCHQOS141, 0x000000B0 },
98c67703ebSMarek Vasut { DBSC_DBSCHQOS142, 0x00000080 },
99c67703ebSMarek Vasut { DBSC_DBSCHQOS143, 0x00000040 },
100c67703ebSMarek Vasut { DBSC_DBSCHQOS150, 0x00000040 },
101c67703ebSMarek Vasut { DBSC_DBSCHQOS151, 0x00000030 },
102c67703ebSMarek Vasut { DBSC_DBSCHQOS152, 0x00000020 },
103c67703ebSMarek Vasut { DBSC_DBSCHQOS153, 0x00000010 },
104c67703ebSMarek Vasut };
105c67703ebSMarek Vasut
qos_init_m3_v30(void)106c67703ebSMarek Vasut void qos_init_m3_v30(void)
107c67703ebSMarek Vasut {
108c67703ebSMarek Vasut rcar_qos_dbsc_setting(m3_v30_qos, ARRAY_SIZE(m3_v30_qos), true);
109c67703ebSMarek Vasut
110c67703ebSMarek Vasut /* DRAM Split Address mapping */
111c67703ebSMarek Vasut #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
112c67703ebSMarek Vasut #if RCAR_LSI == RCAR_M3
113c67703ebSMarek Vasut #error "Don't set DRAM Split 4ch(M3)"
114c67703ebSMarek Vasut #else
115c67703ebSMarek Vasut ERROR("DRAM Split 4ch not supported.(M3)");
116c67703ebSMarek Vasut panic();
117c67703ebSMarek Vasut #endif
118c67703ebSMarek Vasut #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
119c67703ebSMarek Vasut (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
120c67703ebSMarek Vasut NOTICE("BL2: DRAM Split is 2ch\n");
121c67703ebSMarek Vasut io_write_32(AXI_ADSPLCR0, 0x00000000U);
122c67703ebSMarek Vasut io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
123c67703ebSMarek Vasut | ADSPLCR0_SPLITSEL(0xFFU)
124c67703ebSMarek Vasut | ADSPLCR0_AREA(0x1DU)
125c67703ebSMarek Vasut | ADSPLCR0_SWP);
126c67703ebSMarek Vasut io_write_32(AXI_ADSPLCR2, 0x00001004U);
127c67703ebSMarek Vasut io_write_32(AXI_ADSPLCR3, 0x00000000U);
128c67703ebSMarek Vasut #else
129c67703ebSMarek Vasut NOTICE("BL2: DRAM Split is OFF\n");
130c67703ebSMarek Vasut #endif
131c67703ebSMarek Vasut
132c67703ebSMarek Vasut #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
133c67703ebSMarek Vasut #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
134c67703ebSMarek Vasut NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
135c67703ebSMarek Vasut #endif
136c67703ebSMarek Vasut
137c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
138c67703ebSMarek Vasut NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
139c67703ebSMarek Vasut #else
140c67703ebSMarek Vasut NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
141c67703ebSMarek Vasut #endif
142c67703ebSMarek Vasut
143c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
144c67703ebSMarek Vasut NOTICE("BL2: Periodic Write DQ Training\n");
145c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
146c67703ebSMarek Vasut
147c67703ebSMarek Vasut io_write_32(QOSCTRL_RAS, 0x00000044U);
148c67703ebSMarek Vasut io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
149c67703ebSMarek Vasut io_write_32(QOSCTRL_DANT, 0x0020100AU);
150c67703ebSMarek Vasut io_write_32(QOSCTRL_FSS, 0x0000000AU);
151c67703ebSMarek Vasut io_write_32(QOSCTRL_INSFC, 0x06330001U);
152c67703ebSMarek Vasut io_write_32(QOSCTRL_EARLYR, 0x00000001U);
153c67703ebSMarek Vasut io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
154c67703ebSMarek Vasut
155c67703ebSMarek Vasut /* GPU Boost Mode */
156c67703ebSMarek Vasut io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
157c67703ebSMarek Vasut
158c67703ebSMarek Vasut io_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_M3_30);
159c67703ebSMarek Vasut io_write_32(QOSCTRL_REF_ARS, ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 << 16)));
160c67703ebSMarek Vasut
161c67703ebSMarek Vasut uint32_t i;
162c67703ebSMarek Vasut
163c67703ebSMarek Vasut for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
164c67703ebSMarek Vasut io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
165c67703ebSMarek Vasut io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
166c67703ebSMarek Vasut }
167c67703ebSMarek Vasut for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
168c67703ebSMarek Vasut io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
169c67703ebSMarek Vasut io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
170c67703ebSMarek Vasut }
171c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
172c67703ebSMarek Vasut for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
173c67703ebSMarek Vasut io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, qoswt_fix[i]);
174c67703ebSMarek Vasut io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, qoswt_fix[i]);
175c67703ebSMarek Vasut }
176c67703ebSMarek Vasut for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
177c67703ebSMarek Vasut io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
178c67703ebSMarek Vasut io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
179c67703ebSMarek Vasut }
180c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
181c67703ebSMarek Vasut
182c67703ebSMarek Vasut /* RT bus Leaf setting */
183c67703ebSMarek Vasut io_write_32(RT_ACT0, 0x00000000U);
184c67703ebSMarek Vasut io_write_32(RT_ACT1, 0x00000000U);
185c67703ebSMarek Vasut
186c67703ebSMarek Vasut /* CCI bus Leaf setting */
187c67703ebSMarek Vasut io_write_32(CPU_ACT0, 0x00000003U);
188c67703ebSMarek Vasut io_write_32(CPU_ACT1, 0x00000003U);
189c67703ebSMarek Vasut io_write_32(CPU_ACT2, 0x00000003U);
190c67703ebSMarek Vasut io_write_32(CPU_ACT3, 0x00000003U);
191c67703ebSMarek Vasut
192c67703ebSMarek Vasut io_write_32(QOSCTRL_RAEN, 0x00000001U);
193c67703ebSMarek Vasut
194c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
195c67703ebSMarek Vasut /* re-write training setting */
196c67703ebSMarek Vasut io_write_32(QOSWT_WTREF, ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
197c67703ebSMarek Vasut io_write_32(QOSWT_WTSET0, ((QOSWT_WTSET0_PERIOD0_M3_30 << 16) | (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
198c67703ebSMarek Vasut io_write_32(QOSWT_WTSET1, ((QOSWT_WTSET1_PERIOD1_M3_30 << 16) | (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
199c67703ebSMarek Vasut
200c67703ebSMarek Vasut io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
201c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
202c67703ebSMarek Vasut
203c67703ebSMarek Vasut io_write_32(QOSCTRL_STATQC, 0x00000001U);
204c67703ebSMarek Vasut #else
205c67703ebSMarek Vasut NOTICE("BL2: QoS is None\n");
206c67703ebSMarek Vasut
207c67703ebSMarek Vasut io_write_32(QOSCTRL_RAEN, 0x00000001U);
208c67703ebSMarek Vasut #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
209c67703ebSMarek Vasut }
210