xref: /rk3399_ARM-atf/drivers/renesas/rcar/qos/M3/qos_init_m3_v10.c (revision 79da34891640e10c71082ea1e8dac3b4198aeca1)
1c67703ebSMarek Vasut /*
2*e366f8cfSDien Pham  * Copyright (c) 2015-2024, Renesas Electronics Corporation. All rights reserved.
3c67703ebSMarek Vasut  *
4c67703ebSMarek Vasut  * SPDX-License-Identifier: BSD-3-Clause
5c67703ebSMarek Vasut  */
6c67703ebSMarek Vasut 
7c67703ebSMarek Vasut #include <stdint.h>
8c67703ebSMarek Vasut 
9c67703ebSMarek Vasut #include <common/debug.h>
10c67703ebSMarek Vasut 
11c67703ebSMarek Vasut #include "../qos_common.h"
12c67703ebSMarek Vasut #include "../qos_reg.h"
13c67703ebSMarek Vasut #include "qos_init_m3_v10.h"
14c67703ebSMarek Vasut 
15c67703ebSMarek Vasut #define	RCAR_QOS_VERSION		"rev.0.19"
16c67703ebSMarek Vasut 
17c67703ebSMarek Vasut #include "qos_init_m3_v10_mstat.h"
18c67703ebSMarek Vasut 
19c67703ebSMarek Vasut struct rcar_gen3_dbsc_qos_settings m3_v10_qos[] = {
20c67703ebSMarek Vasut 	/* BUFCAM settings */
21c67703ebSMarek Vasut 	/* DBSC_DBCAM0CNF0 not set */
22*e366f8cfSDien Pham 	{ DBSC_DBCAM0CNF1, 0x00048218U },
23c67703ebSMarek Vasut 	{ DBSC_DBCAM0CNF2, 0x000000F4 },
24c67703ebSMarek Vasut 	{ DBSC_DBCAM0CNF3, 0x00000000 },
25c67703ebSMarek Vasut 	{ DBSC_DBSCHCNT0, 0x080F0037 },
26c67703ebSMarek Vasut 	/* DBSC_DBSCHCNT1 not set */
27c67703ebSMarek Vasut 	{ DBSC_DBSCHSZ0, 0x00000001 },
28c67703ebSMarek Vasut 	{ DBSC_DBSCHRW0, 0x22421111 },
29c67703ebSMarek Vasut 
30c67703ebSMarek Vasut 	/* DDR3 */
31c67703ebSMarek Vasut 	{ DBSC_SCFCTST2, 0x012F1123 },
32c67703ebSMarek Vasut 
33c67703ebSMarek Vasut 	/* QoS Settings */
34c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS00, 0x00000F00 },
35c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS01, 0x00000B00 },
36c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS02, 0x00000000 },
37c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS03, 0x00000000 },
38c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS40, 0x00000300 },
39c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS41, 0x000002F0 },
40c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS42, 0x00000200 },
41c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS43, 0x00000100 },
42c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS90, 0x00000300 },
43c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS91, 0x000002F0 },
44c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS92, 0x00000200 },
45c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS93, 0x00000100 },
46c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS130, 0x00000100 },
47c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS131, 0x000000F0 },
48c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS132, 0x000000A0 },
49c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS133, 0x00000040 },
50c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS140, 0x000000C0 },
51c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS141, 0x000000B0 },
52c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS142, 0x00000080 },
53c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS143, 0x00000040 },
54c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS150, 0x00000040 },
55c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS151, 0x00000030 },
56c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS152, 0x00000020 },
57c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS153, 0x00000010 },
58c67703ebSMarek Vasut };
59c67703ebSMarek Vasut 
qos_init_m3_v10(void)60c67703ebSMarek Vasut void qos_init_m3_v10(void)
61c67703ebSMarek Vasut {
62c67703ebSMarek Vasut 	rcar_qos_dbsc_setting(m3_v10_qos, ARRAY_SIZE(m3_v10_qos), false);
63c67703ebSMarek Vasut 
64c67703ebSMarek Vasut 	/* DRAM Split Address mapping */
65c67703ebSMarek Vasut #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
66c67703ebSMarek Vasut #if RCAR_LSI == RCAR_M3
67c67703ebSMarek Vasut #error "Don't set DRAM Split 4ch(M3)"
68c67703ebSMarek Vasut #else
69c67703ebSMarek Vasut 	ERROR("DRAM Split 4ch not supported.(M3)");
70c67703ebSMarek Vasut 	panic();
71c67703ebSMarek Vasut #endif
72c67703ebSMarek Vasut #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
73c67703ebSMarek Vasut       (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
74c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is 2ch\n");
75c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR0, 0x00000000U);
76c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
77c67703ebSMarek Vasut 		    | ADSPLCR0_SPLITSEL(0xFFU)
78c67703ebSMarek Vasut 		    | ADSPLCR0_AREA(0x1CU)
79c67703ebSMarek Vasut 		    | ADSPLCR0_SWP);
80c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR2, 0x089A0000U);
81c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR3, 0x00000000U);
82c67703ebSMarek Vasut #else
83c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is OFF\n");
84c67703ebSMarek Vasut #endif
85c67703ebSMarek Vasut 
86c67703ebSMarek Vasut #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
87c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
88c67703ebSMarek Vasut 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
89c67703ebSMarek Vasut #endif
90c67703ebSMarek Vasut 
91c67703ebSMarek Vasut 	/* Resource Alloc setting */
92c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAS, 0x00000028U);
93c67703ebSMarek Vasut 	io_write_32(QOSCTRL_FIXTH, 0x000F0005U);
94c67703ebSMarek Vasut 	io_write_32(QOSCTRL_REGGD, 0x00000000U);
95c67703ebSMarek Vasut 	io_write_64(QOSCTRL_DANN, 0x0101010102020201UL);
96c67703ebSMarek Vasut 	io_write_32(QOSCTRL_DANT, 0x00100804U);
97c67703ebSMarek Vasut 	io_write_32(QOSCTRL_EC, 0x00000000U);
98c67703ebSMarek Vasut 	io_write_64(QOSCTRL_EMS, 0x0000000000000000UL);
99c67703ebSMarek Vasut 	io_write_32(QOSCTRL_FSS, 0x000003e8U);
100c67703ebSMarek Vasut 	io_write_32(QOSCTRL_INSFC, 0xC7840001U);
101c67703ebSMarek Vasut 	io_write_32(QOSCTRL_BERR, 0x00000000U);
102c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RACNT0, 0x00000000U);
103c67703ebSMarek Vasut 
104c67703ebSMarek Vasut 	/* QOSBW setting */
105c67703ebSMarek Vasut 	io_write_32(QOSCTRL_SL_INIT,
106c67703ebSMarek Vasut 		    SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK);
107c67703ebSMarek Vasut 	io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
108c67703ebSMarek Vasut 
109c67703ebSMarek Vasut 	/* QOSBW SRAM setting */
110c67703ebSMarek Vasut 	uint32_t i;
111c67703ebSMarek Vasut 
112c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
113c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
114c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
115c67703ebSMarek Vasut 	}
116c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
117c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
118c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
119c67703ebSMarek Vasut 	}
120c67703ebSMarek Vasut 
121c67703ebSMarek Vasut 	/* 3DG bus Leaf setting */
122c67703ebSMarek Vasut 	io_write_32(0xFD820808U, 0x00001234U);
123c67703ebSMarek Vasut 	io_write_32(0xFD820800U, 0x00000006U);
124c67703ebSMarek Vasut 	io_write_32(0xFD821800U, 0x00000006U);
125c67703ebSMarek Vasut 	io_write_32(0xFD822800U, 0x00000006U);
126c67703ebSMarek Vasut 	io_write_32(0xFD823800U, 0x00000006U);
127c67703ebSMarek Vasut 	io_write_32(0xFD824800U, 0x00000006U);
128c67703ebSMarek Vasut 	io_write_32(0xFD825800U, 0x00000006U);
129c67703ebSMarek Vasut 	io_write_32(0xFD826800U, 0x00000006U);
130c67703ebSMarek Vasut 	io_write_32(0xFD827800U, 0x00000006U);
131c67703ebSMarek Vasut 
132c67703ebSMarek Vasut 	/* RT bus Leaf setting */
133c67703ebSMarek Vasut 	io_write_32(0xFFC50800U, 0x00000000U);
134c67703ebSMarek Vasut 	io_write_32(0xFFC51800U, 0x00000000U);
135c67703ebSMarek Vasut 
136c67703ebSMarek Vasut 	/* Resource Alloc start */
137c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
138c67703ebSMarek Vasut 
139c67703ebSMarek Vasut 	/* QOSBW start */
140c67703ebSMarek Vasut 	io_write_32(QOSCTRL_STATQC, 0x00000001U);
141c67703ebSMarek Vasut #else
142c67703ebSMarek Vasut 	NOTICE("BL2: QoS is None\n");
143c67703ebSMarek Vasut 
144c67703ebSMarek Vasut 	/* Resource Alloc setting */
145c67703ebSMarek Vasut 	io_write_32(QOSCTRL_EC, 0x00000000U);
146c67703ebSMarek Vasut 	/* Resource Alloc start */
147c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
148c67703ebSMarek Vasut #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
149c67703ebSMarek Vasut }
150