xref: /rk3399_ARM-atf/drivers/renesas/rcar/qos/H3/qos_init_h3_v20.c (revision 79da34891640e10c71082ea1e8dac3b4198aeca1)
1c67703ebSMarek Vasut /*
2*e366f8cfSDien Pham  * Copyright (c) 2015-2024, Renesas Electronics Corporation. All rights reserved.
3c67703ebSMarek Vasut  *
4c67703ebSMarek Vasut  * SPDX-License-Identifier: BSD-3-Clause
5c67703ebSMarek Vasut  */
6c67703ebSMarek Vasut 
7c67703ebSMarek Vasut #include <stdint.h>
8c67703ebSMarek Vasut 
9c67703ebSMarek Vasut #include <common/debug.h>
10c67703ebSMarek Vasut 
11c67703ebSMarek Vasut #include "../qos_common.h"
12c67703ebSMarek Vasut #include "../qos_reg.h"
13c67703ebSMarek Vasut #include "qos_init_h3_v20.h"
14c67703ebSMarek Vasut 
15c67703ebSMarek Vasut #define RCAR_QOS_VERSION			"rev.0.21"
16c67703ebSMarek Vasut 
17c67703ebSMarek Vasut #define QOSWT_TIME_BANK0			20000000U	/* unit:ns */
18c67703ebSMarek Vasut 
19c67703ebSMarek Vasut #define QOSWT_WTEN_ENABLE			0x1U
20c67703ebSMarek Vasut 
21c67703ebSMarek Vasut #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20	(SL_INIT_SSLOTCLK_H3_20 - 0x5U)
22c67703ebSMarek Vasut 
23c67703ebSMarek Vasut #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT		3U
24c67703ebSMarek Vasut #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT		9U
25c67703ebSMarek Vasut #define QOSWT_WTREF_SLOT0_EN				\
26c67703ebSMarek Vasut 	((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) |	\
27c67703ebSMarek Vasut 	(0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28c67703ebSMarek Vasut #define QOSWT_WTREF_SLOT1_EN				\
29c67703ebSMarek Vasut 	((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) |	\
30c67703ebSMarek Vasut 	(0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
31c67703ebSMarek Vasut 
32c67703ebSMarek Vasut #define QOSWT_WTSET0_REQ_SSLOT0			5U
33c67703ebSMarek Vasut #define WT_BASE_SUB_SLOT_NUM0			12U
34c67703ebSMarek Vasut #define QOSWT_WTSET0_PERIOD0_H3_20			\
35c67703ebSMarek Vasut 	((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_20) - 1U)
36c67703ebSMarek Vasut #define QOSWT_WTSET0_SSLOT0			(QOSWT_WTSET0_REQ_SSLOT0 - 1U)
37c67703ebSMarek Vasut #define QOSWT_WTSET0_SLOTSLOT0			(WT_BASE_SUB_SLOT_NUM0 - 1U)
38c67703ebSMarek Vasut 
39c67703ebSMarek Vasut #define QOSWT_WTSET1_PERIOD1_H3_20			\
40c67703ebSMarek Vasut 	((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_20) - 1U)
41c67703ebSMarek Vasut #define QOSWT_WTSET1_SSLOT1			(QOSWT_WTSET0_REQ_SSLOT0 - 1U)
42c67703ebSMarek Vasut #define QOSWT_WTSET1_SLOTSLOT1			(WT_BASE_SUB_SLOT_NUM0 - 1U)
43c67703ebSMarek Vasut 
44c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
45c67703ebSMarek Vasut 
46c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
47c67703ebSMarek Vasut #include "qos_init_h3_v20_mstat195.h"
48c67703ebSMarek Vasut #else
49c67703ebSMarek Vasut #include "qos_init_h3_v20_mstat390.h"
50c67703ebSMarek Vasut #endif
51c67703ebSMarek Vasut 
52c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
53c67703ebSMarek Vasut 
54c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
55c67703ebSMarek Vasut #include "qos_init_h3_v20_qoswt195.h"
56c67703ebSMarek Vasut #else
57c67703ebSMarek Vasut #include "qos_init_h3_v20_qoswt390.h"
58c67703ebSMarek Vasut #endif
59c67703ebSMarek Vasut 
60c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
61c67703ebSMarek Vasut 
62c67703ebSMarek Vasut #endif
63c67703ebSMarek Vasut 
64c67703ebSMarek Vasut struct rcar_gen3_dbsc_qos_settings h3_v20_qos[] = {
65c67703ebSMarek Vasut 	/* BUFCAM settings */
66*e366f8cfSDien Pham 	{ DBSC_DBCAM0CNF1, 0x00048218U },
67c67703ebSMarek Vasut 	{ DBSC_DBCAM0CNF2, 0x000000F4U },
68c67703ebSMarek Vasut 	{ DBSC_DBCAM0CNF3, 0x00000000U },
69c67703ebSMarek Vasut 	{ DBSC_DBSCHCNT0, 0x000F0037U },
70c67703ebSMarek Vasut 	{ DBSC_DBSCHSZ0, 0x00000001U },
71c67703ebSMarek Vasut 	{ DBSC_DBSCHRW0, 0x22421111U },
72c67703ebSMarek Vasut 
73c67703ebSMarek Vasut 	/* DDR3 */
74c67703ebSMarek Vasut 	{ DBSC_SCFCTST2, 0x012F1123U },
75c67703ebSMarek Vasut 
76c67703ebSMarek Vasut 	/* QoS Settings */
77c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS00, 0x00000F00U },
78c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS01, 0x00000B00U },
79c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS02, 0x00000000U },
80c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS03, 0x00000000U },
81c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS40, 0x00000300U },
82c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS41, 0x000002F0U },
83c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS42, 0x00000200U },
84c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS43, 0x00000100U },
85c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS90, 0x00000100U },
86c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS91, 0x000000F0U },
87c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS92, 0x000000A0U },
88c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS93, 0x00000040U },
89c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS120, 0x00000040U },
90c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS121, 0x00000030U },
91c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS122, 0x00000020U },
92c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS123, 0x00000010U },
93c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS130, 0x00000100U },
94c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS131, 0x000000F0U },
95c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS132, 0x000000A0U },
96c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS133, 0x00000040U },
97c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS140, 0x000000C0U },
98c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS141, 0x000000B0U },
99c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS142, 0x00000080U },
100c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS143, 0x00000040U },
101c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS150, 0x00000040U },
102c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS151, 0x00000030U },
103c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS152, 0x00000020U },
104c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS153, 0x00000010U },
105c67703ebSMarek Vasut };
106c67703ebSMarek Vasut 
qos_init_h3_v20(void)107c67703ebSMarek Vasut void qos_init_h3_v20(void)
108c67703ebSMarek Vasut {
109c67703ebSMarek Vasut 	rcar_qos_dbsc_setting(h3_v20_qos, ARRAY_SIZE(h3_v20_qos), true);
110c67703ebSMarek Vasut 
111c67703ebSMarek Vasut 	/* DRAM Split Address mapping */
112c67703ebSMarek Vasut #if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
113c67703ebSMarek Vasut     (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
114c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is 4ch\n");
115c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
116c67703ebSMarek Vasut 		    | ADSPLCR0_SPLITSEL(0xFFU)
117c67703ebSMarek Vasut 		    | ADSPLCR0_AREA(0x1BU)
118c67703ebSMarek Vasut 		    | ADSPLCR0_SWP);
119c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR1, 0x00000000U);
120c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR2, 0x00001054U);
121c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR3, 0x00000000U);
122c67703ebSMarek Vasut #elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
123c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is 2ch\n");
124c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR0, 0x00000000U);
125c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
126c67703ebSMarek Vasut 		    | ADSPLCR0_SPLITSEL(0xFFU)
127c67703ebSMarek Vasut 		    | ADSPLCR0_AREA(0x1BU)
128c67703ebSMarek Vasut 		    | ADSPLCR0_SWP);
129c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR2, 0x00001004U);
130c67703ebSMarek Vasut 	io_write_32(AXI_ADSPLCR3, 0x00000000U);
131c67703ebSMarek Vasut #else
132c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is OFF\n");
133c67703ebSMarek Vasut #endif
134c67703ebSMarek Vasut 
135c67703ebSMarek Vasut #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
136c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
137c67703ebSMarek Vasut 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
138c67703ebSMarek Vasut #endif
139c67703ebSMarek Vasut 
140c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
141c67703ebSMarek Vasut 	NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
142c67703ebSMarek Vasut #else
143c67703ebSMarek Vasut 	NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
144c67703ebSMarek Vasut #endif
145c67703ebSMarek Vasut 
146c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
147c67703ebSMarek Vasut 	NOTICE("BL2: Periodic Write DQ Training\n");
148c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
149c67703ebSMarek Vasut 
150c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAS, 0x00000044U);
151c67703ebSMarek Vasut 	io_write_64(QOSCTRL_DANN, 0x0404010002020201UL);
152c67703ebSMarek Vasut 	io_write_32(QOSCTRL_DANT, 0x0020100AU);
153c67703ebSMarek Vasut 	io_write_32(QOSCTRL_INSFC, 0x06330001U);
154c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RACNT0, 0x00010003U);
155c67703ebSMarek Vasut 
156c67703ebSMarek Vasut 	/* GPU Boost Mode */
157c67703ebSMarek Vasut 	io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
158c67703ebSMarek Vasut 
159c67703ebSMarek Vasut 	io_write_32(QOSCTRL_SL_INIT,
160c67703ebSMarek Vasut 		    SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
161c67703ebSMarek Vasut 		    SL_INIT_SSLOTCLK_H3_20);
162c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
163c67703ebSMarek Vasut 	io_write_32(QOSCTRL_REF_ARS,
164c67703ebSMarek Vasut 		    ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 << 16)));
165c67703ebSMarek Vasut #else
166c67703ebSMarek Vasut 	io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
167c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
168c67703ebSMarek Vasut 
169c67703ebSMarek Vasut 	uint32_t i;
170c67703ebSMarek Vasut 
171c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
172c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
173c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
174c67703ebSMarek Vasut 	}
175c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
176c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
177c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
178c67703ebSMarek Vasut 	}
179c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
180c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
181c67703ebSMarek Vasut 		io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
182c67703ebSMarek Vasut 			    qoswt_fix[i]);
183c67703ebSMarek Vasut 		io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
184c67703ebSMarek Vasut 			    qoswt_fix[i]);
185c67703ebSMarek Vasut 	}
186c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
187c67703ebSMarek Vasut 		io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
188c67703ebSMarek Vasut 		io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
189c67703ebSMarek Vasut 	}
190c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
191c67703ebSMarek Vasut 
192c67703ebSMarek Vasut 	/* 3DG bus Leaf setting */
193c67703ebSMarek Vasut 	io_write_32(GPU_ACT0, 0x00000000U);
194c67703ebSMarek Vasut 	io_write_32(GPU_ACT1, 0x00000000U);
195c67703ebSMarek Vasut 	io_write_32(GPU_ACT2, 0x00000000U);
196c67703ebSMarek Vasut 	io_write_32(GPU_ACT3, 0x00000000U);
197c67703ebSMarek Vasut 	io_write_32(GPU_ACT4, 0x00000000U);
198c67703ebSMarek Vasut 	io_write_32(GPU_ACT5, 0x00000000U);
199c67703ebSMarek Vasut 	io_write_32(GPU_ACT6, 0x00000000U);
200c67703ebSMarek Vasut 	io_write_32(GPU_ACT7, 0x00000000U);
201c67703ebSMarek Vasut 
202c67703ebSMarek Vasut 	/* RT bus Leaf setting */
203c67703ebSMarek Vasut 	io_write_32(RT_ACT0, 0x00000000U);
204c67703ebSMarek Vasut 	io_write_32(RT_ACT1, 0x00000000U);
205c67703ebSMarek Vasut 
206c67703ebSMarek Vasut 	/* CCI bus Leaf setting */
207c67703ebSMarek Vasut 	io_write_32(CPU_ACT0, 0x00000003U);
208c67703ebSMarek Vasut 	io_write_32(CPU_ACT1, 0x00000003U);
209c67703ebSMarek Vasut 	io_write_32(CPU_ACT2, 0x00000003U);
210c67703ebSMarek Vasut 	io_write_32(CPU_ACT3, 0x00000003U);
211c67703ebSMarek Vasut 
212c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
213c67703ebSMarek Vasut 
214c67703ebSMarek Vasut #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
215c67703ebSMarek Vasut 	/*  re-write training setting */
216c67703ebSMarek Vasut 	io_write_32(QOSWT_WTREF,
217c67703ebSMarek Vasut 		    ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
218c67703ebSMarek Vasut 	io_write_32(QOSWT_WTSET0,
219c67703ebSMarek Vasut 		    ((QOSWT_WTSET0_PERIOD0_H3_20 << 16) |
220c67703ebSMarek Vasut 		     (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
221c67703ebSMarek Vasut 	io_write_32(QOSWT_WTSET1,
222c67703ebSMarek Vasut 		    ((QOSWT_WTSET1_PERIOD1_H3_20 << 16) |
223c67703ebSMarek Vasut 		     (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
224c67703ebSMarek Vasut 
225c67703ebSMarek Vasut 	io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
226c67703ebSMarek Vasut #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
227c67703ebSMarek Vasut 
228c67703ebSMarek Vasut 	io_write_32(QOSCTRL_STATQC, 0x00000001U);
229c67703ebSMarek Vasut #else
230c67703ebSMarek Vasut 	NOTICE("BL2: QoS is None\n");
231c67703ebSMarek Vasut 
232c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
233c67703ebSMarek Vasut #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
234c67703ebSMarek Vasut }
235