xref: /rk3399_ARM-atf/drivers/renesas/rcar/qos/E3/qos_init_e3_v10.c (revision 79da34891640e10c71082ea1e8dac3b4198aeca1)
1c67703ebSMarek Vasut /*
2*e366f8cfSDien Pham  * Copyright (c) 2018-2024, Renesas Electronics Corporation. All rights reserved.
3c67703ebSMarek Vasut  *
4c67703ebSMarek Vasut  * SPDX-License-Identifier: BSD-3-Clause
5c67703ebSMarek Vasut  */
6c67703ebSMarek Vasut 
7c67703ebSMarek Vasut #include <stdint.h>
8c67703ebSMarek Vasut 
9c67703ebSMarek Vasut #include <common/debug.h>
10c67703ebSMarek Vasut 
11c67703ebSMarek Vasut #include "../qos_common.h"
12c67703ebSMarek Vasut #include "../qos_reg.h"
13c67703ebSMarek Vasut #include "qos_init_e3_v10.h"
14c67703ebSMarek Vasut 
15c67703ebSMarek Vasut #define	RCAR_QOS_VERSION		"rev.0.05"
16c67703ebSMarek Vasut 
17c67703ebSMarek Vasut #define REF_ARS_ARBSTOPCYCLE_E3	(((SL_INIT_SSLOTCLK_E3) - 5U) << 16U)
18c67703ebSMarek Vasut 
19c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
20c67703ebSMarek Vasut 
21c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
22c67703ebSMarek Vasut #include "qos_init_e3_v10_mstat390.h"
23c67703ebSMarek Vasut #else
24c67703ebSMarek Vasut #include "qos_init_e3_v10_mstat780.h"
25c67703ebSMarek Vasut #endif
26c67703ebSMarek Vasut 
27c67703ebSMarek Vasut #endif
28c67703ebSMarek Vasut 
29c67703ebSMarek Vasut struct rcar_gen3_dbsc_qos_settings e3_qos[] = {
30c67703ebSMarek Vasut 	/* BUFCAM settings */
31*e366f8cfSDien Pham 	{ DBSC_DBCAM0CNF1, 0x00048218U },
32c67703ebSMarek Vasut 	{ DBSC_DBCAM0CNF2, 0x000000F4 },
33c67703ebSMarek Vasut 	{ DBSC_DBSCHCNT0, 0x000F0037 },
34c67703ebSMarek Vasut 	{ DBSC_DBSCHSZ0, 0x00000001 },
35c67703ebSMarek Vasut 	{ DBSC_DBSCHRW0, 0x22421111 },
36c67703ebSMarek Vasut 
37c67703ebSMarek Vasut 	/* DDR3 */
38c67703ebSMarek Vasut 	{ DBSC_SCFCTST2, 0x012F1123 },
39c67703ebSMarek Vasut 
40c67703ebSMarek Vasut 	/* QoS Settings */
41c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS00, 0x00000F00 },
42c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS01, 0x00000B00 },
43c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS02, 0x00000000 },
44c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS03, 0x00000000 },
45c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS40, 0x00000300 },
46c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS41, 0x000002F0 },
47c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS42, 0x00000200 },
48c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS43, 0x00000100 },
49c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS90, 0x00000100 },
50c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS91, 0x000000F0 },
51c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS92, 0x000000A0 },
52c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS93, 0x00000040 },
53c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS130, 0x00000100 },
54c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS131, 0x000000F0 },
55c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS132, 0x000000A0 },
56c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS133, 0x00000040 },
57c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS140, 0x000000C0 },
58c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS141, 0x000000B0 },
59c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS142, 0x00000080 },
60c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS143, 0x00000040 },
61c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS150, 0x00000040 },
62c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS151, 0x00000030 },
63c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS152, 0x00000020 },
64c67703ebSMarek Vasut 	{ DBSC_DBSCHQOS153, 0x00000010 },
65c67703ebSMarek Vasut };
66c67703ebSMarek Vasut 
qos_init_e3_v10(void)67c67703ebSMarek Vasut void qos_init_e3_v10(void)
68c67703ebSMarek Vasut {
69c67703ebSMarek Vasut 	rcar_qos_dbsc_setting(e3_qos, ARRAY_SIZE(e3_qos), true);
70c67703ebSMarek Vasut 
71c67703ebSMarek Vasut 	/* DRAM Split Address mapping */
72c67703ebSMarek Vasut #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
73c67703ebSMarek Vasut #if RCAR_LSI == RCAR_E3
74c67703ebSMarek Vasut #error "Don't set DRAM Split 4ch(E3)"
75c67703ebSMarek Vasut #else
76c67703ebSMarek Vasut 	ERROR("DRAM Split 4ch not supported.(E3)");
77c67703ebSMarek Vasut 	panic();
78c67703ebSMarek Vasut #endif
79c67703ebSMarek Vasut #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
80c67703ebSMarek Vasut #if RCAR_LSI == RCAR_E3
81c67703ebSMarek Vasut #error "Don't set DRAM Split 2ch(E3)"
82c67703ebSMarek Vasut #else
83c67703ebSMarek Vasut 	ERROR("DRAM Split 2ch not supported.(E3)");
84c67703ebSMarek Vasut 	panic();
85c67703ebSMarek Vasut #endif
86c67703ebSMarek Vasut #else
87c67703ebSMarek Vasut 	NOTICE("BL2: DRAM Split is OFF\n");
88c67703ebSMarek Vasut #endif
89c67703ebSMarek Vasut 
90c67703ebSMarek Vasut #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
91c67703ebSMarek Vasut #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
92c67703ebSMarek Vasut 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
93c67703ebSMarek Vasut #endif
94c67703ebSMarek Vasut 
95c67703ebSMarek Vasut #if RCAR_REF_INT == RCAR_REF_DEFAULT
96c67703ebSMarek Vasut 	NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
97c67703ebSMarek Vasut #else
98c67703ebSMarek Vasut 	NOTICE("BL2: DRAM refresh interval 7.8 usec\n");
99c67703ebSMarek Vasut #endif
100c67703ebSMarek Vasut 
101c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAS, 0x00000020U);
102c67703ebSMarek Vasut 	io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
103c67703ebSMarek Vasut 	io_write_32(QOSCTRL_DANT, 0x00100804U);
104c67703ebSMarek Vasut 	io_write_32(QOSCTRL_FSS, 0x0000000AU);
105c67703ebSMarek Vasut 	io_write_32(QOSCTRL_INSFC, 0x06330001U);
106c67703ebSMarek Vasut 	io_write_32(QOSCTRL_EARLYR, 0x00000000U);
107c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RACNT0, 0x00010003U);
108c67703ebSMarek Vasut 
109c67703ebSMarek Vasut 	io_write_32(QOSCTRL_SL_INIT,
110c67703ebSMarek Vasut 		    SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
111c67703ebSMarek Vasut 		    SL_INIT_SSLOTCLK_E3);
112c67703ebSMarek Vasut 	io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_E3);
113c67703ebSMarek Vasut 
114c67703ebSMarek Vasut 	/* QOSBW SRAM setting */
115c67703ebSMarek Vasut 	uint32_t i;
116c67703ebSMarek Vasut 
117c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
118c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
119c67703ebSMarek Vasut 		io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
120c67703ebSMarek Vasut 	}
121c67703ebSMarek Vasut 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
122c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
123c67703ebSMarek Vasut 		io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
124c67703ebSMarek Vasut 	}
125c67703ebSMarek Vasut 
126c67703ebSMarek Vasut 	/* RT bus Leaf setting */
127c67703ebSMarek Vasut 	io_write_32(RT_ACT0, 0x00000000U);
128c67703ebSMarek Vasut 	io_write_32(RT_ACT1, 0x00000000U);
129c67703ebSMarek Vasut 
130c67703ebSMarek Vasut 	/* CCI bus Leaf setting */
131c67703ebSMarek Vasut 	io_write_32(CPU_ACT0, 0x00000003U);
132c67703ebSMarek Vasut 	io_write_32(CPU_ACT1, 0x00000003U);
133c67703ebSMarek Vasut 
134c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
135c67703ebSMarek Vasut 
136c67703ebSMarek Vasut 	io_write_32(QOSCTRL_STATQC, 0x00000001U);
137c67703ebSMarek Vasut #else
138c67703ebSMarek Vasut 	NOTICE("BL2: QoS is None\n");
139c67703ebSMarek Vasut 
140c67703ebSMarek Vasut 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
141c67703ebSMarek Vasut #endif
142c67703ebSMarek Vasut }
143