12a690b6dSMarek Vasut /*
22a690b6dSMarek Vasut * Copyright (c) 2015-2019, Renesas Electronics Corporation. All rights reserved.
32a690b6dSMarek Vasut *
42a690b6dSMarek Vasut * SPDX-License-Identifier: BSD-3-Clause
52a690b6dSMarek Vasut */
62a690b6dSMarek Vasut
72a690b6dSMarek Vasut #include <stdint.h> /* for uint32_t */
82a690b6dSMarek Vasut
92a690b6dSMarek Vasut #include <lib/mmio.h>
102a690b6dSMarek Vasut
112a690b6dSMarek Vasut #include "pfc_init_m3n.h"
122a690b6dSMarek Vasut #include "rcar_def.h"
132a690b6dSMarek Vasut #include "../pfc_regs.h"
142a690b6dSMarek Vasut
152a690b6dSMarek Vasut #define GPSR0_D15 BIT(15)
162a690b6dSMarek Vasut #define GPSR0_D14 BIT(14)
172a690b6dSMarek Vasut #define GPSR0_D13 BIT(13)
182a690b6dSMarek Vasut #define GPSR0_D12 BIT(12)
192a690b6dSMarek Vasut #define GPSR0_D11 BIT(11)
202a690b6dSMarek Vasut #define GPSR0_D10 BIT(10)
212a690b6dSMarek Vasut #define GPSR0_D9 BIT(9)
222a690b6dSMarek Vasut #define GPSR0_D8 BIT(8)
232a690b6dSMarek Vasut #define GPSR0_D7 BIT(7)
242a690b6dSMarek Vasut #define GPSR0_D6 BIT(6)
252a690b6dSMarek Vasut #define GPSR0_D5 BIT(5)
262a690b6dSMarek Vasut #define GPSR0_D4 BIT(4)
272a690b6dSMarek Vasut #define GPSR0_D3 BIT(3)
282a690b6dSMarek Vasut #define GPSR0_D2 BIT(2)
292a690b6dSMarek Vasut #define GPSR0_D1 BIT(1)
302a690b6dSMarek Vasut #define GPSR0_D0 BIT(0)
312a690b6dSMarek Vasut #define GPSR1_CLKOUT BIT(28)
322a690b6dSMarek Vasut #define GPSR1_EX_WAIT0_A BIT(27)
332a690b6dSMarek Vasut #define GPSR1_WE1 BIT(26)
342a690b6dSMarek Vasut #define GPSR1_WE0 BIT(25)
352a690b6dSMarek Vasut #define GPSR1_RD_WR BIT(24)
362a690b6dSMarek Vasut #define GPSR1_RD BIT(23)
372a690b6dSMarek Vasut #define GPSR1_BS BIT(22)
382a690b6dSMarek Vasut #define GPSR1_CS1_A26 BIT(21)
392a690b6dSMarek Vasut #define GPSR1_CS0 BIT(20)
402a690b6dSMarek Vasut #define GPSR1_A19 BIT(19)
412a690b6dSMarek Vasut #define GPSR1_A18 BIT(18)
422a690b6dSMarek Vasut #define GPSR1_A17 BIT(17)
432a690b6dSMarek Vasut #define GPSR1_A16 BIT(16)
442a690b6dSMarek Vasut #define GPSR1_A15 BIT(15)
452a690b6dSMarek Vasut #define GPSR1_A14 BIT(14)
462a690b6dSMarek Vasut #define GPSR1_A13 BIT(13)
472a690b6dSMarek Vasut #define GPSR1_A12 BIT(12)
482a690b6dSMarek Vasut #define GPSR1_A11 BIT(11)
492a690b6dSMarek Vasut #define GPSR1_A10 BIT(10)
502a690b6dSMarek Vasut #define GPSR1_A9 BIT(9)
512a690b6dSMarek Vasut #define GPSR1_A8 BIT(8)
522a690b6dSMarek Vasut #define GPSR1_A7 BIT(7)
532a690b6dSMarek Vasut #define GPSR1_A6 BIT(6)
542a690b6dSMarek Vasut #define GPSR1_A5 BIT(5)
552a690b6dSMarek Vasut #define GPSR1_A4 BIT(4)
562a690b6dSMarek Vasut #define GPSR1_A3 BIT(3)
572a690b6dSMarek Vasut #define GPSR1_A2 BIT(2)
582a690b6dSMarek Vasut #define GPSR1_A1 BIT(1)
592a690b6dSMarek Vasut #define GPSR1_A0 BIT(0)
602a690b6dSMarek Vasut #define GPSR2_AVB_AVTP_CAPTURE_A BIT(14)
612a690b6dSMarek Vasut #define GPSR2_AVB_AVTP_MATCH_A BIT(13)
622a690b6dSMarek Vasut #define GPSR2_AVB_LINK BIT(12)
632a690b6dSMarek Vasut #define GPSR2_AVB_PHY_INT BIT(11)
642a690b6dSMarek Vasut #define GPSR2_AVB_MAGIC BIT(10)
652a690b6dSMarek Vasut #define GPSR2_AVB_MDC BIT(9)
662a690b6dSMarek Vasut #define GPSR2_PWM2_A BIT(8)
672a690b6dSMarek Vasut #define GPSR2_PWM1_A BIT(7)
682a690b6dSMarek Vasut #define GPSR2_PWM0 BIT(6)
692a690b6dSMarek Vasut #define GPSR2_IRQ5 BIT(5)
702a690b6dSMarek Vasut #define GPSR2_IRQ4 BIT(4)
712a690b6dSMarek Vasut #define GPSR2_IRQ3 BIT(3)
722a690b6dSMarek Vasut #define GPSR2_IRQ2 BIT(2)
732a690b6dSMarek Vasut #define GPSR2_IRQ1 BIT(1)
742a690b6dSMarek Vasut #define GPSR2_IRQ0 BIT(0)
752a690b6dSMarek Vasut #define GPSR3_SD1_WP BIT(15)
762a690b6dSMarek Vasut #define GPSR3_SD1_CD BIT(14)
772a690b6dSMarek Vasut #define GPSR3_SD0_WP BIT(13)
782a690b6dSMarek Vasut #define GPSR3_SD0_CD BIT(12)
792a690b6dSMarek Vasut #define GPSR3_SD1_DAT3 BIT(11)
802a690b6dSMarek Vasut #define GPSR3_SD1_DAT2 BIT(10)
812a690b6dSMarek Vasut #define GPSR3_SD1_DAT1 BIT(9)
822a690b6dSMarek Vasut #define GPSR3_SD1_DAT0 BIT(8)
832a690b6dSMarek Vasut #define GPSR3_SD1_CMD BIT(7)
842a690b6dSMarek Vasut #define GPSR3_SD1_CLK BIT(6)
852a690b6dSMarek Vasut #define GPSR3_SD0_DAT3 BIT(5)
862a690b6dSMarek Vasut #define GPSR3_SD0_DAT2 BIT(4)
872a690b6dSMarek Vasut #define GPSR3_SD0_DAT1 BIT(3)
882a690b6dSMarek Vasut #define GPSR3_SD0_DAT0 BIT(2)
892a690b6dSMarek Vasut #define GPSR3_SD0_CMD BIT(1)
902a690b6dSMarek Vasut #define GPSR3_SD0_CLK BIT(0)
912a690b6dSMarek Vasut #define GPSR4_SD3_DS BIT(17)
922a690b6dSMarek Vasut #define GPSR4_SD3_DAT7 BIT(16)
932a690b6dSMarek Vasut #define GPSR4_SD3_DAT6 BIT(15)
942a690b6dSMarek Vasut #define GPSR4_SD3_DAT5 BIT(14)
952a690b6dSMarek Vasut #define GPSR4_SD3_DAT4 BIT(13)
962a690b6dSMarek Vasut #define GPSR4_SD3_DAT3 BIT(12)
972a690b6dSMarek Vasut #define GPSR4_SD3_DAT2 BIT(11)
982a690b6dSMarek Vasut #define GPSR4_SD3_DAT1 BIT(10)
992a690b6dSMarek Vasut #define GPSR4_SD3_DAT0 BIT(9)
1002a690b6dSMarek Vasut #define GPSR4_SD3_CMD BIT(8)
1012a690b6dSMarek Vasut #define GPSR4_SD3_CLK BIT(7)
1022a690b6dSMarek Vasut #define GPSR4_SD2_DS BIT(6)
1032a690b6dSMarek Vasut #define GPSR4_SD2_DAT3 BIT(5)
1042a690b6dSMarek Vasut #define GPSR4_SD2_DAT2 BIT(4)
1052a690b6dSMarek Vasut #define GPSR4_SD2_DAT1 BIT(3)
1062a690b6dSMarek Vasut #define GPSR4_SD2_DAT0 BIT(2)
1072a690b6dSMarek Vasut #define GPSR4_SD2_CMD BIT(1)
1082a690b6dSMarek Vasut #define GPSR4_SD2_CLK BIT(0)
1092a690b6dSMarek Vasut #define GPSR5_MLB_DAT BIT(25)
1102a690b6dSMarek Vasut #define GPSR5_MLB_SIG BIT(24)
1112a690b6dSMarek Vasut #define GPSR5_MLB_CLK BIT(23)
1122a690b6dSMarek Vasut #define GPSR5_MSIOF0_RXD BIT(22)
1132a690b6dSMarek Vasut #define GPSR5_MSIOF0_SS2 BIT(21)
1142a690b6dSMarek Vasut #define GPSR5_MSIOF0_TXD BIT(20)
1152a690b6dSMarek Vasut #define GPSR5_MSIOF0_SS1 BIT(19)
1162a690b6dSMarek Vasut #define GPSR5_MSIOF0_SYNC BIT(18)
1172a690b6dSMarek Vasut #define GPSR5_MSIOF0_SCK BIT(17)
1182a690b6dSMarek Vasut #define GPSR5_HRTS0 BIT(16)
1192a690b6dSMarek Vasut #define GPSR5_HCTS0 BIT(15)
1202a690b6dSMarek Vasut #define GPSR5_HTX0 BIT(14)
1212a690b6dSMarek Vasut #define GPSR5_HRX0 BIT(13)
1222a690b6dSMarek Vasut #define GPSR5_HSCK0 BIT(12)
1232a690b6dSMarek Vasut #define GPSR5_RX2_A BIT(11)
1242a690b6dSMarek Vasut #define GPSR5_TX2_A BIT(10)
1252a690b6dSMarek Vasut #define GPSR5_SCK2 BIT(9)
126*c186ec51SToshiyuki Ogasahara #define GPSR5_RTS1 BIT(8)
1272a690b6dSMarek Vasut #define GPSR5_CTS1 BIT(7)
1282a690b6dSMarek Vasut #define GPSR5_TX1_A BIT(6)
1292a690b6dSMarek Vasut #define GPSR5_RX1_A BIT(5)
130*c186ec51SToshiyuki Ogasahara #define GPSR5_RTS0 BIT(4)
1312a690b6dSMarek Vasut #define GPSR5_CTS0 BIT(3)
1322a690b6dSMarek Vasut #define GPSR5_TX0 BIT(2)
1332a690b6dSMarek Vasut #define GPSR5_RX0 BIT(1)
1342a690b6dSMarek Vasut #define GPSR5_SCK0 BIT(0)
1352a690b6dSMarek Vasut #define GPSR6_USB31_OVC BIT(31)
1362a690b6dSMarek Vasut #define GPSR6_USB31_PWEN BIT(30)
1372a690b6dSMarek Vasut #define GPSR6_USB30_OVC BIT(29)
1382a690b6dSMarek Vasut #define GPSR6_USB30_PWEN BIT(28)
1392a690b6dSMarek Vasut #define GPSR6_USB1_OVC BIT(27)
1402a690b6dSMarek Vasut #define GPSR6_USB1_PWEN BIT(26)
1412a690b6dSMarek Vasut #define GPSR6_USB0_OVC BIT(25)
1422a690b6dSMarek Vasut #define GPSR6_USB0_PWEN BIT(24)
1432a690b6dSMarek Vasut #define GPSR6_AUDIO_CLKB_B BIT(23)
1442a690b6dSMarek Vasut #define GPSR6_AUDIO_CLKA_A BIT(22)
1452a690b6dSMarek Vasut #define GPSR6_SSI_SDATA9_A BIT(21)
1462a690b6dSMarek Vasut #define GPSR6_SSI_SDATA8 BIT(20)
1472a690b6dSMarek Vasut #define GPSR6_SSI_SDATA7 BIT(19)
1482a690b6dSMarek Vasut #define GPSR6_SSI_WS78 BIT(18)
1492a690b6dSMarek Vasut #define GPSR6_SSI_SCK78 BIT(17)
1502a690b6dSMarek Vasut #define GPSR6_SSI_SDATA6 BIT(16)
1512a690b6dSMarek Vasut #define GPSR6_SSI_WS6 BIT(15)
1522a690b6dSMarek Vasut #define GPSR6_SSI_SCK6 BIT(14)
1532a690b6dSMarek Vasut #define GPSR6_SSI_SDATA5 BIT(13)
1542a690b6dSMarek Vasut #define GPSR6_SSI_WS5 BIT(12)
1552a690b6dSMarek Vasut #define GPSR6_SSI_SCK5 BIT(11)
1562a690b6dSMarek Vasut #define GPSR6_SSI_SDATA4 BIT(10)
1572a690b6dSMarek Vasut #define GPSR6_SSI_WS4 BIT(9)
1582a690b6dSMarek Vasut #define GPSR6_SSI_SCK4 BIT(8)
1592a690b6dSMarek Vasut #define GPSR6_SSI_SDATA3 BIT(7)
1602a690b6dSMarek Vasut #define GPSR6_SSI_WS34 BIT(6)
1612a690b6dSMarek Vasut #define GPSR6_SSI_SCK34 BIT(5)
1622a690b6dSMarek Vasut #define GPSR6_SSI_SDATA2_A BIT(4)
1632a690b6dSMarek Vasut #define GPSR6_SSI_SDATA1_A BIT(3)
1642a690b6dSMarek Vasut #define GPSR6_SSI_SDATA0 BIT(2)
1652a690b6dSMarek Vasut #define GPSR6_SSI_WS0129 BIT(1)
1662a690b6dSMarek Vasut #define GPSR6_SSI_SCK0129 BIT(0)
1672a690b6dSMarek Vasut #define GPSR7_AVS2 BIT(1)
1682a690b6dSMarek Vasut #define GPSR7_AVS1 BIT(0)
1692a690b6dSMarek Vasut
1702a690b6dSMarek Vasut #define IPSR_28_FUNC(x) ((uint32_t)(x) << 28U)
1712a690b6dSMarek Vasut #define IPSR_24_FUNC(x) ((uint32_t)(x) << 24U)
1722a690b6dSMarek Vasut #define IPSR_20_FUNC(x) ((uint32_t)(x) << 20U)
1732a690b6dSMarek Vasut #define IPSR_16_FUNC(x) ((uint32_t)(x) << 16U)
1742a690b6dSMarek Vasut #define IPSR_12_FUNC(x) ((uint32_t)(x) << 12U)
1752a690b6dSMarek Vasut #define IPSR_8_FUNC(x) ((uint32_t)(x) << 8U)
1762a690b6dSMarek Vasut #define IPSR_4_FUNC(x) ((uint32_t)(x) << 4U)
1772a690b6dSMarek Vasut #define IPSR_0_FUNC(x) ((uint32_t)(x) << 0U)
1782a690b6dSMarek Vasut
1792a690b6dSMarek Vasut #define POC_SD3_DS_33V BIT(29)
1802a690b6dSMarek Vasut #define POC_SD3_DAT7_33V BIT(28)
1812a690b6dSMarek Vasut #define POC_SD3_DAT6_33V BIT(27)
1822a690b6dSMarek Vasut #define POC_SD3_DAT5_33V BIT(26)
1832a690b6dSMarek Vasut #define POC_SD3_DAT4_33V BIT(25)
1842a690b6dSMarek Vasut #define POC_SD3_DAT3_33V BIT(24)
1852a690b6dSMarek Vasut #define POC_SD3_DAT2_33V BIT(23)
1862a690b6dSMarek Vasut #define POC_SD3_DAT1_33V BIT(22)
1872a690b6dSMarek Vasut #define POC_SD3_DAT0_33V BIT(21)
1882a690b6dSMarek Vasut #define POC_SD3_CMD_33V BIT(20)
1892a690b6dSMarek Vasut #define POC_SD3_CLK_33V BIT(19)
1902a690b6dSMarek Vasut #define POC_SD2_DS_33V BIT(18)
1912a690b6dSMarek Vasut #define POC_SD2_DAT3_33V BIT(17)
1922a690b6dSMarek Vasut #define POC_SD2_DAT2_33V BIT(16)
1932a690b6dSMarek Vasut #define POC_SD2_DAT1_33V BIT(15)
1942a690b6dSMarek Vasut #define POC_SD2_DAT0_33V BIT(14)
1952a690b6dSMarek Vasut #define POC_SD2_CMD_33V BIT(13)
1962a690b6dSMarek Vasut #define POC_SD2_CLK_33V BIT(12)
1972a690b6dSMarek Vasut #define POC_SD1_DAT3_33V BIT(11)
1982a690b6dSMarek Vasut #define POC_SD1_DAT2_33V BIT(10)
1992a690b6dSMarek Vasut #define POC_SD1_DAT1_33V BIT(9)
2002a690b6dSMarek Vasut #define POC_SD1_DAT0_33V BIT(8)
2012a690b6dSMarek Vasut #define POC_SD1_CMD_33V BIT(7)
2022a690b6dSMarek Vasut #define POC_SD1_CLK_33V BIT(6)
2032a690b6dSMarek Vasut #define POC_SD0_DAT3_33V BIT(5)
2042a690b6dSMarek Vasut #define POC_SD0_DAT2_33V BIT(4)
2052a690b6dSMarek Vasut #define POC_SD0_DAT1_33V BIT(3)
2062a690b6dSMarek Vasut #define POC_SD0_DAT0_33V BIT(2)
2072a690b6dSMarek Vasut #define POC_SD0_CMD_33V BIT(1)
2082a690b6dSMarek Vasut #define POC_SD0_CLK_33V BIT(0)
2092a690b6dSMarek Vasut
2102a690b6dSMarek Vasut #define DRVCTRL0_MASK (0xCCCCCCCCU)
2112a690b6dSMarek Vasut #define DRVCTRL1_MASK (0xCCCCCCC8U)
2122a690b6dSMarek Vasut #define DRVCTRL2_MASK (0x88888888U)
2132a690b6dSMarek Vasut #define DRVCTRL3_MASK (0x88888888U)
2142a690b6dSMarek Vasut #define DRVCTRL4_MASK (0x88888888U)
2152a690b6dSMarek Vasut #define DRVCTRL5_MASK (0x88888888U)
2162a690b6dSMarek Vasut #define DRVCTRL6_MASK (0x88888888U)
2172a690b6dSMarek Vasut #define DRVCTRL7_MASK (0x88888888U)
2182a690b6dSMarek Vasut #define DRVCTRL8_MASK (0x88888888U)
2192a690b6dSMarek Vasut #define DRVCTRL9_MASK (0x88888888U)
2202a690b6dSMarek Vasut #define DRVCTRL10_MASK (0x88888888U)
2212a690b6dSMarek Vasut #define DRVCTRL11_MASK (0x888888CCU)
2222a690b6dSMarek Vasut #define DRVCTRL12_MASK (0xCCCFFFCFU)
2232a690b6dSMarek Vasut #define DRVCTRL13_MASK (0xCC888888U)
2242a690b6dSMarek Vasut #define DRVCTRL14_MASK (0x88888888U)
2252a690b6dSMarek Vasut #define DRVCTRL15_MASK (0x88888888U)
2262a690b6dSMarek Vasut #define DRVCTRL16_MASK (0x88888888U)
2272a690b6dSMarek Vasut #define DRVCTRL17_MASK (0x88888888U)
2282a690b6dSMarek Vasut #define DRVCTRL18_MASK (0x88888888U)
2292a690b6dSMarek Vasut #define DRVCTRL19_MASK (0x88888888U)
2302a690b6dSMarek Vasut #define DRVCTRL20_MASK (0x88888888U)
2312a690b6dSMarek Vasut #define DRVCTRL21_MASK (0x88888888U)
2322a690b6dSMarek Vasut #define DRVCTRL22_MASK (0x88888888U)
2332a690b6dSMarek Vasut #define DRVCTRL23_MASK (0x88888888U)
2342a690b6dSMarek Vasut #define DRVCTRL24_MASK (0x8888888FU)
2352a690b6dSMarek Vasut
2362a690b6dSMarek Vasut #define DRVCTRL0_QSPI0_SPCLK(x) ((uint32_t)(x) << 28U)
2372a690b6dSMarek Vasut #define DRVCTRL0_QSPI0_MOSI_IO0(x) ((uint32_t)(x) << 24U)
2382a690b6dSMarek Vasut #define DRVCTRL0_QSPI0_MISO_IO1(x) ((uint32_t)(x) << 20U)
2392a690b6dSMarek Vasut #define DRVCTRL0_QSPI0_IO2(x) ((uint32_t)(x) << 16U)
2402a690b6dSMarek Vasut #define DRVCTRL0_QSPI0_IO3(x) ((uint32_t)(x) << 12U)
2412a690b6dSMarek Vasut #define DRVCTRL0_QSPI0_SSL(x) ((uint32_t)(x) << 8U)
2422a690b6dSMarek Vasut #define DRVCTRL0_QSPI1_SPCLK(x) ((uint32_t)(x) << 4U)
2432a690b6dSMarek Vasut #define DRVCTRL0_QSPI1_MOSI_IO0(x) ((uint32_t)(x) << 0U)
2442a690b6dSMarek Vasut #define DRVCTRL1_QSPI1_MISO_IO1(x) ((uint32_t)(x) << 28U)
2452a690b6dSMarek Vasut #define DRVCTRL1_QSPI1_IO2(x) ((uint32_t)(x) << 24U)
2462a690b6dSMarek Vasut #define DRVCTRL1_QSPI1_IO3(x) ((uint32_t)(x) << 20U)
2472a690b6dSMarek Vasut #define DRVCTRL1_QSPI1_SS(x) ((uint32_t)(x) << 16U)
2482a690b6dSMarek Vasut #define DRVCTRL1_RPC_INT(x) ((uint32_t)(x) << 12U)
2492a690b6dSMarek Vasut #define DRVCTRL1_RPC_WP(x) ((uint32_t)(x) << 8U)
2502a690b6dSMarek Vasut #define DRVCTRL1_RPC_RESET(x) ((uint32_t)(x) << 4U)
2512a690b6dSMarek Vasut #define DRVCTRL1_AVB_RX_CTL(x) ((uint32_t)(x) << 0U)
2522a690b6dSMarek Vasut #define DRVCTRL2_AVB_RXC(x) ((uint32_t)(x) << 28U)
2532a690b6dSMarek Vasut #define DRVCTRL2_AVB_RD0(x) ((uint32_t)(x) << 24U)
2542a690b6dSMarek Vasut #define DRVCTRL2_AVB_RD1(x) ((uint32_t)(x) << 20U)
2552a690b6dSMarek Vasut #define DRVCTRL2_AVB_RD2(x) ((uint32_t)(x) << 16U)
2562a690b6dSMarek Vasut #define DRVCTRL2_AVB_RD3(x) ((uint32_t)(x) << 12U)
2572a690b6dSMarek Vasut #define DRVCTRL2_AVB_TX_CTL(x) ((uint32_t)(x) << 8U)
2582a690b6dSMarek Vasut #define DRVCTRL2_AVB_TXC(x) ((uint32_t)(x) << 4U)
2592a690b6dSMarek Vasut #define DRVCTRL2_AVB_TD0(x) ((uint32_t)(x) << 0U)
2602a690b6dSMarek Vasut #define DRVCTRL3_AVB_TD1(x) ((uint32_t)(x) << 28U)
2612a690b6dSMarek Vasut #define DRVCTRL3_AVB_TD2(x) ((uint32_t)(x) << 24U)
2622a690b6dSMarek Vasut #define DRVCTRL3_AVB_TD3(x) ((uint32_t)(x) << 20U)
2632a690b6dSMarek Vasut #define DRVCTRL3_AVB_TXCREFCLK(x) ((uint32_t)(x) << 16U)
2642a690b6dSMarek Vasut #define DRVCTRL3_AVB_MDIO(x) ((uint32_t)(x) << 12U)
2652a690b6dSMarek Vasut #define DRVCTRL3_AVB_MDC(x) ((uint32_t)(x) << 8U)
2662a690b6dSMarek Vasut #define DRVCTRL3_AVB_MAGIC(x) ((uint32_t)(x) << 4U)
2672a690b6dSMarek Vasut #define DRVCTRL3_AVB_PHY_INT(x) ((uint32_t)(x) << 0U)
2682a690b6dSMarek Vasut #define DRVCTRL4_AVB_LINK(x) ((uint32_t)(x) << 28U)
2692a690b6dSMarek Vasut #define DRVCTRL4_AVB_AVTP_MATCH(x) ((uint32_t)(x) << 24U)
2702a690b6dSMarek Vasut #define DRVCTRL4_AVB_AVTP_CAPTURE(x) ((uint32_t)(x) << 20U)
2712a690b6dSMarek Vasut #define DRVCTRL4_IRQ0(x) ((uint32_t)(x) << 16U)
2722a690b6dSMarek Vasut #define DRVCTRL4_IRQ1(x) ((uint32_t)(x) << 12U)
2732a690b6dSMarek Vasut #define DRVCTRL4_IRQ2(x) ((uint32_t)(x) << 8U)
2742a690b6dSMarek Vasut #define DRVCTRL4_IRQ3(x) ((uint32_t)(x) << 4U)
2752a690b6dSMarek Vasut #define DRVCTRL4_IRQ4(x) ((uint32_t)(x) << 0U)
2762a690b6dSMarek Vasut #define DRVCTRL5_IRQ5(x) ((uint32_t)(x) << 28U)
2772a690b6dSMarek Vasut #define DRVCTRL5_PWM0(x) ((uint32_t)(x) << 24U)
2782a690b6dSMarek Vasut #define DRVCTRL5_PWM1(x) ((uint32_t)(x) << 20U)
2792a690b6dSMarek Vasut #define DRVCTRL5_PWM2(x) ((uint32_t)(x) << 16U)
2802a690b6dSMarek Vasut #define DRVCTRL5_A0(x) ((uint32_t)(x) << 12U)
2812a690b6dSMarek Vasut #define DRVCTRL5_A1(x) ((uint32_t)(x) << 8U)
2822a690b6dSMarek Vasut #define DRVCTRL5_A2(x) ((uint32_t)(x) << 4U)
2832a690b6dSMarek Vasut #define DRVCTRL5_A3(x) ((uint32_t)(x) << 0U)
2842a690b6dSMarek Vasut #define DRVCTRL6_A4(x) ((uint32_t)(x) << 28U)
2852a690b6dSMarek Vasut #define DRVCTRL6_A5(x) ((uint32_t)(x) << 24U)
2862a690b6dSMarek Vasut #define DRVCTRL6_A6(x) ((uint32_t)(x) << 20U)
2872a690b6dSMarek Vasut #define DRVCTRL6_A7(x) ((uint32_t)(x) << 16U)
2882a690b6dSMarek Vasut #define DRVCTRL6_A8(x) ((uint32_t)(x) << 12U)
2892a690b6dSMarek Vasut #define DRVCTRL6_A9(x) ((uint32_t)(x) << 8U)
2902a690b6dSMarek Vasut #define DRVCTRL6_A10(x) ((uint32_t)(x) << 4U)
2912a690b6dSMarek Vasut #define DRVCTRL6_A11(x) ((uint32_t)(x) << 0U)
2922a690b6dSMarek Vasut #define DRVCTRL7_A12(x) ((uint32_t)(x) << 28U)
2932a690b6dSMarek Vasut #define DRVCTRL7_A13(x) ((uint32_t)(x) << 24U)
2942a690b6dSMarek Vasut #define DRVCTRL7_A14(x) ((uint32_t)(x) << 20U)
2952a690b6dSMarek Vasut #define DRVCTRL7_A15(x) ((uint32_t)(x) << 16U)
2962a690b6dSMarek Vasut #define DRVCTRL7_A16(x) ((uint32_t)(x) << 12U)
2972a690b6dSMarek Vasut #define DRVCTRL7_A17(x) ((uint32_t)(x) << 8U)
2982a690b6dSMarek Vasut #define DRVCTRL7_A18(x) ((uint32_t)(x) << 4U)
2992a690b6dSMarek Vasut #define DRVCTRL7_A19(x) ((uint32_t)(x) << 0U)
3002a690b6dSMarek Vasut #define DRVCTRL8_CLKOUT(x) ((uint32_t)(x) << 28U)
3012a690b6dSMarek Vasut #define DRVCTRL8_CS0(x) ((uint32_t)(x) << 24U)
3022a690b6dSMarek Vasut #define DRVCTRL8_CS1_A2(x) ((uint32_t)(x) << 20U)
3032a690b6dSMarek Vasut #define DRVCTRL8_BS(x) ((uint32_t)(x) << 16U)
3042a690b6dSMarek Vasut #define DRVCTRL8_RD(x) ((uint32_t)(x) << 12U)
3052a690b6dSMarek Vasut #define DRVCTRL8_RD_W(x) ((uint32_t)(x) << 8U)
3062a690b6dSMarek Vasut #define DRVCTRL8_WE0(x) ((uint32_t)(x) << 4U)
3072a690b6dSMarek Vasut #define DRVCTRL8_WE1(x) ((uint32_t)(x) << 0U)
3082a690b6dSMarek Vasut #define DRVCTRL9_EX_WAIT0(x) ((uint32_t)(x) << 28U)
3092a690b6dSMarek Vasut #define DRVCTRL9_PRESETOU(x) ((uint32_t)(x) << 24U)
3102a690b6dSMarek Vasut #define DRVCTRL9_D0(x) ((uint32_t)(x) << 20U)
3112a690b6dSMarek Vasut #define DRVCTRL9_D1(x) ((uint32_t)(x) << 16U)
3122a690b6dSMarek Vasut #define DRVCTRL9_D2(x) ((uint32_t)(x) << 12U)
3132a690b6dSMarek Vasut #define DRVCTRL9_D3(x) ((uint32_t)(x) << 8U)
3142a690b6dSMarek Vasut #define DRVCTRL9_D4(x) ((uint32_t)(x) << 4U)
3152a690b6dSMarek Vasut #define DRVCTRL9_D5(x) ((uint32_t)(x) << 0U)
3162a690b6dSMarek Vasut #define DRVCTRL10_D6(x) ((uint32_t)(x) << 28U)
3172a690b6dSMarek Vasut #define DRVCTRL10_D7(x) ((uint32_t)(x) << 24U)
3182a690b6dSMarek Vasut #define DRVCTRL10_D8(x) ((uint32_t)(x) << 20U)
3192a690b6dSMarek Vasut #define DRVCTRL10_D9(x) ((uint32_t)(x) << 16U)
3202a690b6dSMarek Vasut #define DRVCTRL10_D10(x) ((uint32_t)(x) << 12U)
3212a690b6dSMarek Vasut #define DRVCTRL10_D11(x) ((uint32_t)(x) << 8U)
3222a690b6dSMarek Vasut #define DRVCTRL10_D12(x) ((uint32_t)(x) << 4U)
3232a690b6dSMarek Vasut #define DRVCTRL10_D13(x) ((uint32_t)(x) << 0U)
3242a690b6dSMarek Vasut #define DRVCTRL11_D14(x) ((uint32_t)(x) << 28U)
3252a690b6dSMarek Vasut #define DRVCTRL11_D15(x) ((uint32_t)(x) << 24U)
3262a690b6dSMarek Vasut #define DRVCTRL11_AVS1(x) ((uint32_t)(x) << 20U)
3272a690b6dSMarek Vasut #define DRVCTRL11_AVS2(x) ((uint32_t)(x) << 16U)
328*c186ec51SToshiyuki Ogasahara #define DRVCTRL11_GP7_02(x) ((uint32_t)(x) << 12U)
329*c186ec51SToshiyuki Ogasahara #define DRVCTRL11_GP7_03(x) ((uint32_t)(x) << 8U)
3302a690b6dSMarek Vasut #define DRVCTRL11_DU_DOTCLKIN0(x) ((uint32_t)(x) << 4U)
3312a690b6dSMarek Vasut #define DRVCTRL11_DU_DOTCLKIN1(x) ((uint32_t)(x) << 0U)
3322a690b6dSMarek Vasut #define DRVCTRL12_DU_DOTCLKIN2(x) ((uint32_t)(x) << 28U)
3332a690b6dSMarek Vasut #define DRVCTRL12_DU_DOTCLKIN3(x) ((uint32_t)(x) << 24U)
3342a690b6dSMarek Vasut #define DRVCTRL12_DU_FSCLKST(x) ((uint32_t)(x) << 20U)
3352a690b6dSMarek Vasut #define DRVCTRL12_DU_TMS(x) ((uint32_t)(x) << 4U)
3362a690b6dSMarek Vasut #define DRVCTRL13_TDO(x) ((uint32_t)(x) << 28U)
3372a690b6dSMarek Vasut #define DRVCTRL13_ASEBRK(x) ((uint32_t)(x) << 24U)
3382a690b6dSMarek Vasut #define DRVCTRL13_SD0_CLK(x) ((uint32_t)(x) << 20U)
3392a690b6dSMarek Vasut #define DRVCTRL13_SD0_CMD(x) ((uint32_t)(x) << 16U)
3402a690b6dSMarek Vasut #define DRVCTRL13_SD0_DAT0(x) ((uint32_t)(x) << 12U)
3412a690b6dSMarek Vasut #define DRVCTRL13_SD0_DAT1(x) ((uint32_t)(x) << 8U)
3422a690b6dSMarek Vasut #define DRVCTRL13_SD0_DAT2(x) ((uint32_t)(x) << 4U)
3432a690b6dSMarek Vasut #define DRVCTRL13_SD0_DAT3(x) ((uint32_t)(x) << 0U)
3442a690b6dSMarek Vasut #define DRVCTRL14_SD1_CLK(x) ((uint32_t)(x) << 28U)
3452a690b6dSMarek Vasut #define DRVCTRL14_SD1_CMD(x) ((uint32_t)(x) << 24U)
3462a690b6dSMarek Vasut #define DRVCTRL14_SD1_DAT0(x) ((uint32_t)(x) << 20U)
3472a690b6dSMarek Vasut #define DRVCTRL14_SD1_DAT1(x) ((uint32_t)(x) << 16U)
3482a690b6dSMarek Vasut #define DRVCTRL14_SD1_DAT2(x) ((uint32_t)(x) << 12U)
3492a690b6dSMarek Vasut #define DRVCTRL14_SD1_DAT3(x) ((uint32_t)(x) << 8U)
3502a690b6dSMarek Vasut #define DRVCTRL14_SD2_CLK(x) ((uint32_t)(x) << 4U)
3512a690b6dSMarek Vasut #define DRVCTRL14_SD2_CMD(x) ((uint32_t)(x) << 0U)
3522a690b6dSMarek Vasut #define DRVCTRL15_SD2_DAT0(x) ((uint32_t)(x) << 28U)
3532a690b6dSMarek Vasut #define DRVCTRL15_SD2_DAT1(x) ((uint32_t)(x) << 24U)
3542a690b6dSMarek Vasut #define DRVCTRL15_SD2_DAT2(x) ((uint32_t)(x) << 20U)
3552a690b6dSMarek Vasut #define DRVCTRL15_SD2_DAT3(x) ((uint32_t)(x) << 16U)
3562a690b6dSMarek Vasut #define DRVCTRL15_SD2_DS(x) ((uint32_t)(x) << 12U)
3572a690b6dSMarek Vasut #define DRVCTRL15_SD3_CLK(x) ((uint32_t)(x) << 8U)
3582a690b6dSMarek Vasut #define DRVCTRL15_SD3_CMD(x) ((uint32_t)(x) << 4U)
3592a690b6dSMarek Vasut #define DRVCTRL15_SD3_DAT0(x) ((uint32_t)(x) << 0U)
3602a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT1(x) ((uint32_t)(x) << 28U)
3612a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT2(x) ((uint32_t)(x) << 24U)
3622a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT3(x) ((uint32_t)(x) << 20U)
3632a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT4(x) ((uint32_t)(x) << 16U)
3642a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT5(x) ((uint32_t)(x) << 12U)
3652a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT6(x) ((uint32_t)(x) << 8U)
3662a690b6dSMarek Vasut #define DRVCTRL16_SD3_DAT7(x) ((uint32_t)(x) << 4U)
3672a690b6dSMarek Vasut #define DRVCTRL16_SD3_DS(x) ((uint32_t)(x) << 0U)
3682a690b6dSMarek Vasut #define DRVCTRL17_SD0_CD(x) ((uint32_t)(x) << 28U)
3692a690b6dSMarek Vasut #define DRVCTRL17_SD0_WP(x) ((uint32_t)(x) << 24U)
3702a690b6dSMarek Vasut #define DRVCTRL17_SD1_CD(x) ((uint32_t)(x) << 20U)
3712a690b6dSMarek Vasut #define DRVCTRL17_SD1_WP(x) ((uint32_t)(x) << 16U)
3722a690b6dSMarek Vasut #define DRVCTRL17_SCK0(x) ((uint32_t)(x) << 12U)
3732a690b6dSMarek Vasut #define DRVCTRL17_RX0(x) ((uint32_t)(x) << 8U)
3742a690b6dSMarek Vasut #define DRVCTRL17_TX0(x) ((uint32_t)(x) << 4U)
3752a690b6dSMarek Vasut #define DRVCTRL17_CTS0(x) ((uint32_t)(x) << 0U)
3762a690b6dSMarek Vasut #define DRVCTRL18_RTS0_TANS(x) ((uint32_t)(x) << 28U)
3772a690b6dSMarek Vasut #define DRVCTRL18_RX1(x) ((uint32_t)(x) << 24U)
3782a690b6dSMarek Vasut #define DRVCTRL18_TX1(x) ((uint32_t)(x) << 20U)
3792a690b6dSMarek Vasut #define DRVCTRL18_CTS1(x) ((uint32_t)(x) << 16U)
3802a690b6dSMarek Vasut #define DRVCTRL18_RTS1_TANS(x) ((uint32_t)(x) << 12U)
3812a690b6dSMarek Vasut #define DRVCTRL18_SCK2(x) ((uint32_t)(x) << 8U)
3822a690b6dSMarek Vasut #define DRVCTRL18_TX2(x) ((uint32_t)(x) << 4U)
3832a690b6dSMarek Vasut #define DRVCTRL18_RX2(x) ((uint32_t)(x) << 0U)
3842a690b6dSMarek Vasut #define DRVCTRL19_HSCK0(x) ((uint32_t)(x) << 28U)
3852a690b6dSMarek Vasut #define DRVCTRL19_HRX0(x) ((uint32_t)(x) << 24U)
3862a690b6dSMarek Vasut #define DRVCTRL19_HTX0(x) ((uint32_t)(x) << 20U)
3872a690b6dSMarek Vasut #define DRVCTRL19_HCTS0(x) ((uint32_t)(x) << 16U)
3882a690b6dSMarek Vasut #define DRVCTRL19_HRTS0(x) ((uint32_t)(x) << 12U)
3892a690b6dSMarek Vasut #define DRVCTRL19_MSIOF0_SCK(x) ((uint32_t)(x) << 8U)
3902a690b6dSMarek Vasut #define DRVCTRL19_MSIOF0_SYNC(x) ((uint32_t)(x) << 4U)
3912a690b6dSMarek Vasut #define DRVCTRL19_MSIOF0_SS1(x) ((uint32_t)(x) << 0U)
3922a690b6dSMarek Vasut #define DRVCTRL20_MSIOF0_TXD(x) ((uint32_t)(x) << 28U)
3932a690b6dSMarek Vasut #define DRVCTRL20_MSIOF0_SS2(x) ((uint32_t)(x) << 24U)
3942a690b6dSMarek Vasut #define DRVCTRL20_MSIOF0_RXD(x) ((uint32_t)(x) << 20U)
3952a690b6dSMarek Vasut #define DRVCTRL20_MLB_CLK(x) ((uint32_t)(x) << 16U)
3962a690b6dSMarek Vasut #define DRVCTRL20_MLB_SIG(x) ((uint32_t)(x) << 12U)
3972a690b6dSMarek Vasut #define DRVCTRL20_MLB_DAT(x) ((uint32_t)(x) << 8U)
3982a690b6dSMarek Vasut #define DRVCTRL20_MLB_REF(x) ((uint32_t)(x) << 4U)
3992a690b6dSMarek Vasut #define DRVCTRL20_SSI_SCK0129(x) ((uint32_t)(x) << 0U)
4002a690b6dSMarek Vasut #define DRVCTRL21_SSI_WS0129(x) ((uint32_t)(x) << 28U)
4012a690b6dSMarek Vasut #define DRVCTRL21_SSI_SDATA0(x) ((uint32_t)(x) << 24U)
4022a690b6dSMarek Vasut #define DRVCTRL21_SSI_SDATA1(x) ((uint32_t)(x) << 20U)
4032a690b6dSMarek Vasut #define DRVCTRL21_SSI_SDATA2(x) ((uint32_t)(x) << 16U)
4042a690b6dSMarek Vasut #define DRVCTRL21_SSI_SCK34(x) ((uint32_t)(x) << 12U)
4052a690b6dSMarek Vasut #define DRVCTRL21_SSI_WS34(x) ((uint32_t)(x) << 8U)
4062a690b6dSMarek Vasut #define DRVCTRL21_SSI_SDATA3(x) ((uint32_t)(x) << 4U)
4072a690b6dSMarek Vasut #define DRVCTRL21_SSI_SCK4(x) ((uint32_t)(x) << 0U)
4082a690b6dSMarek Vasut #define DRVCTRL22_SSI_WS4(x) ((uint32_t)(x) << 28U)
4092a690b6dSMarek Vasut #define DRVCTRL22_SSI_SDATA4(x) ((uint32_t)(x) << 24U)
4102a690b6dSMarek Vasut #define DRVCTRL22_SSI_SCK5(x) ((uint32_t)(x) << 20U)
4112a690b6dSMarek Vasut #define DRVCTRL22_SSI_WS5(x) ((uint32_t)(x) << 16U)
4122a690b6dSMarek Vasut #define DRVCTRL22_SSI_SDATA5(x) ((uint32_t)(x) << 12U)
4132a690b6dSMarek Vasut #define DRVCTRL22_SSI_SCK6(x) ((uint32_t)(x) << 8U)
4142a690b6dSMarek Vasut #define DRVCTRL22_SSI_WS6(x) ((uint32_t)(x) << 4U)
4152a690b6dSMarek Vasut #define DRVCTRL22_SSI_SDATA6(x) ((uint32_t)(x) << 0U)
4162a690b6dSMarek Vasut #define DRVCTRL23_SSI_SCK78(x) ((uint32_t)(x) << 28U)
4172a690b6dSMarek Vasut #define DRVCTRL23_SSI_WS78(x) ((uint32_t)(x) << 24U)
4182a690b6dSMarek Vasut #define DRVCTRL23_SSI_SDATA7(x) ((uint32_t)(x) << 20U)
4192a690b6dSMarek Vasut #define DRVCTRL23_SSI_SDATA8(x) ((uint32_t)(x) << 16U)
4202a690b6dSMarek Vasut #define DRVCTRL23_SSI_SDATA9(x) ((uint32_t)(x) << 12U)
4212a690b6dSMarek Vasut #define DRVCTRL23_AUDIO_CLKA(x) ((uint32_t)(x) << 8U)
4222a690b6dSMarek Vasut #define DRVCTRL23_AUDIO_CLKB(x) ((uint32_t)(x) << 4U)
4232a690b6dSMarek Vasut #define DRVCTRL23_USB0_PWEN(x) ((uint32_t)(x) << 0U)
4242a690b6dSMarek Vasut #define DRVCTRL24_USB0_OVC(x) ((uint32_t)(x) << 28U)
4252a690b6dSMarek Vasut #define DRVCTRL24_USB1_PWEN(x) ((uint32_t)(x) << 24U)
4262a690b6dSMarek Vasut #define DRVCTRL24_USB1_OVC(x) ((uint32_t)(x) << 20U)
4272a690b6dSMarek Vasut #define DRVCTRL24_USB30_PWEN(x) ((uint32_t)(x) << 16U)
4282a690b6dSMarek Vasut #define DRVCTRL24_USB30_OVC(x) ((uint32_t)(x) << 12U)
4292a690b6dSMarek Vasut #define DRVCTRL24_USB31_PWEN(x) ((uint32_t)(x) << 8U)
4302a690b6dSMarek Vasut #define DRVCTRL24_USB31_OVC(x) ((uint32_t)(x) << 4U)
4312a690b6dSMarek Vasut
4322a690b6dSMarek Vasut #define MOD_SEL0_MSIOF3_A ((uint32_t)0U << 29U)
4332a690b6dSMarek Vasut #define MOD_SEL0_MSIOF3_B ((uint32_t)1U << 29U)
4342a690b6dSMarek Vasut #define MOD_SEL0_MSIOF3_C ((uint32_t)2U << 29U)
4352a690b6dSMarek Vasut #define MOD_SEL0_MSIOF3_D ((uint32_t)3U << 29U)
4362a690b6dSMarek Vasut #define MOD_SEL0_MSIOF3_E ((uint32_t)4U << 29U)
4372a690b6dSMarek Vasut #define MOD_SEL0_MSIOF2_A ((uint32_t)0U << 27U)
4382a690b6dSMarek Vasut #define MOD_SEL0_MSIOF2_B ((uint32_t)1U << 27U)
4392a690b6dSMarek Vasut #define MOD_SEL0_MSIOF2_C ((uint32_t)2U << 27U)
4402a690b6dSMarek Vasut #define MOD_SEL0_MSIOF2_D ((uint32_t)3U << 27U)
4412a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_A ((uint32_t)0U << 24U)
4422a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_B ((uint32_t)1U << 24U)
4432a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_C ((uint32_t)2U << 24U)
4442a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_D ((uint32_t)3U << 24U)
4452a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_E ((uint32_t)4U << 24U)
4462a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_F ((uint32_t)5U << 24U)
4472a690b6dSMarek Vasut #define MOD_SEL0_MSIOF1_G ((uint32_t)6U << 24U)
4482a690b6dSMarek Vasut #define MOD_SEL0_LBSC_A ((uint32_t)0U << 23U)
4492a690b6dSMarek Vasut #define MOD_SEL0_LBSC_B ((uint32_t)1U << 23U)
4502a690b6dSMarek Vasut #define MOD_SEL0_IEBUS_A ((uint32_t)0U << 22U)
4512a690b6dSMarek Vasut #define MOD_SEL0_IEBUS_B ((uint32_t)1U << 22U)
4522a690b6dSMarek Vasut #define MOD_SEL0_I2C2_A ((uint32_t)0U << 21U)
4532a690b6dSMarek Vasut #define MOD_SEL0_I2C2_B ((uint32_t)1U << 21U)
4542a690b6dSMarek Vasut #define MOD_SEL0_I2C1_A ((uint32_t)0U << 20U)
4552a690b6dSMarek Vasut #define MOD_SEL0_I2C1_B ((uint32_t)1U << 20U)
4562a690b6dSMarek Vasut #define MOD_SEL0_HSCIF4_A ((uint32_t)0U << 19U)
4572a690b6dSMarek Vasut #define MOD_SEL0_HSCIF4_B ((uint32_t)1U << 19U)
4582a690b6dSMarek Vasut #define MOD_SEL0_HSCIF3_A ((uint32_t)0U << 17U)
4592a690b6dSMarek Vasut #define MOD_SEL0_HSCIF3_B ((uint32_t)1U << 17U)
4602a690b6dSMarek Vasut #define MOD_SEL0_HSCIF3_C ((uint32_t)2U << 17U)
4612a690b6dSMarek Vasut #define MOD_SEL0_HSCIF3_D ((uint32_t)3U << 17U)
4622a690b6dSMarek Vasut #define MOD_SEL0_HSCIF1_A ((uint32_t)0U << 16U)
4632a690b6dSMarek Vasut #define MOD_SEL0_HSCIF1_B ((uint32_t)1U << 16U)
4642a690b6dSMarek Vasut #define MOD_SEL0_FSO_A ((uint32_t)0U << 15U)
4652a690b6dSMarek Vasut #define MOD_SEL0_FSO_B ((uint32_t)1U << 15U)
4662a690b6dSMarek Vasut #define MOD_SEL0_HSCIF2_A ((uint32_t)0U << 13U)
4672a690b6dSMarek Vasut #define MOD_SEL0_HSCIF2_B ((uint32_t)1U << 13U)
4682a690b6dSMarek Vasut #define MOD_SEL0_HSCIF2_C ((uint32_t)2U << 13U)
4692a690b6dSMarek Vasut #define MOD_SEL0_ETHERAVB_A ((uint32_t)0U << 12U)
4702a690b6dSMarek Vasut #define MOD_SEL0_ETHERAVB_B ((uint32_t)1U << 12U)
4712a690b6dSMarek Vasut #define MOD_SEL0_DRIF3_A ((uint32_t)0U << 11U)
4722a690b6dSMarek Vasut #define MOD_SEL0_DRIF3_B ((uint32_t)1U << 11U)
4732a690b6dSMarek Vasut #define MOD_SEL0_DRIF2_A ((uint32_t)0U << 10U)
4742a690b6dSMarek Vasut #define MOD_SEL0_DRIF2_B ((uint32_t)1U << 10U)
4752a690b6dSMarek Vasut #define MOD_SEL0_DRIF1_A ((uint32_t)0U << 8U)
4762a690b6dSMarek Vasut #define MOD_SEL0_DRIF1_B ((uint32_t)1U << 8U)
4772a690b6dSMarek Vasut #define MOD_SEL0_DRIF1_C ((uint32_t)2U << 8U)
4782a690b6dSMarek Vasut #define MOD_SEL0_DRIF0_A ((uint32_t)0U << 6U)
4792a690b6dSMarek Vasut #define MOD_SEL0_DRIF0_B ((uint32_t)1U << 6U)
4802a690b6dSMarek Vasut #define MOD_SEL0_DRIF0_C ((uint32_t)2U << 6U)
4812a690b6dSMarek Vasut #define MOD_SEL0_CANFD0_A ((uint32_t)0U << 5U)
4822a690b6dSMarek Vasut #define MOD_SEL0_CANFD0_B ((uint32_t)1U << 5U)
4832a690b6dSMarek Vasut #define MOD_SEL0_ADG_A_A ((uint32_t)0U << 3U)
4842a690b6dSMarek Vasut #define MOD_SEL0_ADG_A_B ((uint32_t)1U << 3U)
4852a690b6dSMarek Vasut #define MOD_SEL0_ADG_A_C ((uint32_t)2U << 3U)
4862a690b6dSMarek Vasut #define MOD_SEL1_TSIF1_A ((uint32_t)0U << 30U)
4872a690b6dSMarek Vasut #define MOD_SEL1_TSIF1_B ((uint32_t)1U << 30U)
4882a690b6dSMarek Vasut #define MOD_SEL1_TSIF1_C ((uint32_t)2U << 30U)
4892a690b6dSMarek Vasut #define MOD_SEL1_TSIF1_D ((uint32_t)3U << 30U)
4902a690b6dSMarek Vasut #define MOD_SEL1_TSIF0_A ((uint32_t)0U << 27U)
4912a690b6dSMarek Vasut #define MOD_SEL1_TSIF0_B ((uint32_t)1U << 27U)
4922a690b6dSMarek Vasut #define MOD_SEL1_TSIF0_C ((uint32_t)2U << 27U)
4932a690b6dSMarek Vasut #define MOD_SEL1_TSIF0_D ((uint32_t)3U << 27U)
4942a690b6dSMarek Vasut #define MOD_SEL1_TSIF0_E ((uint32_t)4U << 27U)
4952a690b6dSMarek Vasut #define MOD_SEL1_TIMER_TMU_A ((uint32_t)0U << 26U)
4962a690b6dSMarek Vasut #define MOD_SEL1_TIMER_TMU_B ((uint32_t)1U << 26U)
4972a690b6dSMarek Vasut #define MOD_SEL1_SSP1_1_A ((uint32_t)0U << 24U)
4982a690b6dSMarek Vasut #define MOD_SEL1_SSP1_1_B ((uint32_t)1U << 24U)
4992a690b6dSMarek Vasut #define MOD_SEL1_SSP1_1_C ((uint32_t)2U << 24U)
5002a690b6dSMarek Vasut #define MOD_SEL1_SSP1_1_D ((uint32_t)3U << 24U)
5012a690b6dSMarek Vasut #define MOD_SEL1_SSP1_0_A ((uint32_t)0U << 21U)
5022a690b6dSMarek Vasut #define MOD_SEL1_SSP1_0_B ((uint32_t)1U << 21U)
5032a690b6dSMarek Vasut #define MOD_SEL1_SSP1_0_C ((uint32_t)2U << 21U)
5042a690b6dSMarek Vasut #define MOD_SEL1_SSP1_0_D ((uint32_t)3U << 21U)
5052a690b6dSMarek Vasut #define MOD_SEL1_SSP1_0_E ((uint32_t)4U << 21U)
5062a690b6dSMarek Vasut #define MOD_SEL1_SSI_A ((uint32_t)0U << 20U)
5072a690b6dSMarek Vasut #define MOD_SEL1_SSI_B ((uint32_t)1U << 20U)
5082a690b6dSMarek Vasut #define MOD_SEL1_SPEED_PULSE_IF_A ((uint32_t)0U << 19U)
5092a690b6dSMarek Vasut #define MOD_SEL1_SPEED_PULSE_IF_B ((uint32_t)1U << 19U)
5102a690b6dSMarek Vasut #define MOD_SEL1_SIMCARD_A ((uint32_t)0U << 17U)
5112a690b6dSMarek Vasut #define MOD_SEL1_SIMCARD_B ((uint32_t)1U << 17U)
5122a690b6dSMarek Vasut #define MOD_SEL1_SIMCARD_C ((uint32_t)2U << 17U)
5132a690b6dSMarek Vasut #define MOD_SEL1_SIMCARD_D ((uint32_t)3U << 17U)
5142a690b6dSMarek Vasut #define MOD_SEL1_SDHI2_A ((uint32_t)0U << 16U)
5152a690b6dSMarek Vasut #define MOD_SEL1_SDHI2_B ((uint32_t)1U << 16U)
5162a690b6dSMarek Vasut #define MOD_SEL1_SCIF4_A ((uint32_t)0U << 14U)
5172a690b6dSMarek Vasut #define MOD_SEL1_SCIF4_B ((uint32_t)1U << 14U)
5182a690b6dSMarek Vasut #define MOD_SEL1_SCIF4_C ((uint32_t)2U << 14U)
5192a690b6dSMarek Vasut #define MOD_SEL1_SCIF3_A ((uint32_t)0U << 13U)
5202a690b6dSMarek Vasut #define MOD_SEL1_SCIF3_B ((uint32_t)1U << 13U)
5212a690b6dSMarek Vasut #define MOD_SEL1_SCIF2_A ((uint32_t)0U << 12U)
5222a690b6dSMarek Vasut #define MOD_SEL1_SCIF2_B ((uint32_t)1U << 12U)
5232a690b6dSMarek Vasut #define MOD_SEL1_SCIF1_A ((uint32_t)0U << 11U)
5242a690b6dSMarek Vasut #define MOD_SEL1_SCIF1_B ((uint32_t)1U << 11U)
5252a690b6dSMarek Vasut #define MOD_SEL1_SCIF_A ((uint32_t)0U << 10U)
5262a690b6dSMarek Vasut #define MOD_SEL1_SCIF_B ((uint32_t)1U << 10U)
5272a690b6dSMarek Vasut #define MOD_SEL1_REMOCON_A ((uint32_t)0U << 9U)
5282a690b6dSMarek Vasut #define MOD_SEL1_REMOCON_B ((uint32_t)1U << 9U)
5292a690b6dSMarek Vasut #define MOD_SEL1_RCAN0_A ((uint32_t)0U << 6U)
5302a690b6dSMarek Vasut #define MOD_SEL1_RCAN0_B ((uint32_t)1U << 6U)
5312a690b6dSMarek Vasut #define MOD_SEL1_PWM6_A ((uint32_t)0U << 5U)
5322a690b6dSMarek Vasut #define MOD_SEL1_PWM6_B ((uint32_t)1U << 5U)
5332a690b6dSMarek Vasut #define MOD_SEL1_PWM5_A ((uint32_t)0U << 4U)
5342a690b6dSMarek Vasut #define MOD_SEL1_PWM5_B ((uint32_t)1U << 4U)
5352a690b6dSMarek Vasut #define MOD_SEL1_PWM4_A ((uint32_t)0U << 3U)
5362a690b6dSMarek Vasut #define MOD_SEL1_PWM4_B ((uint32_t)1U << 3U)
5372a690b6dSMarek Vasut #define MOD_SEL1_PWM3_A ((uint32_t)0U << 2U)
5382a690b6dSMarek Vasut #define MOD_SEL1_PWM3_B ((uint32_t)1U << 2U)
5392a690b6dSMarek Vasut #define MOD_SEL1_PWM2_A ((uint32_t)0U << 1U)
5402a690b6dSMarek Vasut #define MOD_SEL1_PWM2_B ((uint32_t)1U << 1U)
5412a690b6dSMarek Vasut #define MOD_SEL1_PWM1_A ((uint32_t)0U << 0U)
5422a690b6dSMarek Vasut #define MOD_SEL1_PWM1_B ((uint32_t)1U << 0U)
5432a690b6dSMarek Vasut #define MOD_SEL2_I2C_5_A ((uint32_t)0U << 31U)
5442a690b6dSMarek Vasut #define MOD_SEL2_I2C_5_B ((uint32_t)1U << 31U)
5452a690b6dSMarek Vasut #define MOD_SEL2_I2C_3_A ((uint32_t)0U << 30U)
5462a690b6dSMarek Vasut #define MOD_SEL2_I2C_3_B ((uint32_t)1U << 30U)
5472a690b6dSMarek Vasut #define MOD_SEL2_I2C_0_A ((uint32_t)0U << 29U)
5482a690b6dSMarek Vasut #define MOD_SEL2_I2C_0_B ((uint32_t)1U << 29U)
5492a690b6dSMarek Vasut #define MOD_SEL2_FM_A ((uint32_t)0U << 27U)
5502a690b6dSMarek Vasut #define MOD_SEL2_FM_B ((uint32_t)1U << 27U)
5512a690b6dSMarek Vasut #define MOD_SEL2_FM_C ((uint32_t)2U << 27U)
5522a690b6dSMarek Vasut #define MOD_SEL2_FM_D ((uint32_t)3U << 27U)
5532a690b6dSMarek Vasut #define MOD_SEL2_SCIF5_A ((uint32_t)0U << 26U)
5542a690b6dSMarek Vasut #define MOD_SEL2_SCIF5_B ((uint32_t)1U << 26U)
5552a690b6dSMarek Vasut #define MOD_SEL2_I2C6_A ((uint32_t)0U << 23U)
5562a690b6dSMarek Vasut #define MOD_SEL2_I2C6_B ((uint32_t)1U << 23U)
5572a690b6dSMarek Vasut #define MOD_SEL2_I2C6_C ((uint32_t)2U << 23U)
5582a690b6dSMarek Vasut #define MOD_SEL2_NDF_A ((uint32_t)0U << 22U)
5592a690b6dSMarek Vasut #define MOD_SEL2_NDF_B ((uint32_t)1U << 22U)
5602a690b6dSMarek Vasut #define MOD_SEL2_SSI2_A ((uint32_t)0U << 21U)
5612a690b6dSMarek Vasut #define MOD_SEL2_SSI2_B ((uint32_t)1U << 21U)
5622a690b6dSMarek Vasut #define MOD_SEL2_SSI9_A ((uint32_t)0U << 20U)
5632a690b6dSMarek Vasut #define MOD_SEL2_SSI9_B ((uint32_t)1U << 20U)
5642a690b6dSMarek Vasut #define MOD_SEL2_TIMER_TMU2_A ((uint32_t)0U << 19U)
5652a690b6dSMarek Vasut #define MOD_SEL2_TIMER_TMU2_B ((uint32_t)1U << 19U)
5662a690b6dSMarek Vasut #define MOD_SEL2_ADG_B_A ((uint32_t)0U << 18U)
5672a690b6dSMarek Vasut #define MOD_SEL2_ADG_B_B ((uint32_t)1U << 18U)
5682a690b6dSMarek Vasut #define MOD_SEL2_ADG_C_A ((uint32_t)0U << 17U)
5692a690b6dSMarek Vasut #define MOD_SEL2_ADG_C_B ((uint32_t)1U << 17U)
5702a690b6dSMarek Vasut #define MOD_SEL2_VIN4_A ((uint32_t)0U << 0U)
5712a690b6dSMarek Vasut #define MOD_SEL2_VIN4_B ((uint32_t)1U << 0U)
5722a690b6dSMarek Vasut
pfc_reg_write(uint32_t addr,uint32_t data)5732a690b6dSMarek Vasut static void pfc_reg_write(uint32_t addr, uint32_t data)
5742a690b6dSMarek Vasut {
5752a690b6dSMarek Vasut mmio_write_32(PFC_PMMR, ~data);
5762a690b6dSMarek Vasut mmio_write_32((uintptr_t)addr, data);
5772a690b6dSMarek Vasut }
5782a690b6dSMarek Vasut
pfc_init_m3n(void)5792a690b6dSMarek Vasut void pfc_init_m3n(void)
5802a690b6dSMarek Vasut {
5812a690b6dSMarek Vasut uint32_t reg;
5822a690b6dSMarek Vasut
5832a690b6dSMarek Vasut /* initialize module select */
5842a690b6dSMarek Vasut pfc_reg_write(PFC_MOD_SEL0, MOD_SEL0_MSIOF3_A
5852a690b6dSMarek Vasut | MOD_SEL0_MSIOF2_A
5862a690b6dSMarek Vasut | MOD_SEL0_MSIOF1_A
5872a690b6dSMarek Vasut | MOD_SEL0_LBSC_A
5882a690b6dSMarek Vasut | MOD_SEL0_IEBUS_A
5892a690b6dSMarek Vasut | MOD_SEL0_I2C2_A
5902a690b6dSMarek Vasut | MOD_SEL0_I2C1_A
5912a690b6dSMarek Vasut | MOD_SEL0_HSCIF4_A
5922a690b6dSMarek Vasut | MOD_SEL0_HSCIF3_A
5932a690b6dSMarek Vasut | MOD_SEL0_HSCIF1_A
5942a690b6dSMarek Vasut | MOD_SEL0_FSO_A
5952a690b6dSMarek Vasut | MOD_SEL0_HSCIF2_A
5962a690b6dSMarek Vasut | MOD_SEL0_ETHERAVB_A
5972a690b6dSMarek Vasut | MOD_SEL0_DRIF3_A
5982a690b6dSMarek Vasut | MOD_SEL0_DRIF2_A
5992a690b6dSMarek Vasut | MOD_SEL0_DRIF1_A
6002a690b6dSMarek Vasut | MOD_SEL0_DRIF0_A
6012a690b6dSMarek Vasut | MOD_SEL0_CANFD0_A
6022a690b6dSMarek Vasut | MOD_SEL0_ADG_A_A);
6032a690b6dSMarek Vasut pfc_reg_write(PFC_MOD_SEL1, MOD_SEL1_TSIF1_A
6042a690b6dSMarek Vasut | MOD_SEL1_TSIF0_A
6052a690b6dSMarek Vasut | MOD_SEL1_TIMER_TMU_A
6062a690b6dSMarek Vasut | MOD_SEL1_SSP1_1_A
6072a690b6dSMarek Vasut | MOD_SEL1_SSP1_0_A
6082a690b6dSMarek Vasut | MOD_SEL1_SSI_A
6092a690b6dSMarek Vasut | MOD_SEL1_SPEED_PULSE_IF_A
6102a690b6dSMarek Vasut | MOD_SEL1_SIMCARD_A
6112a690b6dSMarek Vasut | MOD_SEL1_SDHI2_A
6122a690b6dSMarek Vasut | MOD_SEL1_SCIF4_A
6132a690b6dSMarek Vasut | MOD_SEL1_SCIF3_A
6142a690b6dSMarek Vasut | MOD_SEL1_SCIF2_A
6152a690b6dSMarek Vasut | MOD_SEL1_SCIF1_A
6162a690b6dSMarek Vasut | MOD_SEL1_SCIF_A
6172a690b6dSMarek Vasut | MOD_SEL1_REMOCON_A
6182a690b6dSMarek Vasut | MOD_SEL1_RCAN0_A
6192a690b6dSMarek Vasut | MOD_SEL1_PWM6_A
6202a690b6dSMarek Vasut | MOD_SEL1_PWM5_A
6212a690b6dSMarek Vasut | MOD_SEL1_PWM4_A
6222a690b6dSMarek Vasut | MOD_SEL1_PWM3_A
6232a690b6dSMarek Vasut | MOD_SEL1_PWM2_A
6242a690b6dSMarek Vasut | MOD_SEL1_PWM1_A);
6252a690b6dSMarek Vasut pfc_reg_write(PFC_MOD_SEL2, MOD_SEL2_I2C_5_A
6262a690b6dSMarek Vasut | MOD_SEL2_I2C_3_A
6272a690b6dSMarek Vasut | MOD_SEL2_I2C_0_A
6282a690b6dSMarek Vasut | MOD_SEL2_FM_A
6292a690b6dSMarek Vasut | MOD_SEL2_SCIF5_A
6302a690b6dSMarek Vasut | MOD_SEL2_I2C6_A
6312a690b6dSMarek Vasut | MOD_SEL2_NDF_A
6322a690b6dSMarek Vasut | MOD_SEL2_SSI2_A
6332a690b6dSMarek Vasut | MOD_SEL2_SSI9_A
6342a690b6dSMarek Vasut | MOD_SEL2_TIMER_TMU2_A
6352a690b6dSMarek Vasut | MOD_SEL2_ADG_B_A
6362a690b6dSMarek Vasut | MOD_SEL2_ADG_C_A
6372a690b6dSMarek Vasut | MOD_SEL2_VIN4_A);
6382a690b6dSMarek Vasut
6392a690b6dSMarek Vasut /* initialize peripheral function select */
6402a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR0, IPSR_28_FUNC(0)
6412a690b6dSMarek Vasut | IPSR_24_FUNC(0)
6422a690b6dSMarek Vasut | IPSR_20_FUNC(0)
6432a690b6dSMarek Vasut | IPSR_16_FUNC(0)
6442a690b6dSMarek Vasut | IPSR_12_FUNC(0)
6452a690b6dSMarek Vasut | IPSR_8_FUNC(0)
6462a690b6dSMarek Vasut | IPSR_4_FUNC(0)
6472a690b6dSMarek Vasut | IPSR_0_FUNC(0));
6482a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR1, IPSR_28_FUNC(6)
6492a690b6dSMarek Vasut | IPSR_24_FUNC(0)
6502a690b6dSMarek Vasut | IPSR_20_FUNC(0)
6512a690b6dSMarek Vasut | IPSR_16_FUNC(0)
6522a690b6dSMarek Vasut | IPSR_12_FUNC(3)
6532a690b6dSMarek Vasut | IPSR_8_FUNC(3)
6542a690b6dSMarek Vasut | IPSR_4_FUNC(3)
6552a690b6dSMarek Vasut | IPSR_0_FUNC(3));
6562a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR2, IPSR_28_FUNC(0)
6572a690b6dSMarek Vasut | IPSR_24_FUNC(6)
6582a690b6dSMarek Vasut | IPSR_20_FUNC(6)
6592a690b6dSMarek Vasut | IPSR_16_FUNC(6)
6602a690b6dSMarek Vasut | IPSR_12_FUNC(6)
6612a690b6dSMarek Vasut | IPSR_8_FUNC(6)
6622a690b6dSMarek Vasut | IPSR_4_FUNC(6)
6632a690b6dSMarek Vasut | IPSR_0_FUNC(6));
6642a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR3, IPSR_28_FUNC(6)
6652a690b6dSMarek Vasut | IPSR_24_FUNC(6)
6662a690b6dSMarek Vasut | IPSR_20_FUNC(6)
6672a690b6dSMarek Vasut | IPSR_16_FUNC(6)
6682a690b6dSMarek Vasut | IPSR_12_FUNC(6)
6692a690b6dSMarek Vasut | IPSR_8_FUNC(0)
6702a690b6dSMarek Vasut | IPSR_4_FUNC(0)
6712a690b6dSMarek Vasut | IPSR_0_FUNC(0));
6722a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR4, IPSR_28_FUNC(0)
6732a690b6dSMarek Vasut | IPSR_24_FUNC(0)
6742a690b6dSMarek Vasut | IPSR_20_FUNC(0)
6752a690b6dSMarek Vasut | IPSR_16_FUNC(0)
6762a690b6dSMarek Vasut | IPSR_12_FUNC(0)
6772a690b6dSMarek Vasut | IPSR_8_FUNC(6)
6782a690b6dSMarek Vasut | IPSR_4_FUNC(6)
6792a690b6dSMarek Vasut | IPSR_0_FUNC(6));
6802a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR5, IPSR_28_FUNC(0)
6812a690b6dSMarek Vasut | IPSR_24_FUNC(0)
6822a690b6dSMarek Vasut | IPSR_20_FUNC(0)
6832a690b6dSMarek Vasut | IPSR_16_FUNC(0)
6842a690b6dSMarek Vasut | IPSR_12_FUNC(0)
6852a690b6dSMarek Vasut | IPSR_8_FUNC(6)
6862a690b6dSMarek Vasut | IPSR_4_FUNC(0)
6872a690b6dSMarek Vasut | IPSR_0_FUNC(0));
6882a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR6, IPSR_28_FUNC(6)
6892a690b6dSMarek Vasut | IPSR_24_FUNC(6)
6902a690b6dSMarek Vasut | IPSR_20_FUNC(6)
6912a690b6dSMarek Vasut | IPSR_16_FUNC(6)
6922a690b6dSMarek Vasut | IPSR_12_FUNC(6)
6932a690b6dSMarek Vasut | IPSR_8_FUNC(0)
6942a690b6dSMarek Vasut | IPSR_4_FUNC(0)
6952a690b6dSMarek Vasut | IPSR_0_FUNC(0));
6962a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR7, IPSR_28_FUNC(0)
6972a690b6dSMarek Vasut | IPSR_24_FUNC(0)
6982a690b6dSMarek Vasut | IPSR_20_FUNC(0)
6992a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7002a690b6dSMarek Vasut | IPSR_8_FUNC(6)
7012a690b6dSMarek Vasut | IPSR_4_FUNC(6)
7022a690b6dSMarek Vasut | IPSR_0_FUNC(6));
7032a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR8, IPSR_28_FUNC(1)
7042a690b6dSMarek Vasut | IPSR_24_FUNC(1)
7052a690b6dSMarek Vasut | IPSR_20_FUNC(1)
7062a690b6dSMarek Vasut | IPSR_16_FUNC(1)
7072a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7082a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7092a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7102a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7112a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR9, IPSR_28_FUNC(0)
7122a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7132a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7142a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7152a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7162a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7172a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7182a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7192a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR10, IPSR_28_FUNC(1)
7202a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7212a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7222a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7232a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7242a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7252a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7262a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7272a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR11, IPSR_28_FUNC(0)
7282a690b6dSMarek Vasut | IPSR_24_FUNC(4)
7292a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7302a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7312a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7322a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7332a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7342a690b6dSMarek Vasut | IPSR_0_FUNC(1));
7352a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR12, IPSR_28_FUNC(0)
7362a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7372a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7382a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7392a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7402a690b6dSMarek Vasut | IPSR_8_FUNC(4)
7412a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7422a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7432a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR13, IPSR_28_FUNC(8)
7442a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7452a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7462a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7472a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7482a690b6dSMarek Vasut | IPSR_8_FUNC(3)
7492a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7502a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7512a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR14, IPSR_28_FUNC(0)
7522a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7532a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7542a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7552a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7562a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7572a690b6dSMarek Vasut | IPSR_4_FUNC(3)
7582a690b6dSMarek Vasut | IPSR_0_FUNC(8));
7592a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR15, IPSR_28_FUNC(0)
7602a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7612a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7622a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7632a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7642a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7652a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7662a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7672a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR16, IPSR_28_FUNC(0)
7682a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7692a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7702a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7712a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7722a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7732a690b6dSMarek Vasut | IPSR_4_FUNC(0)
7742a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7752a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR17, IPSR_28_FUNC(0)
7762a690b6dSMarek Vasut | IPSR_24_FUNC(0)
7772a690b6dSMarek Vasut | IPSR_20_FUNC(0)
7782a690b6dSMarek Vasut | IPSR_16_FUNC(0)
7792a690b6dSMarek Vasut | IPSR_12_FUNC(0)
7802a690b6dSMarek Vasut | IPSR_8_FUNC(0)
7812a690b6dSMarek Vasut | IPSR_4_FUNC(1)
7822a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7832a690b6dSMarek Vasut pfc_reg_write(PFC_IPSR18, IPSR_4_FUNC(0)
7842a690b6dSMarek Vasut | IPSR_0_FUNC(0));
7852a690b6dSMarek Vasut
7862a690b6dSMarek Vasut /* initialize GPIO/perihperal function select */
7872a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR0, GPSR0_D15
7882a690b6dSMarek Vasut | GPSR0_D14
7892a690b6dSMarek Vasut | GPSR0_D13
7902a690b6dSMarek Vasut | GPSR0_D12
7912a690b6dSMarek Vasut | GPSR0_D11
7922a690b6dSMarek Vasut | GPSR0_D10
7932a690b6dSMarek Vasut | GPSR0_D9
7942a690b6dSMarek Vasut | GPSR0_D8);
7952a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR1, GPSR1_CLKOUT
7962a690b6dSMarek Vasut | GPSR1_EX_WAIT0_A
7972a690b6dSMarek Vasut | GPSR1_A19
7982a690b6dSMarek Vasut | GPSR1_A18
7992a690b6dSMarek Vasut | GPSR1_A17
8002a690b6dSMarek Vasut | GPSR1_A16
8012a690b6dSMarek Vasut | GPSR1_A15
8022a690b6dSMarek Vasut | GPSR1_A14
8032a690b6dSMarek Vasut | GPSR1_A13
8042a690b6dSMarek Vasut | GPSR1_A12
8052a690b6dSMarek Vasut | GPSR1_A7
8062a690b6dSMarek Vasut | GPSR1_A6
8072a690b6dSMarek Vasut | GPSR1_A5
8082a690b6dSMarek Vasut | GPSR1_A4
8092a690b6dSMarek Vasut | GPSR1_A3
8102a690b6dSMarek Vasut | GPSR1_A2
8112a690b6dSMarek Vasut | GPSR1_A1
8122a690b6dSMarek Vasut | GPSR1_A0);
8132a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR2, GPSR2_AVB_AVTP_CAPTURE_A
8142a690b6dSMarek Vasut | GPSR2_AVB_AVTP_MATCH_A
8152a690b6dSMarek Vasut | GPSR2_AVB_LINK
8162a690b6dSMarek Vasut | GPSR2_AVB_PHY_INT
8172a690b6dSMarek Vasut | GPSR2_AVB_MDC
8182a690b6dSMarek Vasut | GPSR2_PWM2_A
8192a690b6dSMarek Vasut | GPSR2_PWM1_A
8202a690b6dSMarek Vasut | GPSR2_IRQ5
8212a690b6dSMarek Vasut | GPSR2_IRQ4
8222a690b6dSMarek Vasut | GPSR2_IRQ3
8232a690b6dSMarek Vasut | GPSR2_IRQ2
8242a690b6dSMarek Vasut | GPSR2_IRQ1
8252a690b6dSMarek Vasut | GPSR2_IRQ0);
8262a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR3, GPSR3_SD0_WP
8272a690b6dSMarek Vasut | GPSR3_SD0_CD
8282a690b6dSMarek Vasut | GPSR3_SD1_DAT3
8292a690b6dSMarek Vasut | GPSR3_SD1_DAT2
8302a690b6dSMarek Vasut | GPSR3_SD1_DAT1
8312a690b6dSMarek Vasut | GPSR3_SD1_DAT0
8322a690b6dSMarek Vasut | GPSR3_SD0_DAT3
8332a690b6dSMarek Vasut | GPSR3_SD0_DAT2
8342a690b6dSMarek Vasut | GPSR3_SD0_DAT1
8352a690b6dSMarek Vasut | GPSR3_SD0_DAT0
8362a690b6dSMarek Vasut | GPSR3_SD0_CMD
8372a690b6dSMarek Vasut | GPSR3_SD0_CLK);
8382a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR4, GPSR4_SD3_DAT7
8392a690b6dSMarek Vasut | GPSR4_SD3_DAT6
8402a690b6dSMarek Vasut | GPSR4_SD3_DAT3
8412a690b6dSMarek Vasut | GPSR4_SD3_DAT2
8422a690b6dSMarek Vasut | GPSR4_SD3_DAT1
8432a690b6dSMarek Vasut | GPSR4_SD3_DAT0
8442a690b6dSMarek Vasut | GPSR4_SD3_CMD
8452a690b6dSMarek Vasut | GPSR4_SD3_CLK
8462a690b6dSMarek Vasut | GPSR4_SD2_DS
8472a690b6dSMarek Vasut | GPSR4_SD2_DAT3
8482a690b6dSMarek Vasut | GPSR4_SD2_DAT2
8492a690b6dSMarek Vasut | GPSR4_SD2_DAT1
8502a690b6dSMarek Vasut | GPSR4_SD2_DAT0
8512a690b6dSMarek Vasut | GPSR4_SD2_CMD
8522a690b6dSMarek Vasut | GPSR4_SD2_CLK);
8532a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR5, GPSR5_MSIOF0_SS2
8542a690b6dSMarek Vasut | GPSR5_MSIOF0_SS1
8552a690b6dSMarek Vasut | GPSR5_MSIOF0_SYNC
8562a690b6dSMarek Vasut | GPSR5_HRTS0
8572a690b6dSMarek Vasut | GPSR5_HCTS0
8582a690b6dSMarek Vasut | GPSR5_HTX0
8592a690b6dSMarek Vasut | GPSR5_HRX0
8602a690b6dSMarek Vasut | GPSR5_HSCK0
8612a690b6dSMarek Vasut | GPSR5_RX2_A
8622a690b6dSMarek Vasut | GPSR5_TX2_A
8632a690b6dSMarek Vasut | GPSR5_SCK2
864*c186ec51SToshiyuki Ogasahara | GPSR5_RTS1
8652a690b6dSMarek Vasut | GPSR5_CTS1
8662a690b6dSMarek Vasut | GPSR5_TX1_A
8672a690b6dSMarek Vasut | GPSR5_RX1_A
868*c186ec51SToshiyuki Ogasahara | GPSR5_RTS0
8692a690b6dSMarek Vasut | GPSR5_SCK0);
8702a690b6dSMarek Vasut pfc_reg_write(PFC_GPSR6, GPSR6_USB30_OVC
8712a690b6dSMarek Vasut | GPSR6_USB30_PWEN
8722a690b6dSMarek Vasut | GPSR6_USB1_OVC
8732a690b6dSMarek Vasut | GPSR6_USB1_PWEN
8742a690b6dSMarek Vasut | GPSR6_USB0_OVC
8752a690b6dSMarek Vasut | GPSR6_USB0_PWEN
8762a690b6dSMarek Vasut | GPSR6_AUDIO_CLKB_B
8772a690b6dSMarek Vasut | GPSR6_AUDIO_CLKA_A
8782a690b6dSMarek Vasut | GPSR6_SSI_SDATA8
8792a690b6dSMarek Vasut | GPSR6_SSI_SDATA7
8802a690b6dSMarek Vasut | GPSR6_SSI_WS78
8812a690b6dSMarek Vasut | GPSR6_SSI_SCK78
8822a690b6dSMarek Vasut | GPSR6_SSI_WS6
8832a690b6dSMarek Vasut | GPSR6_SSI_SCK6
8842a690b6dSMarek Vasut | GPSR6_SSI_SDATA4
8852a690b6dSMarek Vasut | GPSR6_SSI_WS4
8862a690b6dSMarek Vasut | GPSR6_SSI_SCK4
8872a690b6dSMarek Vasut | GPSR6_SSI_SDATA1_A
8882a690b6dSMarek Vasut | GPSR6_SSI_SDATA0
8892a690b6dSMarek Vasut | GPSR6_SSI_WS0129
8902a690b6dSMarek Vasut | GPSR6_SSI_SCK0129);
891*c186ec51SToshiyuki Ogasahara pfc_reg_write(PFC_GPSR7, GPSR7_AVS2
8922a690b6dSMarek Vasut | GPSR7_AVS1);
8932a690b6dSMarek Vasut
8942a690b6dSMarek Vasut /* initialize POC control register */
8952a690b6dSMarek Vasut pfc_reg_write(PFC_POCCTRL0, POC_SD3_DS_33V
8962a690b6dSMarek Vasut | POC_SD3_DAT7_33V
8972a690b6dSMarek Vasut | POC_SD3_DAT6_33V
8982a690b6dSMarek Vasut | POC_SD3_DAT5_33V
8992a690b6dSMarek Vasut | POC_SD3_DAT4_33V
9002a690b6dSMarek Vasut | POC_SD3_DAT3_33V
9012a690b6dSMarek Vasut | POC_SD3_DAT2_33V
9022a690b6dSMarek Vasut | POC_SD3_DAT1_33V
9032a690b6dSMarek Vasut | POC_SD3_DAT0_33V
9042a690b6dSMarek Vasut | POC_SD3_CMD_33V
9052a690b6dSMarek Vasut | POC_SD3_CLK_33V
9062a690b6dSMarek Vasut | POC_SD0_DAT3_33V
9072a690b6dSMarek Vasut | POC_SD0_DAT2_33V
9082a690b6dSMarek Vasut | POC_SD0_DAT1_33V
9092a690b6dSMarek Vasut | POC_SD0_DAT0_33V
9102a690b6dSMarek Vasut | POC_SD0_CMD_33V
9112a690b6dSMarek Vasut | POC_SD0_CLK_33V);
9122a690b6dSMarek Vasut
9132a690b6dSMarek Vasut /* initialize DRV control register */
9142a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL0);
9152a690b6dSMarek Vasut reg = ((reg & DRVCTRL0_MASK) | DRVCTRL0_QSPI0_SPCLK(3)
9162a690b6dSMarek Vasut | DRVCTRL0_QSPI0_MOSI_IO0(3)
9172a690b6dSMarek Vasut | DRVCTRL0_QSPI0_MISO_IO1(3)
9182a690b6dSMarek Vasut | DRVCTRL0_QSPI0_IO2(3)
9192a690b6dSMarek Vasut | DRVCTRL0_QSPI0_IO3(3)
9202a690b6dSMarek Vasut | DRVCTRL0_QSPI0_SSL(3)
9212a690b6dSMarek Vasut | DRVCTRL0_QSPI1_SPCLK(3)
9222a690b6dSMarek Vasut | DRVCTRL0_QSPI1_MOSI_IO0(3));
9232a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL0, reg);
9242a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL1);
9252a690b6dSMarek Vasut reg = ((reg & DRVCTRL1_MASK) | DRVCTRL1_QSPI1_MISO_IO1(3)
9262a690b6dSMarek Vasut | DRVCTRL1_QSPI1_IO2(3)
9272a690b6dSMarek Vasut | DRVCTRL1_QSPI1_IO3(3)
9282a690b6dSMarek Vasut | DRVCTRL1_QSPI1_SS(3)
9292a690b6dSMarek Vasut | DRVCTRL1_RPC_INT(3)
9302a690b6dSMarek Vasut | DRVCTRL1_RPC_WP(3)
9312a690b6dSMarek Vasut | DRVCTRL1_RPC_RESET(3)
9322a690b6dSMarek Vasut | DRVCTRL1_AVB_RX_CTL(7));
9332a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL1, reg);
9342a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL2);
9352a690b6dSMarek Vasut reg = ((reg & DRVCTRL2_MASK) | DRVCTRL2_AVB_RXC(7)
9362a690b6dSMarek Vasut | DRVCTRL2_AVB_RD0(7)
9372a690b6dSMarek Vasut | DRVCTRL2_AVB_RD1(7)
9382a690b6dSMarek Vasut | DRVCTRL2_AVB_RD2(7)
9392a690b6dSMarek Vasut | DRVCTRL2_AVB_RD3(7)
9402a690b6dSMarek Vasut | DRVCTRL2_AVB_TX_CTL(3)
9412a690b6dSMarek Vasut | DRVCTRL2_AVB_TXC(3)
9422a690b6dSMarek Vasut | DRVCTRL2_AVB_TD0(3));
9432a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL2, reg);
9442a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL3);
9452a690b6dSMarek Vasut reg = ((reg & DRVCTRL3_MASK) | DRVCTRL3_AVB_TD1(3)
9462a690b6dSMarek Vasut | DRVCTRL3_AVB_TD2(3)
9472a690b6dSMarek Vasut | DRVCTRL3_AVB_TD3(3)
9482a690b6dSMarek Vasut | DRVCTRL3_AVB_TXCREFCLK(7)
9492a690b6dSMarek Vasut | DRVCTRL3_AVB_MDIO(7)
9502a690b6dSMarek Vasut | DRVCTRL3_AVB_MDC(7)
9512a690b6dSMarek Vasut | DRVCTRL3_AVB_MAGIC(7)
9522a690b6dSMarek Vasut | DRVCTRL3_AVB_PHY_INT(7));
9532a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL3, reg);
9542a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL4);
9552a690b6dSMarek Vasut reg = ((reg & DRVCTRL4_MASK) | DRVCTRL4_AVB_LINK(7)
9562a690b6dSMarek Vasut | DRVCTRL4_AVB_AVTP_MATCH(7)
9572a690b6dSMarek Vasut | DRVCTRL4_AVB_AVTP_CAPTURE(7)
9582a690b6dSMarek Vasut | DRVCTRL4_IRQ0(7)
9592a690b6dSMarek Vasut | DRVCTRL4_IRQ1(7)
9602a690b6dSMarek Vasut | DRVCTRL4_IRQ2(7)
9612a690b6dSMarek Vasut | DRVCTRL4_IRQ3(7)
9622a690b6dSMarek Vasut | DRVCTRL4_IRQ4(7));
9632a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL4, reg);
9642a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL5);
9652a690b6dSMarek Vasut reg = ((reg & DRVCTRL5_MASK) | DRVCTRL5_IRQ5(7)
9662a690b6dSMarek Vasut | DRVCTRL5_PWM0(7)
9672a690b6dSMarek Vasut | DRVCTRL5_PWM1(7)
9682a690b6dSMarek Vasut | DRVCTRL5_PWM2(7)
9692a690b6dSMarek Vasut | DRVCTRL5_A0(3)
9702a690b6dSMarek Vasut | DRVCTRL5_A1(3)
9712a690b6dSMarek Vasut | DRVCTRL5_A2(3)
9722a690b6dSMarek Vasut | DRVCTRL5_A3(3));
9732a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL5, reg);
9742a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL6);
9752a690b6dSMarek Vasut reg = ((reg & DRVCTRL6_MASK) | DRVCTRL6_A4(3)
9762a690b6dSMarek Vasut | DRVCTRL6_A5(3)
9772a690b6dSMarek Vasut | DRVCTRL6_A6(3)
9782a690b6dSMarek Vasut | DRVCTRL6_A7(3)
9792a690b6dSMarek Vasut | DRVCTRL6_A8(7)
9802a690b6dSMarek Vasut | DRVCTRL6_A9(7)
9812a690b6dSMarek Vasut | DRVCTRL6_A10(7)
9822a690b6dSMarek Vasut | DRVCTRL6_A11(7));
9832a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL6, reg);
9842a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL7);
9852a690b6dSMarek Vasut reg = ((reg & DRVCTRL7_MASK) | DRVCTRL7_A12(3)
9862a690b6dSMarek Vasut | DRVCTRL7_A13(3)
9872a690b6dSMarek Vasut | DRVCTRL7_A14(3)
9882a690b6dSMarek Vasut | DRVCTRL7_A15(3)
9892a690b6dSMarek Vasut | DRVCTRL7_A16(3)
9902a690b6dSMarek Vasut | DRVCTRL7_A17(3)
9912a690b6dSMarek Vasut | DRVCTRL7_A18(3)
9922a690b6dSMarek Vasut | DRVCTRL7_A19(3));
9932a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL7, reg);
9942a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL8);
9952a690b6dSMarek Vasut reg = ((reg & DRVCTRL8_MASK) | DRVCTRL8_CLKOUT(7)
9962a690b6dSMarek Vasut | DRVCTRL8_CS0(7)
9972a690b6dSMarek Vasut | DRVCTRL8_CS1_A2(7)
9982a690b6dSMarek Vasut | DRVCTRL8_BS(7)
9992a690b6dSMarek Vasut | DRVCTRL8_RD(7)
10002a690b6dSMarek Vasut | DRVCTRL8_RD_W(7)
10012a690b6dSMarek Vasut | DRVCTRL8_WE0(7)
10022a690b6dSMarek Vasut | DRVCTRL8_WE1(7));
10032a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL8, reg);
10042a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL9);
10052a690b6dSMarek Vasut reg = ((reg & DRVCTRL9_MASK) | DRVCTRL9_EX_WAIT0(7)
10062a690b6dSMarek Vasut | DRVCTRL9_PRESETOU(7)
10072a690b6dSMarek Vasut | DRVCTRL9_D0(7)
10082a690b6dSMarek Vasut | DRVCTRL9_D1(7)
10092a690b6dSMarek Vasut | DRVCTRL9_D2(7)
10102a690b6dSMarek Vasut | DRVCTRL9_D3(7)
10112a690b6dSMarek Vasut | DRVCTRL9_D4(7)
10122a690b6dSMarek Vasut | DRVCTRL9_D5(7));
10132a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL9, reg);
10142a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL10);
10152a690b6dSMarek Vasut reg = ((reg & DRVCTRL10_MASK) | DRVCTRL10_D6(7)
10162a690b6dSMarek Vasut | DRVCTRL10_D7(7)
10172a690b6dSMarek Vasut | DRVCTRL10_D8(3)
10182a690b6dSMarek Vasut | DRVCTRL10_D9(3)
10192a690b6dSMarek Vasut | DRVCTRL10_D10(3)
10202a690b6dSMarek Vasut | DRVCTRL10_D11(3)
10212a690b6dSMarek Vasut | DRVCTRL10_D12(3)
10222a690b6dSMarek Vasut | DRVCTRL10_D13(3));
10232a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL10, reg);
10242a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL11);
10252a690b6dSMarek Vasut reg = ((reg & DRVCTRL11_MASK) | DRVCTRL11_D14(3)
10262a690b6dSMarek Vasut | DRVCTRL11_D15(3)
10272a690b6dSMarek Vasut | DRVCTRL11_AVS1(7)
10282a690b6dSMarek Vasut | DRVCTRL11_AVS2(7)
1029*c186ec51SToshiyuki Ogasahara | DRVCTRL11_GP7_02(7)
1030*c186ec51SToshiyuki Ogasahara | DRVCTRL11_GP7_03(7)
10312a690b6dSMarek Vasut | DRVCTRL11_DU_DOTCLKIN0(3)
10322a690b6dSMarek Vasut | DRVCTRL11_DU_DOTCLKIN1(3));
10332a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL11, reg);
10342a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL12);
10352a690b6dSMarek Vasut reg = ((reg & DRVCTRL12_MASK) | DRVCTRL12_DU_DOTCLKIN2(3)
10362a690b6dSMarek Vasut | DRVCTRL12_DU_DOTCLKIN3(3)
10372a690b6dSMarek Vasut | DRVCTRL12_DU_FSCLKST(3)
10382a690b6dSMarek Vasut | DRVCTRL12_DU_TMS(3));
10392a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL12, reg);
10402a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL13);
10412a690b6dSMarek Vasut reg = ((reg & DRVCTRL13_MASK) | DRVCTRL13_TDO(3)
10422a690b6dSMarek Vasut | DRVCTRL13_ASEBRK(3)
10432a690b6dSMarek Vasut | DRVCTRL13_SD0_CLK(7)
10442a690b6dSMarek Vasut | DRVCTRL13_SD0_CMD(7)
10452a690b6dSMarek Vasut | DRVCTRL13_SD0_DAT0(7)
10462a690b6dSMarek Vasut | DRVCTRL13_SD0_DAT1(7)
10472a690b6dSMarek Vasut | DRVCTRL13_SD0_DAT2(7)
10482a690b6dSMarek Vasut | DRVCTRL13_SD0_DAT3(7));
10492a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL13, reg);
10502a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL14);
10512a690b6dSMarek Vasut reg = ((reg & DRVCTRL14_MASK) | DRVCTRL14_SD1_CLK(7)
10522a690b6dSMarek Vasut | DRVCTRL14_SD1_CMD(7)
10532a690b6dSMarek Vasut | DRVCTRL14_SD1_DAT0(5)
10542a690b6dSMarek Vasut | DRVCTRL14_SD1_DAT1(5)
10552a690b6dSMarek Vasut | DRVCTRL14_SD1_DAT2(5)
10562a690b6dSMarek Vasut | DRVCTRL14_SD1_DAT3(5)
10572a690b6dSMarek Vasut | DRVCTRL14_SD2_CLK(5)
10582a690b6dSMarek Vasut | DRVCTRL14_SD2_CMD(5));
10592a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL14, reg);
10602a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL15);
10612a690b6dSMarek Vasut reg = ((reg & DRVCTRL15_MASK) | DRVCTRL15_SD2_DAT0(5)
10622a690b6dSMarek Vasut | DRVCTRL15_SD2_DAT1(5)
10632a690b6dSMarek Vasut | DRVCTRL15_SD2_DAT2(5)
10642a690b6dSMarek Vasut | DRVCTRL15_SD2_DAT3(5)
10652a690b6dSMarek Vasut | DRVCTRL15_SD2_DS(5)
10662a690b6dSMarek Vasut | DRVCTRL15_SD3_CLK(7)
10672a690b6dSMarek Vasut | DRVCTRL15_SD3_CMD(7)
10682a690b6dSMarek Vasut | DRVCTRL15_SD3_DAT0(7));
10692a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL15, reg);
10702a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL16);
10712a690b6dSMarek Vasut reg = ((reg & DRVCTRL16_MASK) | DRVCTRL16_SD3_DAT1(7)
10722a690b6dSMarek Vasut | DRVCTRL16_SD3_DAT2(7)
10732a690b6dSMarek Vasut | DRVCTRL16_SD3_DAT3(7)
10742a690b6dSMarek Vasut | DRVCTRL16_SD3_DAT4(7)
10752a690b6dSMarek Vasut | DRVCTRL16_SD3_DAT5(7)
10762a690b6dSMarek Vasut | DRVCTRL16_SD3_DAT6(7)
10772a690b6dSMarek Vasut | DRVCTRL16_SD3_DAT7(7)
10782a690b6dSMarek Vasut | DRVCTRL16_SD3_DS(7));
10792a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL16, reg);
10802a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL17);
10812a690b6dSMarek Vasut reg = ((reg & DRVCTRL17_MASK) | DRVCTRL17_SD0_CD(7)
10822a690b6dSMarek Vasut | DRVCTRL17_SD0_WP(7)
10832a690b6dSMarek Vasut | DRVCTRL17_SD1_CD(7)
10842a690b6dSMarek Vasut | DRVCTRL17_SD1_WP(7)
10852a690b6dSMarek Vasut | DRVCTRL17_SCK0(7)
10862a690b6dSMarek Vasut | DRVCTRL17_RX0(7)
10872a690b6dSMarek Vasut | DRVCTRL17_TX0(7)
10882a690b6dSMarek Vasut | DRVCTRL17_CTS0(7));
10892a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL17, reg);
10902a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL18);
10912a690b6dSMarek Vasut reg = ((reg & DRVCTRL18_MASK) | DRVCTRL18_RTS0_TANS(7)
10922a690b6dSMarek Vasut | DRVCTRL18_RX1(7)
10932a690b6dSMarek Vasut | DRVCTRL18_TX1(7)
10942a690b6dSMarek Vasut | DRVCTRL18_CTS1(7)
10952a690b6dSMarek Vasut | DRVCTRL18_RTS1_TANS(7)
10962a690b6dSMarek Vasut | DRVCTRL18_SCK2(7)
10972a690b6dSMarek Vasut | DRVCTRL18_TX2(7)
10982a690b6dSMarek Vasut | DRVCTRL18_RX2(7));
10992a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL18, reg);
11002a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL19);
11012a690b6dSMarek Vasut reg = ((reg & DRVCTRL19_MASK) | DRVCTRL19_HSCK0(7)
11022a690b6dSMarek Vasut | DRVCTRL19_HRX0(7)
11032a690b6dSMarek Vasut | DRVCTRL19_HTX0(7)
11042a690b6dSMarek Vasut | DRVCTRL19_HCTS0(7)
11052a690b6dSMarek Vasut | DRVCTRL19_HRTS0(7)
11062a690b6dSMarek Vasut | DRVCTRL19_MSIOF0_SCK(7)
11072a690b6dSMarek Vasut | DRVCTRL19_MSIOF0_SYNC(7)
11082a690b6dSMarek Vasut | DRVCTRL19_MSIOF0_SS1(7));
11092a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL19, reg);
11102a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL20);
11112a690b6dSMarek Vasut reg = ((reg & DRVCTRL20_MASK) | DRVCTRL20_MSIOF0_TXD(7)
11122a690b6dSMarek Vasut | DRVCTRL20_MSIOF0_SS2(7)
11132a690b6dSMarek Vasut | DRVCTRL20_MSIOF0_RXD(7)
11142a690b6dSMarek Vasut | DRVCTRL20_MLB_CLK(7)
11152a690b6dSMarek Vasut | DRVCTRL20_MLB_SIG(7)
11162a690b6dSMarek Vasut | DRVCTRL20_MLB_DAT(7)
11172a690b6dSMarek Vasut | DRVCTRL20_MLB_REF(7)
11182a690b6dSMarek Vasut | DRVCTRL20_SSI_SCK0129(7));
11192a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL20, reg);
11202a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL21);
11212a690b6dSMarek Vasut reg = ((reg & DRVCTRL21_MASK) | DRVCTRL21_SSI_WS0129(7)
11222a690b6dSMarek Vasut | DRVCTRL21_SSI_SDATA0(7)
11232a690b6dSMarek Vasut | DRVCTRL21_SSI_SDATA1(7)
11242a690b6dSMarek Vasut | DRVCTRL21_SSI_SDATA2(7)
11252a690b6dSMarek Vasut | DRVCTRL21_SSI_SCK34(7)
11262a690b6dSMarek Vasut | DRVCTRL21_SSI_WS34(7)
11272a690b6dSMarek Vasut | DRVCTRL21_SSI_SDATA3(7)
11282a690b6dSMarek Vasut | DRVCTRL21_SSI_SCK4(7));
11292a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL21, reg);
11302a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL22);
11312a690b6dSMarek Vasut reg = ((reg & DRVCTRL22_MASK) | DRVCTRL22_SSI_WS4(7)
11322a690b6dSMarek Vasut | DRVCTRL22_SSI_SDATA4(7)
11332a690b6dSMarek Vasut | DRVCTRL22_SSI_SCK5(7)
11342a690b6dSMarek Vasut | DRVCTRL22_SSI_WS5(7)
11352a690b6dSMarek Vasut | DRVCTRL22_SSI_SDATA5(7)
11362a690b6dSMarek Vasut | DRVCTRL22_SSI_SCK6(7)
11372a690b6dSMarek Vasut | DRVCTRL22_SSI_WS6(7)
11382a690b6dSMarek Vasut | DRVCTRL22_SSI_SDATA6(7));
11392a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL22, reg);
11402a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL23);
11412a690b6dSMarek Vasut reg = ((reg & DRVCTRL23_MASK) | DRVCTRL23_SSI_SCK78(7)
11422a690b6dSMarek Vasut | DRVCTRL23_SSI_WS78(7)
11432a690b6dSMarek Vasut | DRVCTRL23_SSI_SDATA7(7)
11442a690b6dSMarek Vasut | DRVCTRL23_SSI_SDATA8(7)
11452a690b6dSMarek Vasut | DRVCTRL23_SSI_SDATA9(7)
11462a690b6dSMarek Vasut | DRVCTRL23_AUDIO_CLKA(7)
11472a690b6dSMarek Vasut | DRVCTRL23_AUDIO_CLKB(7)
11482a690b6dSMarek Vasut | DRVCTRL23_USB0_PWEN(7));
11492a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL23, reg);
11502a690b6dSMarek Vasut reg = mmio_read_32(PFC_DRVCTRL24);
11512a690b6dSMarek Vasut reg = ((reg & DRVCTRL24_MASK) | DRVCTRL24_USB0_OVC(7)
11522a690b6dSMarek Vasut | DRVCTRL24_USB1_PWEN(7)
11532a690b6dSMarek Vasut | DRVCTRL24_USB1_OVC(7)
11542a690b6dSMarek Vasut | DRVCTRL24_USB30_PWEN(7)
11552a690b6dSMarek Vasut | DRVCTRL24_USB30_OVC(7)
11562a690b6dSMarek Vasut | DRVCTRL24_USB31_PWEN(7)
11572a690b6dSMarek Vasut | DRVCTRL24_USB31_OVC(7));
11582a690b6dSMarek Vasut pfc_reg_write(PFC_DRVCTRL24, reg);
11592a690b6dSMarek Vasut
11602a690b6dSMarek Vasut /* initialize LSI pin pull-up/down control */
11612a690b6dSMarek Vasut pfc_reg_write(PFC_PUD0, 0x00005FBFU);
11622a690b6dSMarek Vasut pfc_reg_write(PFC_PUD1, 0x00300FFEU);
11632a690b6dSMarek Vasut pfc_reg_write(PFC_PUD2, 0x330001E6U);
11642a690b6dSMarek Vasut pfc_reg_write(PFC_PUD3, 0x000002E0U);
11652a690b6dSMarek Vasut pfc_reg_write(PFC_PUD4, 0xFFFFFF00U);
11662a690b6dSMarek Vasut pfc_reg_write(PFC_PUD5, 0x7F5FFF87U);
11672a690b6dSMarek Vasut pfc_reg_write(PFC_PUD6, 0x00000055U);
11682a690b6dSMarek Vasut
11692a690b6dSMarek Vasut /* initialize LSI pin pull-enable register */
11702a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN0, 0x00000FFFU);
11712a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN1, 0x00100234U);
11722a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN2, 0x000004C4U);
11732a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN3, 0x00000200U);
11742a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN4, 0x3E000000U);
11752a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN5, 0x1F000805U);
11762a690b6dSMarek Vasut pfc_reg_write(PFC_PUEN6, 0x00000006U);
11772a690b6dSMarek Vasut
11782a690b6dSMarek Vasut /* initialize positive/negative logic select */
11792a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG0, 0x00000000U);
11802a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG1, 0x00000000U);
11812a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG2, 0x00000000U);
11822a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG3, 0x00000000U);
11832a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG4, 0x00000000U);
11842a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG5, 0x00000000U);
11852a690b6dSMarek Vasut mmio_write_32(GPIO_POSNEG6, 0x00000000U);
1186*c186ec51SToshiyuki Ogasahara mmio_write_32(GPIO_POSNEG7, 0x00000000U);
11872a690b6dSMarek Vasut
11882a690b6dSMarek Vasut /* initialize general IO/interrupt switching */
11892a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL0, 0x00000000U);
11902a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL1, 0x00000000U);
11912a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL2, 0x00000000U);
11922a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL3, 0x00000000U);
11932a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL4, 0x00000000U);
11942a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL5, 0x00000000U);
11952a690b6dSMarek Vasut mmio_write_32(GPIO_IOINTSEL6, 0x00000000U);
1196*c186ec51SToshiyuki Ogasahara mmio_write_32(GPIO_IOINTSEL7, 0x00000000U);
11972a690b6dSMarek Vasut
11982a690b6dSMarek Vasut /* initialize general output register */
11992a690b6dSMarek Vasut mmio_write_32(GPIO_OUTDT1, 0x00000000U);
12002a690b6dSMarek Vasut mmio_write_32(GPIO_OUTDT2, 0x00000400U);
12012a690b6dSMarek Vasut mmio_write_32(GPIO_OUTDT3, 0x0000C000U);
12022a690b6dSMarek Vasut mmio_write_32(GPIO_OUTDT5, 0x00000006U);
12032a690b6dSMarek Vasut mmio_write_32(GPIO_OUTDT6, 0x00003880U);
12042a690b6dSMarek Vasut
12052a690b6dSMarek Vasut /* initialize general input/output switching */
12062a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL0, 0x00000000U);
12072a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL1, 0x01000A00U);
12082a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL2, 0x00000400U);
12092a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL3, 0x0000C000U);
12102a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL4, 0x00000000U);
12112a690b6dSMarek Vasut #if (RCAR_GEN3_ULCB == 1)
12122a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL5, 0x0000000EU);
12132a690b6dSMarek Vasut #else
12142a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL5, 0x0000020EU);
12152a690b6dSMarek Vasut #endif
12162a690b6dSMarek Vasut mmio_write_32(GPIO_INOUTSEL6, 0x00013880U);
1217*c186ec51SToshiyuki Ogasahara mmio_write_32(GPIO_INOUTSEL7, 0x00000000U);
12182a690b6dSMarek Vasut }
1219