xref: /rk3399_ARM-atf/drivers/renesas/common/pwrc/pwrc.c (revision c40739a68f557c2267749999f876af6e5f5ff66f)
1*c40739a6SBiju Das /*
2*c40739a6SBiju Das  * Copyright (c) 2015-2020, Renesas Electronics Corporation. All rights reserved.
3*c40739a6SBiju Das  *
4*c40739a6SBiju Das  * SPDX-License-Identifier: BSD-3-Clause
5*c40739a6SBiju Das  */
6*c40739a6SBiju Das 
7*c40739a6SBiju Das #include <assert.h>
8*c40739a6SBiju Das #include <string.h>
9*c40739a6SBiju Das 
10*c40739a6SBiju Das #include <arch.h>
11*c40739a6SBiju Das #include <arch_helpers.h>
12*c40739a6SBiju Das #include <common/debug.h>
13*c40739a6SBiju Das #include <lib/bakery_lock.h>
14*c40739a6SBiju Das #include <lib/mmio.h>
15*c40739a6SBiju Das #include <lib/xlat_tables/xlat_tables_v2.h>
16*c40739a6SBiju Das #include <plat/common/platform.h>
17*c40739a6SBiju Das 
18*c40739a6SBiju Das #include "iic_dvfs.h"
19*c40739a6SBiju Das #include "micro_delay.h"
20*c40739a6SBiju Das #include "pwrc.h"
21*c40739a6SBiju Das #include "rcar_def.h"
22*c40739a6SBiju Das #include "rcar_private.h"
23*c40739a6SBiju Das 
24*c40739a6SBiju Das /*
25*c40739a6SBiju Das  * Someday there will be a generic power controller api. At the moment each
26*c40739a6SBiju Das  * platform has its own pwrc so just exporting functions should be acceptable.
27*c40739a6SBiju Das  */
28*c40739a6SBiju Das RCAR_INSTANTIATE_LOCK
29*c40739a6SBiju Das 
30*c40739a6SBiju Das #define WUP_IRQ_SHIFT				(0U)
31*c40739a6SBiju Das #define WUP_FIQ_SHIFT				(8U)
32*c40739a6SBiju Das #define WUP_CSD_SHIFT				(16U)
33*c40739a6SBiju Das #define BIT_SOFTRESET				(1U << 15)
34*c40739a6SBiju Das #define BIT_CA53_SCU				(1U << 21)
35*c40739a6SBiju Das #define BIT_CA57_SCU				(1U << 12)
36*c40739a6SBiju Das #define REQ_RESUME				(1U << 1)
37*c40739a6SBiju Das #define REQ_OFF					(1U << 0)
38*c40739a6SBiju Das #define STATUS_PWRUP				(1U << 4)
39*c40739a6SBiju Das #define STATUS_PWRDOWN				(1U << 0)
40*c40739a6SBiju Das #define STATE_CA57_CPU				(27U)
41*c40739a6SBiju Das #define STATE_CA53_CPU				(22U)
42*c40739a6SBiju Das #define MODE_L2_DOWN				(0x00000002U)
43*c40739a6SBiju Das #define CPU_PWR_OFF				(0x00000003U)
44*c40739a6SBiju Das #define RCAR_PSTR_MASK				(0x00000003U)
45*c40739a6SBiju Das #define ST_ALL_STANDBY				(0x00003333U)
46*c40739a6SBiju Das /* Suspend to ram	*/
47*c40739a6SBiju Das #define DBSC4_REG_BASE				(0xE6790000U)
48*c40739a6SBiju Das #define DBSC4_REG_DBSYSCNT0			(DBSC4_REG_BASE + 0x0100U)
49*c40739a6SBiju Das #define DBSC4_REG_DBACEN			(DBSC4_REG_BASE + 0x0200U)
50*c40739a6SBiju Das #define DBSC4_REG_DBCMD				(DBSC4_REG_BASE + 0x0208U)
51*c40739a6SBiju Das #define DBSC4_REG_DBRFEN			(DBSC4_REG_BASE + 0x0204U)
52*c40739a6SBiju Das #define DBSC4_REG_DBWAIT			(DBSC4_REG_BASE + 0x0210U)
53*c40739a6SBiju Das #define DBSC4_REG_DBCALCNF			(DBSC4_REG_BASE + 0x0424U)
54*c40739a6SBiju Das #define DBSC4_REG_DBDFIPMSTRCNF			(DBSC4_REG_BASE + 0x0520U)
55*c40739a6SBiju Das #define DBSC4_REG_DBPDLK0			(DBSC4_REG_BASE + 0x0620U)
56*c40739a6SBiju Das #define DBSC4_REG_DBPDRGA0			(DBSC4_REG_BASE + 0x0624U)
57*c40739a6SBiju Das #define DBSC4_REG_DBPDRGD0			(DBSC4_REG_BASE + 0x0628U)
58*c40739a6SBiju Das #define DBSC4_REG_DBCAM0CTRL0			(DBSC4_REG_BASE + 0x0940U)
59*c40739a6SBiju Das #define DBSC4_REG_DBCAM0STAT0			(DBSC4_REG_BASE + 0x0980U)
60*c40739a6SBiju Das #define DBSC4_REG_DBCAM1STAT0			(DBSC4_REG_BASE + 0x0990U)
61*c40739a6SBiju Das #define DBSC4_REG_DBCAM2STAT0			(DBSC4_REG_BASE + 0x09A0U)
62*c40739a6SBiju Das #define DBSC4_REG_DBCAM3STAT0			(DBSC4_REG_BASE + 0x09B0U)
63*c40739a6SBiju Das #define DBSC4_BIT_DBACEN_ACCEN			((uint32_t)(1U << 0))
64*c40739a6SBiju Das #define DBSC4_BIT_DBRFEN_ARFEN			((uint32_t)(1U << 0))
65*c40739a6SBiju Das #define DBSC4_BIT_DBCAMxSTAT0			(0x00000001U)
66*c40739a6SBiju Das #define DBSC4_BIT_DBDFIPMSTRCNF_PMSTREN		(0x00000001U)
67*c40739a6SBiju Das #define DBSC4_SET_DBCMD_OPC_PRE			(0x04000000U)
68*c40739a6SBiju Das #define DBSC4_SET_DBCMD_OPC_SR			(0x0A000000U)
69*c40739a6SBiju Das #define DBSC4_SET_DBCMD_OPC_PD			(0x08000000U)
70*c40739a6SBiju Das #define DBSC4_SET_DBCMD_OPC_MRW			(0x0E000000U)
71*c40739a6SBiju Das #define DBSC4_SET_DBCMD_CH_ALL			(0x00800000U)
72*c40739a6SBiju Das #define DBSC4_SET_DBCMD_RANK_ALL		(0x00040000U)
73*c40739a6SBiju Das #define DBSC4_SET_DBCMD_ARG_ALL			(0x00000010U)
74*c40739a6SBiju Das #define DBSC4_SET_DBCMD_ARG_ENTER		(0x00000000U)
75*c40739a6SBiju Das #define DBSC4_SET_DBCMD_ARG_MRW_ODTC		(0x00000B00U)
76*c40739a6SBiju Das #define DBSC4_SET_DBSYSCNT0_WRITE_ENABLE	(0x00001234U)
77*c40739a6SBiju Das #define DBSC4_SET_DBSYSCNT0_WRITE_DISABLE	(0x00000000U)
78*c40739a6SBiju Das #define DBSC4_SET_DBPDLK0_PHY_ACCESS		(0x0000A55AU)
79*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_ACIOCR0		(0x0000001AU)
80*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_ACIOCR0		(0x33C03C11U)
81*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DXCCR		(0x00000020U)
82*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DXCCR		(0x00181006U)
83*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_PGCR1		(0x00000003U)
84*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_PGCR1		(0x0380C600U)
85*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_ACIOCR1		(0x0000001BU)
86*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_ACIOCR1		(0xAAAAAAAAU)
87*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_ACIOCR3		(0x0000001DU)
88*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_ACIOCR3		(0xAAAAAAAAU)
89*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_ACIOCR5		(0x0000001FU)
90*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_ACIOCR5		(0x000000AAU)
91*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX0GCR2		(0x000000A2U)
92*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX0GCR2		(0xAAAA0000U)
93*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX1GCR2		(0x000000C2U)
94*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX1GCR2		(0xAAAA0000U)
95*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX2GCR2		(0x000000E2U)
96*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX2GCR2		(0xAAAA0000U)
97*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX3GCR2		(0x00000102U)
98*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX3GCR2		(0xAAAA0000U)
99*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_ZQCR			(0x00000090U)
100*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_ZQCR_MD19_0		(0x04058904U)
101*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_ZQCR_MD19_1		(0x04058A04U)
102*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX0GCR0		(0x000000A0U)
103*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX0GCR0		(0x7C0002E5U)
104*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX1GCR0		(0x000000C0U)
105*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX1GCR0		(0x7C0002E5U)
106*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX2GCR0		(0x000000E0U)
107*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX2GCR0		(0x7C0002E5U)
108*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX3GCR0		(0x00000100U)
109*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX3GCR0		(0x7C0002E5U)
110*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX0GCR1		(0x000000A1U)
111*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX0GCR1		(0x55550000U)
112*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX1GCR1		(0x000000C1U)
113*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX1GCR1		(0x55550000U)
114*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX2GCR1		(0x000000E1U)
115*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX2GCR1		(0x55550000U)
116*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX3GCR1		(0x00000101U)
117*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX3GCR1		(0x55550000U)
118*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX0GCR3		(0x000000A3U)
119*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX0GCR3		(0x00008484U)
120*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX1GCR3		(0x000000C3U)
121*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX1GCR3		(0x00008484U)
122*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX2GCR3		(0x000000E3U)
123*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX2GCR3		(0x00008484U)
124*c40739a6SBiju Das #define DBSC4_SET_DBPDRGA0_DX3GCR3		(0x00000103U)
125*c40739a6SBiju Das #define DBSC4_SET_DBPDRGD0_DX3GCR3		(0x00008484U)
126*c40739a6SBiju Das #define RST_BASE				(0xE6160000U)
127*c40739a6SBiju Das #define RST_MODEMR				(RST_BASE + 0x0060U)
128*c40739a6SBiju Das #define RST_MODEMR_BIT0				(0x00000001U)
129*c40739a6SBiju Das 
130*c40739a6SBiju Das #define RCAR_CNTCR_OFF				(0x00U)
131*c40739a6SBiju Das #define RCAR_CNTCVL_OFF				(0x08U)
132*c40739a6SBiju Das #define RCAR_CNTCVU_OFF				(0x0CU)
133*c40739a6SBiju Das #define RCAR_CNTFID_OFF				(0x20U)
134*c40739a6SBiju Das 
135*c40739a6SBiju Das #define RCAR_CNTCR_EN				((uint32_t)1U << 0U)
136*c40739a6SBiju Das #define RCAR_CNTCR_FCREQ(x)			((uint32_t)(x) << 8U)
137*c40739a6SBiju Das 
138*c40739a6SBiju Das #if PMIC_ROHM_BD9571
139*c40739a6SBiju Das #define BIT_BKUP_CTRL_OUT			((uint8_t)(1U << 4))
140*c40739a6SBiju Das #define PMIC_BKUP_MODE_CNT			(0x20U)
141*c40739a6SBiju Das #define PMIC_QLLM_CNT				(0x27U)
142*c40739a6SBiju Das #define PMIC_RETRY_MAX				(100U)
143*c40739a6SBiju Das #endif /* PMIC_ROHM_BD9571 */
144*c40739a6SBiju Das #define SCTLR_EL3_M_BIT				((uint32_t)1U << 0)
145*c40739a6SBiju Das #define RCAR_CA53CPU_NUM_MAX			(4U)
146*c40739a6SBiju Das #define RCAR_CA57CPU_NUM_MAX			(4U)
147*c40739a6SBiju Das #define IS_A53A57(c)	((c) == RCAR_CLUSTER_A53A57)
148*c40739a6SBiju Das #define IS_CA57(c)	((c) == RCAR_CLUSTER_CA57)
149*c40739a6SBiju Das #define IS_CA53(c)	((c) == RCAR_CLUSTER_CA53)
150*c40739a6SBiju Das 
151*c40739a6SBiju Das #ifndef __ASSEMBLER__
152*c40739a6SBiju Das IMPORT_SYM(unsigned long, __system_ram_start__, SYSTEM_RAM_START);
153*c40739a6SBiju Das IMPORT_SYM(unsigned long, __system_ram_end__, SYSTEM_RAM_END);
154*c40739a6SBiju Das IMPORT_SYM(unsigned long, __SRAM_COPY_START__, SRAM_COPY_START);
155*c40739a6SBiju Das #endif
156*c40739a6SBiju Das 
157*c40739a6SBiju Das uint32_t rcar_pwrc_status(uint64_t mpidr)
158*c40739a6SBiju Das {
159*c40739a6SBiju Das 	uint32_t ret = 0;
160*c40739a6SBiju Das 	uint64_t cm, cpu;
161*c40739a6SBiju Das 	uint32_t reg;
162*c40739a6SBiju Das 	uint32_t c;
163*c40739a6SBiju Das 
164*c40739a6SBiju Das 	rcar_lock_get();
165*c40739a6SBiju Das 
166*c40739a6SBiju Das 	c = rcar_pwrc_get_cluster();
167*c40739a6SBiju Das 	cm = mpidr & MPIDR_CLUSTER_MASK;
168*c40739a6SBiju Das 
169*c40739a6SBiju Das 	if (!IS_A53A57(c) && cm != 0) {
170*c40739a6SBiju Das 		ret = RCAR_INVALID;
171*c40739a6SBiju Das 		goto done;
172*c40739a6SBiju Das 	}
173*c40739a6SBiju Das 
174*c40739a6SBiju Das 	reg = mmio_read_32(RCAR_PRR);
175*c40739a6SBiju Das 	cpu = mpidr & MPIDR_CPU_MASK;
176*c40739a6SBiju Das 
177*c40739a6SBiju Das 	if (IS_CA53(c))
178*c40739a6SBiju Das 		if (reg & (1 << (STATE_CA53_CPU + cpu)))
179*c40739a6SBiju Das 			ret = RCAR_INVALID;
180*c40739a6SBiju Das 	if (IS_CA57(c))
181*c40739a6SBiju Das 		if (reg & (1 << (STATE_CA57_CPU + cpu)))
182*c40739a6SBiju Das 			ret = RCAR_INVALID;
183*c40739a6SBiju Das done:
184*c40739a6SBiju Das 	rcar_lock_release();
185*c40739a6SBiju Das 
186*c40739a6SBiju Das 	return ret;
187*c40739a6SBiju Das }
188*c40739a6SBiju Das 
189*c40739a6SBiju Das static void scu_power_up(uint64_t mpidr)
190*c40739a6SBiju Das {
191*c40739a6SBiju Das 	uintptr_t reg_pwrsr, reg_cpumcr, reg_pwron, reg_pwrer;
192*c40739a6SBiju Das 	uint32_t c, sysc_reg_bit;
193*c40739a6SBiju Das 
194*c40739a6SBiju Das 	c = rcar_pwrc_get_mpidr_cluster(mpidr);
195*c40739a6SBiju Das 	reg_cpumcr = IS_CA57(c) ? RCAR_CA57CPUCMCR : RCAR_CA53CPUCMCR;
196*c40739a6SBiju Das 	sysc_reg_bit = IS_CA57(c) ? BIT_CA57_SCU : BIT_CA53_SCU;
197*c40739a6SBiju Das 	reg_pwron = IS_CA57(c) ? RCAR_PWRONCR5 : RCAR_PWRONCR3;
198*c40739a6SBiju Das 	reg_pwrer = IS_CA57(c) ? RCAR_PWRER5 : RCAR_PWRER3;
199*c40739a6SBiju Das 	reg_pwrsr = IS_CA57(c) ? RCAR_PWRSR5 : RCAR_PWRSR3;
200*c40739a6SBiju Das 
201*c40739a6SBiju Das 	if ((mmio_read_32(reg_pwrsr) & STATUS_PWRDOWN) == 0)
202*c40739a6SBiju Das 		return;
203*c40739a6SBiju Das 
204*c40739a6SBiju Das 	if (mmio_read_32(reg_cpumcr) != 0)
205*c40739a6SBiju Das 		mmio_write_32(reg_cpumcr, 0);
206*c40739a6SBiju Das 
207*c40739a6SBiju Das 	mmio_setbits_32(RCAR_SYSCIER, sysc_reg_bit);
208*c40739a6SBiju Das 	mmio_setbits_32(RCAR_SYSCIMR, sysc_reg_bit);
209*c40739a6SBiju Das 
210*c40739a6SBiju Das 	do {
211*c40739a6SBiju Das 		while ((mmio_read_32(RCAR_SYSCSR) & REQ_RESUME) == 0)
212*c40739a6SBiju Das 			;
213*c40739a6SBiju Das 		mmio_write_32(reg_pwron, 1);
214*c40739a6SBiju Das 	} while (mmio_read_32(reg_pwrer) & 1);
215*c40739a6SBiju Das 
216*c40739a6SBiju Das 	while ((mmio_read_32(RCAR_SYSCISR) & sysc_reg_bit) == 0)
217*c40739a6SBiju Das 		;
218*c40739a6SBiju Das 	mmio_write_32(RCAR_SYSCISR, sysc_reg_bit);
219*c40739a6SBiju Das 	while ((mmio_read_32(reg_pwrsr) & STATUS_PWRUP) == 0)
220*c40739a6SBiju Das 		;
221*c40739a6SBiju Das }
222*c40739a6SBiju Das 
223*c40739a6SBiju Das void rcar_pwrc_cpuon(uint64_t mpidr)
224*c40739a6SBiju Das {
225*c40739a6SBiju Das 	uint32_t res_data, on_data;
226*c40739a6SBiju Das 	uintptr_t res_reg, on_reg;
227*c40739a6SBiju Das 	uint32_t limit, c;
228*c40739a6SBiju Das 	uint64_t cpu;
229*c40739a6SBiju Das 
230*c40739a6SBiju Das 	rcar_lock_get();
231*c40739a6SBiju Das 
232*c40739a6SBiju Das 	c = rcar_pwrc_get_mpidr_cluster(mpidr);
233*c40739a6SBiju Das 	res_reg = IS_CA53(c) ? RCAR_CA53RESCNT : RCAR_CA57RESCNT;
234*c40739a6SBiju Das 	on_reg = IS_CA53(c) ? RCAR_CA53WUPCR : RCAR_CA57WUPCR;
235*c40739a6SBiju Das 	limit = IS_CA53(c) ? 0x5A5A0000 : 0xA5A50000;
236*c40739a6SBiju Das 
237*c40739a6SBiju Das 	res_data = mmio_read_32(res_reg) | limit;
238*c40739a6SBiju Das 	scu_power_up(mpidr);
239*c40739a6SBiju Das 	cpu = mpidr & MPIDR_CPU_MASK;
240*c40739a6SBiju Das 	on_data = 1 << cpu;
241*c40739a6SBiju Das 	mmio_write_32(RCAR_CPGWPR, ~on_data);
242*c40739a6SBiju Das 	mmio_write_32(on_reg, on_data);
243*c40739a6SBiju Das 	mmio_write_32(res_reg, res_data & (~(1 << (3 - cpu))));
244*c40739a6SBiju Das 
245*c40739a6SBiju Das 	rcar_lock_release();
246*c40739a6SBiju Das }
247*c40739a6SBiju Das 
248*c40739a6SBiju Das void rcar_pwrc_cpuoff(uint64_t mpidr)
249*c40739a6SBiju Das {
250*c40739a6SBiju Das 	uint32_t c;
251*c40739a6SBiju Das 	uintptr_t reg;
252*c40739a6SBiju Das 	uint64_t cpu;
253*c40739a6SBiju Das 
254*c40739a6SBiju Das 	rcar_lock_get();
255*c40739a6SBiju Das 
256*c40739a6SBiju Das 	cpu = mpidr & MPIDR_CPU_MASK;
257*c40739a6SBiju Das 	c = rcar_pwrc_get_mpidr_cluster(mpidr);
258*c40739a6SBiju Das 	reg = IS_CA53(c) ? RCAR_CA53CPU0CR : RCAR_CA57CPU0CR;
259*c40739a6SBiju Das 
260*c40739a6SBiju Das 	if (read_mpidr_el1() != mpidr)
261*c40739a6SBiju Das 		panic();
262*c40739a6SBiju Das 
263*c40739a6SBiju Das 	mmio_write_32(RCAR_CPGWPR, ~CPU_PWR_OFF);
264*c40739a6SBiju Das 	mmio_write_32(reg + cpu * 0x0010, CPU_PWR_OFF);
265*c40739a6SBiju Das 
266*c40739a6SBiju Das 	rcar_lock_release();
267*c40739a6SBiju Das }
268*c40739a6SBiju Das 
269*c40739a6SBiju Das void rcar_pwrc_enable_interrupt_wakeup(uint64_t mpidr)
270*c40739a6SBiju Das {
271*c40739a6SBiju Das 	uint32_t c, shift_irq, shift_fiq;
272*c40739a6SBiju Das 	uintptr_t reg;
273*c40739a6SBiju Das 	uint64_t cpu;
274*c40739a6SBiju Das 
275*c40739a6SBiju Das 	rcar_lock_get();
276*c40739a6SBiju Das 
277*c40739a6SBiju Das 	cpu = mpidr & MPIDR_CPU_MASK;
278*c40739a6SBiju Das 	c = rcar_pwrc_get_mpidr_cluster(mpidr);
279*c40739a6SBiju Das 	reg = IS_CA53(c) ? RCAR_WUPMSKCA53 : RCAR_WUPMSKCA57;
280*c40739a6SBiju Das 
281*c40739a6SBiju Das 	shift_irq = WUP_IRQ_SHIFT + cpu;
282*c40739a6SBiju Das 	shift_fiq = WUP_FIQ_SHIFT + cpu;
283*c40739a6SBiju Das 
284*c40739a6SBiju Das 	mmio_write_32(reg, ~((uint32_t) 1 << shift_irq) &
285*c40739a6SBiju Das 		      ~((uint32_t) 1 << shift_fiq));
286*c40739a6SBiju Das 	rcar_lock_release();
287*c40739a6SBiju Das }
288*c40739a6SBiju Das 
289*c40739a6SBiju Das void rcar_pwrc_disable_interrupt_wakeup(uint64_t mpidr)
290*c40739a6SBiju Das {
291*c40739a6SBiju Das 	uint32_t c, shift_irq, shift_fiq;
292*c40739a6SBiju Das 	uintptr_t reg;
293*c40739a6SBiju Das 	uint64_t cpu;
294*c40739a6SBiju Das 
295*c40739a6SBiju Das 	rcar_lock_get();
296*c40739a6SBiju Das 
297*c40739a6SBiju Das 	cpu = mpidr & MPIDR_CPU_MASK;
298*c40739a6SBiju Das 	c = rcar_pwrc_get_mpidr_cluster(mpidr);
299*c40739a6SBiju Das 	reg = IS_CA53(c) ? RCAR_WUPMSKCA53 : RCAR_WUPMSKCA57;
300*c40739a6SBiju Das 
301*c40739a6SBiju Das 	shift_irq = WUP_IRQ_SHIFT + cpu;
302*c40739a6SBiju Das 	shift_fiq = WUP_FIQ_SHIFT + cpu;
303*c40739a6SBiju Das 
304*c40739a6SBiju Das 	mmio_write_32(reg, ((uint32_t) 1 << shift_irq) |
305*c40739a6SBiju Das 		      ((uint32_t) 1 << shift_fiq));
306*c40739a6SBiju Das 	rcar_lock_release();
307*c40739a6SBiju Das }
308*c40739a6SBiju Das 
309*c40739a6SBiju Das void rcar_pwrc_clusteroff(uint64_t mpidr)
310*c40739a6SBiju Das {
311*c40739a6SBiju Das 	uint32_t c, product, cut, reg;
312*c40739a6SBiju Das 	uintptr_t dst;
313*c40739a6SBiju Das 
314*c40739a6SBiju Das 	rcar_lock_get();
315*c40739a6SBiju Das 
316*c40739a6SBiju Das 	reg = mmio_read_32(RCAR_PRR);
317*c40739a6SBiju Das 	product = reg & PRR_PRODUCT_MASK;
318*c40739a6SBiju Das 	cut = reg & PRR_CUT_MASK;
319*c40739a6SBiju Das 
320*c40739a6SBiju Das 	c = rcar_pwrc_get_mpidr_cluster(mpidr);
321*c40739a6SBiju Das 	dst = IS_CA53(c) ? RCAR_CA53CPUCMCR : RCAR_CA57CPUCMCR;
322*c40739a6SBiju Das 
323*c40739a6SBiju Das 	if (product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30) {
324*c40739a6SBiju Das 		goto done;
325*c40739a6SBiju Das 	}
326*c40739a6SBiju Das 
327*c40739a6SBiju Das 	if (product == PRR_PRODUCT_H3 && cut <= PRR_PRODUCT_20) {
328*c40739a6SBiju Das 		goto done;
329*c40739a6SBiju Das 	}
330*c40739a6SBiju Das 
331*c40739a6SBiju Das 	/* all of the CPUs in the cluster is in the CoreStandby mode */
332*c40739a6SBiju Das 	mmio_write_32(dst, MODE_L2_DOWN);
333*c40739a6SBiju Das done:
334*c40739a6SBiju Das 	rcar_lock_release();
335*c40739a6SBiju Das }
336*c40739a6SBiju Das 
337*c40739a6SBiju Das static uint64_t rcar_pwrc_saved_cntpct_el0;
338*c40739a6SBiju Das static uint32_t rcar_pwrc_saved_cntfid;
339*c40739a6SBiju Das 
340*c40739a6SBiju Das #if RCAR_SYSTEM_SUSPEND
341*c40739a6SBiju Das static void rcar_pwrc_save_timer_state(void)
342*c40739a6SBiju Das {
343*c40739a6SBiju Das 	rcar_pwrc_saved_cntpct_el0 = read_cntpct_el0();
344*c40739a6SBiju Das 
345*c40739a6SBiju Das 	rcar_pwrc_saved_cntfid =
346*c40739a6SBiju Das 		mmio_read_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTFID_OFF));
347*c40739a6SBiju Das }
348*c40739a6SBiju Das #endif /* RCAR_SYSTEM_SUSPEND */
349*c40739a6SBiju Das 
350*c40739a6SBiju Das void rcar_pwrc_restore_timer_state(void)
351*c40739a6SBiju Das {
352*c40739a6SBiju Das 	/* Stop timer before restoring counter value */
353*c40739a6SBiju Das 	mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCR_OFF), 0U);
354*c40739a6SBiju Das 
355*c40739a6SBiju Das 	mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCVL_OFF),
356*c40739a6SBiju Das 		(uint32_t)(rcar_pwrc_saved_cntpct_el0 & 0xFFFFFFFFU));
357*c40739a6SBiju Das 	mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCVU_OFF),
358*c40739a6SBiju Das 		(uint32_t)(rcar_pwrc_saved_cntpct_el0 >> 32U));
359*c40739a6SBiju Das 
360*c40739a6SBiju Das 	mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTFID_OFF),
361*c40739a6SBiju Das 		rcar_pwrc_saved_cntfid);
362*c40739a6SBiju Das 
363*c40739a6SBiju Das 	/* Start generic timer back */
364*c40739a6SBiju Das 	write_cntfrq_el0((u_register_t)plat_get_syscnt_freq2());
365*c40739a6SBiju Das 
366*c40739a6SBiju Das 	mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCR_OFF),
367*c40739a6SBiju Das 		(RCAR_CNTCR_FCREQ(0U) | RCAR_CNTCR_EN));
368*c40739a6SBiju Das }
369*c40739a6SBiju Das 
370*c40739a6SBiju Das #if !PMIC_ROHM_BD9571
371*c40739a6SBiju Das void rcar_pwrc_system_reset(void)
372*c40739a6SBiju Das {
373*c40739a6SBiju Das 	mmio_write_32(RCAR_SRESCR, 0x5AA50000U | BIT_SOFTRESET);
374*c40739a6SBiju Das }
375*c40739a6SBiju Das #endif /* PMIC_ROHM_BD9571 */
376*c40739a6SBiju Das 
377*c40739a6SBiju Das #define RST_CA53_CPU0_BARH		(0xE6160080U)
378*c40739a6SBiju Das #define RST_CA53_CPU0_BARL		(0xE6160084U)
379*c40739a6SBiju Das #define RST_CA57_CPU0_BARH		(0xE61600C0U)
380*c40739a6SBiju Das #define RST_CA57_CPU0_BARL		(0xE61600C4U)
381*c40739a6SBiju Das 
382*c40739a6SBiju Das void rcar_pwrc_setup(void)
383*c40739a6SBiju Das {
384*c40739a6SBiju Das 	uintptr_t rst_barh;
385*c40739a6SBiju Das 	uintptr_t rst_barl;
386*c40739a6SBiju Das 	uint32_t i, j;
387*c40739a6SBiju Das 	uint64_t reset = (uint64_t) (&plat_secondary_reset) & 0xFFFFFFFF;
388*c40739a6SBiju Das 
389*c40739a6SBiju Das 	const uint32_t cluster[PLATFORM_CLUSTER_COUNT] = {
390*c40739a6SBiju Das 		RCAR_CLUSTER_CA53,
391*c40739a6SBiju Das 		RCAR_CLUSTER_CA57
392*c40739a6SBiju Das 	};
393*c40739a6SBiju Das 	const uintptr_t reg_barh[PLATFORM_CLUSTER_COUNT] = {
394*c40739a6SBiju Das 		RST_CA53_CPU0_BARH,
395*c40739a6SBiju Das 		RST_CA57_CPU0_BARH
396*c40739a6SBiju Das 	};
397*c40739a6SBiju Das 	const uintptr_t reg_barl[PLATFORM_CLUSTER_COUNT] = {
398*c40739a6SBiju Das 		RST_CA53_CPU0_BARL,
399*c40739a6SBiju Das 		RST_CA57_CPU0_BARL
400*c40739a6SBiju Das 	};
401*c40739a6SBiju Das 
402*c40739a6SBiju Das 	for (i = 0; i < PLATFORM_CLUSTER_COUNT; i++) {
403*c40739a6SBiju Das 		rst_barh = reg_barh[i];
404*c40739a6SBiju Das 		rst_barl = reg_barl[i];
405*c40739a6SBiju Das 		for (j = 0; j < rcar_pwrc_get_cpu_num(cluster[i]); j++) {
406*c40739a6SBiju Das 			mmio_write_32(rst_barh, 0);
407*c40739a6SBiju Das 			mmio_write_32(rst_barl, (uint32_t) reset);
408*c40739a6SBiju Das 			rst_barh += 0x10;
409*c40739a6SBiju Das 			rst_barl += 0x10;
410*c40739a6SBiju Das 		}
411*c40739a6SBiju Das 	}
412*c40739a6SBiju Das 
413*c40739a6SBiju Das 	rcar_lock_init();
414*c40739a6SBiju Das }
415*c40739a6SBiju Das 
416*c40739a6SBiju Das #if RCAR_SYSTEM_SUSPEND
417*c40739a6SBiju Das #define DBCAM_FLUSH(__bit)		\
418*c40739a6SBiju Das do {					\
419*c40739a6SBiju Das 	;				\
420*c40739a6SBiju Das } while (!(mmio_read_32(DBSC4_REG_DBCAM##__bit##STAT0) & DBSC4_BIT_DBCAMxSTAT0))
421*c40739a6SBiju Das 
422*c40739a6SBiju Das 
423*c40739a6SBiju Das static void __attribute__ ((section(".system_ram")))
424*c40739a6SBiju Das 	rcar_pwrc_set_self_refresh(void)
425*c40739a6SBiju Das {
426*c40739a6SBiju Das 	uint32_t reg = mmio_read_32(RCAR_PRR);
427*c40739a6SBiju Das 	uint32_t cut, product;
428*c40739a6SBiju Das 
429*c40739a6SBiju Das 	product = reg & PRR_PRODUCT_MASK;
430*c40739a6SBiju Das 	cut = reg & PRR_CUT_MASK;
431*c40739a6SBiju Das 
432*c40739a6SBiju Das 	if (product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30) {
433*c40739a6SBiju Das 		goto self_refresh;
434*c40739a6SBiju Das 	}
435*c40739a6SBiju Das 
436*c40739a6SBiju Das 	if (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20) {
437*c40739a6SBiju Das 		goto self_refresh;
438*c40739a6SBiju Das 	}
439*c40739a6SBiju Das 
440*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBSYSCNT0, DBSC4_SET_DBSYSCNT0_WRITE_ENABLE);
441*c40739a6SBiju Das 
442*c40739a6SBiju Das self_refresh:
443*c40739a6SBiju Das 
444*c40739a6SBiju Das 	/* DFI_PHYMSTR_ACK setting */
445*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBDFIPMSTRCNF,
446*c40739a6SBiju Das 			mmio_read_32(DBSC4_REG_DBDFIPMSTRCNF) &
447*c40739a6SBiju Das 			(~DBSC4_BIT_DBDFIPMSTRCNF_PMSTREN));
448*c40739a6SBiju Das 
449*c40739a6SBiju Das 	/* Set the Self-Refresh mode */
450*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBACEN, 0);
451*c40739a6SBiju Das 
452*c40739a6SBiju Das 	if (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20)
453*c40739a6SBiju Das 		rcar_micro_delay(100);
454*c40739a6SBiju Das 	else if (product == PRR_PRODUCT_H3) {
455*c40739a6SBiju Das 		mmio_write_32(DBSC4_REG_DBCAM0CTRL0, 1);
456*c40739a6SBiju Das 		DBCAM_FLUSH(0);
457*c40739a6SBiju Das 		DBCAM_FLUSH(1);
458*c40739a6SBiju Das 		DBCAM_FLUSH(2);
459*c40739a6SBiju Das 		DBCAM_FLUSH(3);
460*c40739a6SBiju Das 		mmio_write_32(DBSC4_REG_DBCAM0CTRL0, 0);
461*c40739a6SBiju Das 	} else if (product == PRR_PRODUCT_M3) {
462*c40739a6SBiju Das 		mmio_write_32(DBSC4_REG_DBCAM0CTRL0, 1);
463*c40739a6SBiju Das 		DBCAM_FLUSH(0);
464*c40739a6SBiju Das 		DBCAM_FLUSH(1);
465*c40739a6SBiju Das 		mmio_write_32(DBSC4_REG_DBCAM0CTRL0, 0);
466*c40739a6SBiju Das 	} else {
467*c40739a6SBiju Das 		mmio_write_32(DBSC4_REG_DBCAM0CTRL0, 1);
468*c40739a6SBiju Das 		DBCAM_FLUSH(0);
469*c40739a6SBiju Das 		mmio_write_32(DBSC4_REG_DBCAM0CTRL0, 0);
470*c40739a6SBiju Das 	}
471*c40739a6SBiju Das 
472*c40739a6SBiju Das 	/* Set the SDRAM calibration configuration register */
473*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCALCNF, 0);
474*c40739a6SBiju Das 
475*c40739a6SBiju Das 	reg = DBSC4_SET_DBCMD_OPC_PRE | DBSC4_SET_DBCMD_CH_ALL |
476*c40739a6SBiju Das 	    DBSC4_SET_DBCMD_RANK_ALL | DBSC4_SET_DBCMD_ARG_ALL;
477*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCMD, reg);
478*c40739a6SBiju Das 	while (mmio_read_32(DBSC4_REG_DBWAIT))
479*c40739a6SBiju Das 		;
480*c40739a6SBiju Das 
481*c40739a6SBiju Das 	/* Self-Refresh entry command   */
482*c40739a6SBiju Das 	reg = DBSC4_SET_DBCMD_OPC_SR | DBSC4_SET_DBCMD_CH_ALL |
483*c40739a6SBiju Das 	    DBSC4_SET_DBCMD_RANK_ALL | DBSC4_SET_DBCMD_ARG_ENTER;
484*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCMD, reg);
485*c40739a6SBiju Das 	while (mmio_read_32(DBSC4_REG_DBWAIT))
486*c40739a6SBiju Das 		;
487*c40739a6SBiju Das 
488*c40739a6SBiju Das 	/* Mode Register Write command. (ODT disabled)  */
489*c40739a6SBiju Das 	reg = DBSC4_SET_DBCMD_OPC_MRW | DBSC4_SET_DBCMD_CH_ALL |
490*c40739a6SBiju Das 	    DBSC4_SET_DBCMD_RANK_ALL | DBSC4_SET_DBCMD_ARG_MRW_ODTC;
491*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCMD, reg);
492*c40739a6SBiju Das 	while (mmio_read_32(DBSC4_REG_DBWAIT))
493*c40739a6SBiju Das 		;
494*c40739a6SBiju Das 
495*c40739a6SBiju Das 	/* Power Down entry command     */
496*c40739a6SBiju Das 	reg = DBSC4_SET_DBCMD_OPC_PD | DBSC4_SET_DBCMD_CH_ALL |
497*c40739a6SBiju Das 	    DBSC4_SET_DBCMD_RANK_ALL | DBSC4_SET_DBCMD_ARG_ENTER;
498*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCMD, reg);
499*c40739a6SBiju Das 	while (mmio_read_32(DBSC4_REG_DBWAIT))
500*c40739a6SBiju Das 		;
501*c40739a6SBiju Das 
502*c40739a6SBiju Das 	/* Set the auto-refresh enable register */
503*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBRFEN, 0U);
504*c40739a6SBiju Das 	rcar_micro_delay(1U);
505*c40739a6SBiju Das 
506*c40739a6SBiju Das 	if (product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30)
507*c40739a6SBiju Das 		return;
508*c40739a6SBiju Das 
509*c40739a6SBiju Das 	if (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20)
510*c40739a6SBiju Das 		return;
511*c40739a6SBiju Das 
512*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBSYSCNT0, DBSC4_SET_DBSYSCNT0_WRITE_DISABLE);
513*c40739a6SBiju Das }
514*c40739a6SBiju Das 
515*c40739a6SBiju Das static void __attribute__ ((section(".system_ram")))
516*c40739a6SBiju Das rcar_pwrc_set_self_refresh_e3(void)
517*c40739a6SBiju Das {
518*c40739a6SBiju Das 	uint32_t ddr_md;
519*c40739a6SBiju Das 	uint32_t reg;
520*c40739a6SBiju Das 
521*c40739a6SBiju Das 	ddr_md = (mmio_read_32(RST_MODEMR) >> 19) & RST_MODEMR_BIT0;
522*c40739a6SBiju Das 
523*c40739a6SBiju Das 	/* Write enable */
524*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBSYSCNT0, DBSC4_SET_DBSYSCNT0_WRITE_ENABLE);
525*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBACEN, 0);
526*c40739a6SBiju Das 	DBCAM_FLUSH(0);
527*c40739a6SBiju Das 
528*c40739a6SBiju Das 	reg = DBSC4_SET_DBCMD_OPC_PRE | DBSC4_SET_DBCMD_CH_ALL |
529*c40739a6SBiju Das 	    DBSC4_SET_DBCMD_RANK_ALL | DBSC4_SET_DBCMD_ARG_ALL;
530*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCMD, reg);
531*c40739a6SBiju Das 	while (mmio_read_32(DBSC4_REG_DBWAIT))
532*c40739a6SBiju Das 		;
533*c40739a6SBiju Das 
534*c40739a6SBiju Das 	reg = DBSC4_SET_DBCMD_OPC_SR | DBSC4_SET_DBCMD_CH_ALL |
535*c40739a6SBiju Das 	    DBSC4_SET_DBCMD_RANK_ALL | DBSC4_SET_DBCMD_ARG_ENTER;
536*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBCMD, reg);
537*c40739a6SBiju Das 	while (mmio_read_32(DBSC4_REG_DBWAIT))
538*c40739a6SBiju Das 		;
539*c40739a6SBiju Das 
540*c40739a6SBiju Das 	/*
541*c40739a6SBiju Das 	 * Set the auto-refresh enable register
542*c40739a6SBiju Das 	 * Set the ARFEN bit to 0 in the DBRFEN
543*c40739a6SBiju Das 	 */
544*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBRFEN, 0);
545*c40739a6SBiju Das 
546*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDLK0, DBSC4_SET_DBPDLK0_PHY_ACCESS);
547*c40739a6SBiju Das 
548*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_ACIOCR0);
549*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_ACIOCR0);
550*c40739a6SBiju Das 
551*c40739a6SBiju Das 	/* DDR_DXCCR */
552*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DXCCR);
553*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DXCCR);
554*c40739a6SBiju Das 
555*c40739a6SBiju Das 	/* DDR_PGCR1 */
556*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_PGCR1);
557*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_PGCR1);
558*c40739a6SBiju Das 
559*c40739a6SBiju Das 	/* DDR_ACIOCR1 */
560*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_ACIOCR1);
561*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_ACIOCR1);
562*c40739a6SBiju Das 
563*c40739a6SBiju Das 	/* DDR_ACIOCR3 */
564*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_ACIOCR3);
565*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_ACIOCR3);
566*c40739a6SBiju Das 
567*c40739a6SBiju Das 	/* DDR_ACIOCR5 */
568*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_ACIOCR5);
569*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_ACIOCR5);
570*c40739a6SBiju Das 
571*c40739a6SBiju Das 	/* DDR_DX0GCR2 */
572*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX0GCR2);
573*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX0GCR2);
574*c40739a6SBiju Das 
575*c40739a6SBiju Das 	/* DDR_DX1GCR2 */
576*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX1GCR2);
577*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX1GCR2);
578*c40739a6SBiju Das 
579*c40739a6SBiju Das 	/* DDR_DX2GCR2 */
580*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX2GCR2);
581*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX2GCR2);
582*c40739a6SBiju Das 
583*c40739a6SBiju Das 	/* DDR_DX3GCR2 */
584*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX3GCR2);
585*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX3GCR2);
586*c40739a6SBiju Das 
587*c40739a6SBiju Das 	/* DDR_ZQCR */
588*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_ZQCR);
589*c40739a6SBiju Das 
590*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, ddr_md == 0 ?
591*c40739a6SBiju Das 		      DBSC4_SET_DBPDRGD0_ZQCR_MD19_0 :
592*c40739a6SBiju Das 		      DBSC4_SET_DBPDRGD0_ZQCR_MD19_1);
593*c40739a6SBiju Das 
594*c40739a6SBiju Das 	/* DDR_DX0GCR0 */
595*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX0GCR0);
596*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX0GCR0);
597*c40739a6SBiju Das 
598*c40739a6SBiju Das 	/* DDR_DX1GCR0 */
599*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX1GCR0);
600*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX1GCR0);
601*c40739a6SBiju Das 
602*c40739a6SBiju Das 	/* DDR_DX2GCR0 */
603*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX2GCR0);
604*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX2GCR0);
605*c40739a6SBiju Das 
606*c40739a6SBiju Das 	/* DDR_DX3GCR0 */
607*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX3GCR0);
608*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX3GCR0);
609*c40739a6SBiju Das 
610*c40739a6SBiju Das 	/* DDR_DX0GCR1 */
611*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX0GCR1);
612*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX0GCR1);
613*c40739a6SBiju Das 
614*c40739a6SBiju Das 	/* DDR_DX1GCR1 */
615*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX1GCR1);
616*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX1GCR1);
617*c40739a6SBiju Das 
618*c40739a6SBiju Das 	/* DDR_DX2GCR1 */
619*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX2GCR1);
620*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX2GCR1);
621*c40739a6SBiju Das 
622*c40739a6SBiju Das 	/* DDR_DX3GCR1 */
623*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX3GCR1);
624*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX3GCR1);
625*c40739a6SBiju Das 
626*c40739a6SBiju Das 	/* DDR_DX0GCR3 */
627*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX0GCR3);
628*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX0GCR3);
629*c40739a6SBiju Das 
630*c40739a6SBiju Das 	/* DDR_DX1GCR3 */
631*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX1GCR3);
632*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX1GCR3);
633*c40739a6SBiju Das 
634*c40739a6SBiju Das 	/* DDR_DX2GCR3 */
635*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX2GCR3);
636*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX2GCR3);
637*c40739a6SBiju Das 
638*c40739a6SBiju Das 	/* DDR_DX3GCR3 */
639*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGA0, DBSC4_SET_DBPDRGA0_DX3GCR3);
640*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBPDRGD0, DBSC4_SET_DBPDRGD0_DX3GCR3);
641*c40739a6SBiju Das 
642*c40739a6SBiju Das 	/* Write disable */
643*c40739a6SBiju Das 	mmio_write_32(DBSC4_REG_DBSYSCNT0, DBSC4_SET_DBSYSCNT0_WRITE_DISABLE);
644*c40739a6SBiju Das }
645*c40739a6SBiju Das 
646*c40739a6SBiju Das void __attribute__ ((section(".system_ram"))) __attribute__ ((noinline))
647*c40739a6SBiju Das rcar_pwrc_go_suspend_to_ram(void)
648*c40739a6SBiju Das {
649*c40739a6SBiju Das #if PMIC_ROHM_BD9571
650*c40739a6SBiju Das 	int32_t rc = -1, qllm = -1;
651*c40739a6SBiju Das 	uint8_t mode;
652*c40739a6SBiju Das 	uint32_t i;
653*c40739a6SBiju Das #endif
654*c40739a6SBiju Das 	uint32_t reg, product;
655*c40739a6SBiju Das 
656*c40739a6SBiju Das 	reg = mmio_read_32(RCAR_PRR);
657*c40739a6SBiju Das 	product = reg & PRR_PRODUCT_MASK;
658*c40739a6SBiju Das 
659*c40739a6SBiju Das 	if (product != PRR_PRODUCT_E3)
660*c40739a6SBiju Das 		rcar_pwrc_set_self_refresh();
661*c40739a6SBiju Das 	else
662*c40739a6SBiju Das 		rcar_pwrc_set_self_refresh_e3();
663*c40739a6SBiju Das 
664*c40739a6SBiju Das #if PMIC_ROHM_BD9571
665*c40739a6SBiju Das 	/* Set QLLM Cnt Disable */
666*c40739a6SBiju Das 	for (i = 0; (i < PMIC_RETRY_MAX) && (qllm != 0); i++)
667*c40739a6SBiju Das 		qllm = rcar_iic_dvfs_send(PMIC, PMIC_QLLM_CNT, 0);
668*c40739a6SBiju Das 
669*c40739a6SBiju Das 	/* Set trigger of power down to PMIV */
670*c40739a6SBiju Das 	for (i = 0; (i < PMIC_RETRY_MAX) && (rc != 0) && (qllm == 0); i++) {
671*c40739a6SBiju Das 		rc = rcar_iic_dvfs_receive(PMIC, PMIC_BKUP_MODE_CNT, &mode);
672*c40739a6SBiju Das 		if (rc == 0) {
673*c40739a6SBiju Das 			mode |= BIT_BKUP_CTRL_OUT;
674*c40739a6SBiju Das 			rc = rcar_iic_dvfs_send(PMIC, PMIC_BKUP_MODE_CNT, mode);
675*c40739a6SBiju Das 		}
676*c40739a6SBiju Das 	}
677*c40739a6SBiju Das #endif
678*c40739a6SBiju Das 	wfi();
679*c40739a6SBiju Das 
680*c40739a6SBiju Das 	while (1)
681*c40739a6SBiju Das 		;
682*c40739a6SBiju Das }
683*c40739a6SBiju Das 
684*c40739a6SBiju Das void rcar_pwrc_set_suspend_to_ram(void)
685*c40739a6SBiju Das {
686*c40739a6SBiju Das 	uintptr_t jump = (uintptr_t) &rcar_pwrc_go_suspend_to_ram;
687*c40739a6SBiju Das 	uintptr_t stack = (uintptr_t) (DEVICE_SRAM_STACK_BASE +
688*c40739a6SBiju Das 				       DEVICE_SRAM_STACK_SIZE);
689*c40739a6SBiju Das 	uint32_t sctlr;
690*c40739a6SBiju Das 
691*c40739a6SBiju Das 	rcar_pwrc_save_timer_state();
692*c40739a6SBiju Das 
693*c40739a6SBiju Das 	/* disable MMU */
694*c40739a6SBiju Das 	sctlr = (uint32_t) read_sctlr_el3();
695*c40739a6SBiju Das 	sctlr &= (uint32_t) ~SCTLR_EL3_M_BIT;
696*c40739a6SBiju Das 	write_sctlr_el3((uint64_t) sctlr);
697*c40739a6SBiju Das 
698*c40739a6SBiju Das 	rcar_pwrc_switch_stack(jump, stack, NULL);
699*c40739a6SBiju Das }
700*c40739a6SBiju Das 
701*c40739a6SBiju Das void rcar_pwrc_init_suspend_to_ram(void)
702*c40739a6SBiju Das {
703*c40739a6SBiju Das #if PMIC_ROHM_BD9571
704*c40739a6SBiju Das 	uint8_t mode;
705*c40739a6SBiju Das 
706*c40739a6SBiju Das 	if (rcar_iic_dvfs_receive(PMIC, PMIC_BKUP_MODE_CNT, &mode))
707*c40739a6SBiju Das 		panic();
708*c40739a6SBiju Das 
709*c40739a6SBiju Das 	mode &= (uint8_t) (~BIT_BKUP_CTRL_OUT);
710*c40739a6SBiju Das 	if (rcar_iic_dvfs_send(PMIC, PMIC_BKUP_MODE_CNT, mode))
711*c40739a6SBiju Das 		panic();
712*c40739a6SBiju Das #endif
713*c40739a6SBiju Das }
714*c40739a6SBiju Das 
715*c40739a6SBiju Das void rcar_pwrc_suspend_to_ram(void)
716*c40739a6SBiju Das {
717*c40739a6SBiju Das #if RCAR_SYSTEM_RESET_KEEPON_DDR
718*c40739a6SBiju Das 	int32_t error;
719*c40739a6SBiju Das 
720*c40739a6SBiju Das 	error = rcar_iic_dvfs_send(PMIC, REG_KEEP10, 0);
721*c40739a6SBiju Das 	if (error) {
722*c40739a6SBiju Das 		ERROR("Failed send KEEP10 init ret=%d\n", error);
723*c40739a6SBiju Das 		return;
724*c40739a6SBiju Das 	}
725*c40739a6SBiju Das #endif
726*c40739a6SBiju Das 	rcar_pwrc_set_suspend_to_ram();
727*c40739a6SBiju Das }
728*c40739a6SBiju Das #endif
729*c40739a6SBiju Das 
730*c40739a6SBiju Das void rcar_pwrc_code_copy_to_system_ram(void)
731*c40739a6SBiju Das {
732*c40739a6SBiju Das 	int ret __attribute__ ((unused));	/* in assert */
733*c40739a6SBiju Das 	uint32_t attr;
734*c40739a6SBiju Das 	struct device_sram_t {
735*c40739a6SBiju Das 		uintptr_t base;
736*c40739a6SBiju Das 		size_t len;
737*c40739a6SBiju Das 	} sram = {
738*c40739a6SBiju Das 		.base = (uintptr_t) DEVICE_SRAM_BASE,
739*c40739a6SBiju Das 		.len = DEVICE_SRAM_SIZE,
740*c40739a6SBiju Das 	};
741*c40739a6SBiju Das 	struct ddr_code_t {
742*c40739a6SBiju Das 		void *base;
743*c40739a6SBiju Das 		size_t len;
744*c40739a6SBiju Das 	} code = {
745*c40739a6SBiju Das 		.base = (void *) SRAM_COPY_START,
746*c40739a6SBiju Das 		.len = SYSTEM_RAM_END - SYSTEM_RAM_START,
747*c40739a6SBiju Das 	};
748*c40739a6SBiju Das 
749*c40739a6SBiju Das 	attr = MT_MEMORY | MT_RW | MT_SECURE | MT_EXECUTE_NEVER;
750*c40739a6SBiju Das 	ret = xlat_change_mem_attributes(sram.base, sram.len, attr);
751*c40739a6SBiju Das 	assert(ret == 0);
752*c40739a6SBiju Das 
753*c40739a6SBiju Das 	memcpy((void *)sram.base, code.base, code.len);
754*c40739a6SBiju Das 	flush_dcache_range((uint64_t) sram.base, code.len);
755*c40739a6SBiju Das 
756*c40739a6SBiju Das 	/* Invalidate instruction cache */
757*c40739a6SBiju Das 	plat_invalidate_icache();
758*c40739a6SBiju Das 	dsb();
759*c40739a6SBiju Das 	isb();
760*c40739a6SBiju Das 
761*c40739a6SBiju Das 	attr = MT_MEMORY | MT_RO | MT_SECURE | MT_EXECUTE;
762*c40739a6SBiju Das 	ret = xlat_change_mem_attributes(sram.base, sram.len, attr);
763*c40739a6SBiju Das 	assert(ret == 0);
764*c40739a6SBiju Das }
765*c40739a6SBiju Das 
766*c40739a6SBiju Das uint32_t rcar_pwrc_get_cluster(void)
767*c40739a6SBiju Das {
768*c40739a6SBiju Das 	uint32_t reg;
769*c40739a6SBiju Das 
770*c40739a6SBiju Das 	reg = mmio_read_32(RCAR_PRR);
771*c40739a6SBiju Das 
772*c40739a6SBiju Das 	if (reg & (1U << (STATE_CA53_CPU + RCAR_CA53CPU_NUM_MAX)))
773*c40739a6SBiju Das 		return RCAR_CLUSTER_CA57;
774*c40739a6SBiju Das 
775*c40739a6SBiju Das 	if (reg & (1U << (STATE_CA57_CPU + RCAR_CA57CPU_NUM_MAX)))
776*c40739a6SBiju Das 		return RCAR_CLUSTER_CA53;
777*c40739a6SBiju Das 
778*c40739a6SBiju Das 	return RCAR_CLUSTER_A53A57;
779*c40739a6SBiju Das }
780*c40739a6SBiju Das 
781*c40739a6SBiju Das uint32_t rcar_pwrc_get_mpidr_cluster(uint64_t mpidr)
782*c40739a6SBiju Das {
783*c40739a6SBiju Das 	uint32_t c = rcar_pwrc_get_cluster();
784*c40739a6SBiju Das 
785*c40739a6SBiju Das 	if (IS_A53A57(c)) {
786*c40739a6SBiju Das 		if (mpidr & MPIDR_CLUSTER_MASK)
787*c40739a6SBiju Das 			return RCAR_CLUSTER_CA53;
788*c40739a6SBiju Das 
789*c40739a6SBiju Das 		return RCAR_CLUSTER_CA57;
790*c40739a6SBiju Das 	}
791*c40739a6SBiju Das 
792*c40739a6SBiju Das 	return c;
793*c40739a6SBiju Das }
794*c40739a6SBiju Das 
795*c40739a6SBiju Das #if RCAR_LSI == RCAR_D3
796*c40739a6SBiju Das uint32_t rcar_pwrc_get_cpu_num(uint32_t c)
797*c40739a6SBiju Das {
798*c40739a6SBiju Das 	return 1;
799*c40739a6SBiju Das }
800*c40739a6SBiju Das #else
801*c40739a6SBiju Das uint32_t rcar_pwrc_get_cpu_num(uint32_t c)
802*c40739a6SBiju Das {
803*c40739a6SBiju Das 	uint32_t reg = mmio_read_32(RCAR_PRR);
804*c40739a6SBiju Das 	uint32_t count = 0, i;
805*c40739a6SBiju Das 
806*c40739a6SBiju Das 	if (IS_A53A57(c) || IS_CA53(c)) {
807*c40739a6SBiju Das 		if (reg & (1 << (STATE_CA53_CPU + RCAR_CA53CPU_NUM_MAX)))
808*c40739a6SBiju Das 			goto count_ca57;
809*c40739a6SBiju Das 
810*c40739a6SBiju Das 		for (i = 0; i < RCAR_CA53CPU_NUM_MAX; i++) {
811*c40739a6SBiju Das 			if (reg & (1 << (STATE_CA53_CPU + i)))
812*c40739a6SBiju Das 				continue;
813*c40739a6SBiju Das 			count++;
814*c40739a6SBiju Das 		}
815*c40739a6SBiju Das 	}
816*c40739a6SBiju Das 
817*c40739a6SBiju Das count_ca57:
818*c40739a6SBiju Das 	if (IS_A53A57(c) || IS_CA57(c)) {
819*c40739a6SBiju Das 		if (reg & (1U << (STATE_CA57_CPU + RCAR_CA57CPU_NUM_MAX)))
820*c40739a6SBiju Das 			goto done;
821*c40739a6SBiju Das 
822*c40739a6SBiju Das 		for (i = 0; i < RCAR_CA57CPU_NUM_MAX; i++) {
823*c40739a6SBiju Das 			if (reg & (1 << (STATE_CA57_CPU + i)))
824*c40739a6SBiju Das 				continue;
825*c40739a6SBiju Das 			count++;
826*c40739a6SBiju Das 		}
827*c40739a6SBiju Das 	}
828*c40739a6SBiju Das 
829*c40739a6SBiju Das done:
830*c40739a6SBiju Das 	return count;
831*c40739a6SBiju Das }
832*c40739a6SBiju Das #endif
833*c40739a6SBiju Das 
834*c40739a6SBiju Das int32_t rcar_pwrc_cpu_on_check(uint64_t mpidr)
835*c40739a6SBiju Das {
836*c40739a6SBiju Das 	uint64_t i;
837*c40739a6SBiju Das 	uint64_t j;
838*c40739a6SBiju Das 	uint64_t cpu_count;
839*c40739a6SBiju Das 	uintptr_t reg_PSTR;
840*c40739a6SBiju Das 	uint32_t status;
841*c40739a6SBiju Das 	uint64_t my_cpu;
842*c40739a6SBiju Das 	int32_t rtn;
843*c40739a6SBiju Das 	uint32_t my_cluster_type;
844*c40739a6SBiju Das 	const uint32_t cluster_type[PLATFORM_CLUSTER_COUNT] = {
845*c40739a6SBiju Das 			RCAR_CLUSTER_CA53,
846*c40739a6SBiju Das 			RCAR_CLUSTER_CA57
847*c40739a6SBiju Das 	};
848*c40739a6SBiju Das 	const uintptr_t registerPSTR[PLATFORM_CLUSTER_COUNT] = {
849*c40739a6SBiju Das 			RCAR_CA53PSTR,
850*c40739a6SBiju Das 			RCAR_CA57PSTR
851*c40739a6SBiju Das 	};
852*c40739a6SBiju Das 
853*c40739a6SBiju Das 	my_cluster_type = rcar_pwrc_get_cluster();
854*c40739a6SBiju Das 
855*c40739a6SBiju Das 	rtn = 0;
856*c40739a6SBiju Das 	my_cpu = mpidr & ((uint64_t)(MPIDR_CPU_MASK));
857*c40739a6SBiju Das 	for (i = 0U; i < ((uint64_t)(PLATFORM_CLUSTER_COUNT)); i++) {
858*c40739a6SBiju Das 		cpu_count = rcar_pwrc_get_cpu_num(cluster_type[i]);
859*c40739a6SBiju Das 		reg_PSTR = registerPSTR[i];
860*c40739a6SBiju Das 		for (j = 0U; j < cpu_count; j++) {
861*c40739a6SBiju Das 			if ((my_cluster_type != cluster_type[i]) || (my_cpu != j)) {
862*c40739a6SBiju Das 				status = mmio_read_32(reg_PSTR) >> (j * 4U);
863*c40739a6SBiju Das 				if ((status & 0x00000003U) == 0U) {
864*c40739a6SBiju Das 					rtn--;
865*c40739a6SBiju Das 				}
866*c40739a6SBiju Das 			}
867*c40739a6SBiju Das 		}
868*c40739a6SBiju Das 	}
869*c40739a6SBiju Das 
870*c40739a6SBiju Das 	return rtn;
871*c40739a6SBiju Das }
872