1 // SPDX-License-Identifier: BSD-3-Clause 2 /* 3 * Copyright 2020-2021, 2023-2025 NXP 4 */ 5 #ifndef S32CC_CLK_REGS_H 6 #define S32CC_CLK_REGS_H 7 8 #include <lib/utils_def.h> 9 10 #define FXOSC_BASE_ADDR (0x40050000UL) 11 #define ARMPLL_BASE_ADDR (0x40038000UL) 12 #define PERIPHPLL_BASE_ADDR (0x4003C000UL) 13 #define ARM_DFS_BASE_ADDR (0x40054000UL) 14 #define CGM0_BASE_ADDR (0x40030000UL) 15 #define CGM1_BASE_ADDR (0x40034000UL) 16 #define DDRPLL_BASE_ADDR (0x40044000UL) 17 #define MC_ME_BASE_ADDR (0x40088000UL) 18 #define MC_RGM_BASE_ADDR (0x40078000UL) 19 #define RDC_BASE_ADDR (0x40080000UL) 20 #define MC_CGM5_BASE_ADDR (0x40068000UL) 21 22 /* FXOSC */ 23 #define FXOSC_CTRL(FXOSC) ((FXOSC) + 0x0UL) 24 #define FXOSC_CTRL_OSC_BYP BIT_32(31U) 25 #define FXOSC_CTRL_COMP_EN BIT_32(24U) 26 #define FXOSC_CTRL_EOCV_OFFSET 16U 27 #define FXOSC_CTRL_EOCV_MASK GENMASK_32(23U, FXOSC_CTRL_EOCV_OFFSET) 28 #define FXOSC_CTRL_EOCV(VAL) (FXOSC_CTRL_EOCV_MASK & \ 29 ((uint32_t)(VAL) << FXOSC_CTRL_EOCV_OFFSET)) 30 #define FXOSC_CTRL_GM_SEL_OFFSET 4U 31 #define FXOSC_CTRL_GM_SEL_MASK GENMASK_32(7U, FXOSC_CTRL_GM_SEL_OFFSET) 32 #define FXOSC_CTRL_GM_SEL(VAL) (FXOSC_CTRL_GM_SEL_MASK & \ 33 ((uint32_t)(VAL) << FXOSC_CTRL_GM_SEL_OFFSET)) 34 #define FXOSC_CTRL_OSCON BIT_32(0U) 35 36 #define FXOSC_STAT(FXOSC) ((FXOSC) + 0x4UL) 37 #define FXOSC_STAT_OSC_STAT BIT_32(31U) 38 39 /* PLL */ 40 #define PLLDIG_PLLCR(PLL) ((PLL) + 0x0UL) 41 #define PLLDIG_PLLCR_PLLPD BIT_32(31U) 42 43 #define PLLDIG_PLLSR(PLL) ((PLL) + 0x4UL) 44 #define PLLDIG_PLLSR_LOCK BIT_32(2U) 45 46 #define PLLDIG_PLLDV(PLL) ((PLL) + 0x8UL) 47 #define PLLDIG_PLLDV_RDIV_OFFSET 12U 48 #define PLLDIG_PLLDV_RDIV_MASK GENMASK_32(14U, PLLDIG_PLLDV_RDIV_OFFSET) 49 #define PLLDIG_PLLDV_RDIV_SET(VAL) (PLLDIG_PLLDV_RDIV_MASK & \ 50 ((VAL) << PLLDIG_PLLDV_RDIV_OFFSET)) 51 #define PLLDIG_PLLDV_RDIV(VAL) (((VAL) & PLLDIG_PLLDV_RDIV_MASK) >> \ 52 PLLDIG_PLLDV_RDIV_OFFSET) 53 #define PLLDIG_PLLDV_MFI_MASK GENMASK_32(7U, 0U) 54 #define PLLDIG_PLLDV_MFI(DIV) (PLLDIG_PLLDV_MFI_MASK & (DIV)) 55 56 #define PLLDIG_PLLFD(PLL) ((PLL) + 0x10UL) 57 #define PLLDIG_PLLFD_SMDEN BIT_32(30U) 58 #define PLLDIG_PLLFD_MFN_MASK GENMASK_32(14U, 0U) 59 #define PLLDIG_PLLFD_MFN_SET(VAL) (PLLDIG_PLLFD_MFN_MASK & (VAL)) 60 61 #define PLLDIG_PLLCLKMUX(PLL) ((PLL) + 0x20UL) 62 63 #define PLLDIG_PLLODIV(PLL, N) ((PLL) + 0x80UL + ((N) * 0x4UL)) 64 #define PLLDIG_PLLODIV_DE BIT_32(31U) 65 #define PLLDIG_PLLODIV_DIV_OFFSET 16U 66 #define PLLDIG_PLLODIV_DIV_MASK GENMASK_32(23U, PLLDIG_PLLODIV_DIV_OFFSET) 67 #define PLLDIG_PLLODIV_DIV(VAL) (((VAL) & PLLDIG_PLLODIV_DIV_MASK) >> \ 68 PLLDIG_PLLODIV_DIV_OFFSET) 69 #define PLLDIG_PLLODIV_DIV_SET(VAL) (PLLDIG_PLLODIV_DIV_MASK & ((VAL) << \ 70 PLLDIG_PLLODIV_DIV_OFFSET)) 71 72 /* MMC_CGM */ 73 #define CGM_MUXn_CSC(CGM_ADDR, MUX) ((CGM_ADDR) + 0x300UL + ((MUX) * 0x40UL)) 74 #define MC_CGM_MUXn_CSC_SELCTL_OFFSET 24U 75 #define MC_CGM_MUXn_CSC_SELCTL_MASK GENMASK_32(29U, MC_CGM_MUXn_CSC_SELCTL_OFFSET) 76 #define MC_CGM_MUXn_CSC_SELCTL(val) (MC_CGM_MUXn_CSC_SELCTL_MASK & ((val) \ 77 << MC_CGM_MUXn_CSC_SELCTL_OFFSET)) 78 #define MC_CGM_MUXn_CSC_CLK_SW BIT_32(2U) 79 #define MC_CGM_MUXn_CSC_SAFE_SW BIT_32(3U) 80 81 #define CGM_MUXn_CSS(CGM_ADDR, MUX) ((CGM_ADDR) + 0x304UL + ((MUX) * 0x40UL)) 82 #define MC_CGM_MUXn_CSS_SELSTAT_OFFSET 24U 83 #define MC_CGM_MUXn_CSS_SELSTAT_MASK GENMASK_32(29U, MC_CGM_MUXn_CSS_SELSTAT_OFFSET) 84 #define MC_CGM_MUXn_CSS_SELSTAT(css) ((MC_CGM_MUXn_CSS_SELSTAT_MASK & (css))\ 85 >> MC_CGM_MUXn_CSS_SELSTAT_OFFSET) 86 #define MC_CGM_MUXn_CSS_SWTRG(css) ((MC_CGM_MUXn_CSS_SWTRG_MASK & (css)) \ 87 >> MC_CGM_MUXn_CSS_SWTRG_OFFSET) 88 #define MC_CGM_MUXn_CSS_SWTRG_OFFSET 17U 89 #define MC_CGM_MUXn_CSS_SWTRG_MASK GENMASK_32(19U, MC_CGM_MUXn_CSS_SWTRG_OFFSET) 90 #define MC_CGM_MUXn_CSS_SWTRG_SUCCESS 0x1U 91 #define MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK 0x4U 92 #define MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE 0x5U 93 #define MC_CGM_MUXn_CSS_SWIP BIT_32(16U) 94 #define MC_CGM_MUXn_CSS_SAFE_SW BIT_32(3U) 95 96 /* DFS */ 97 #define DFS_PORTSR(DFS_ADDR) ((DFS_ADDR) + 0xCUL) 98 #define DFS_PORTOLSR(DFS_ADDR) ((DFS_ADDR) + 0x10UL) 99 #define DFS_PORTOLSR_LOL(N) (BIT_32(N) & GENMASK_32(5U, 0U)) 100 #define DFS_PORTRESET(DFS_ADDR) ((DFS_ADDR) + 0x14UL) 101 #define DFS_PORTRESET_MASK GENMASK_32(5U, 0U) 102 #define DFS_PORTRESET_SET(VAL) (((VAL) & DFS_PORTRESET_MASK)) 103 104 #define DFS_CTL(DFS_ADDR) ((DFS_ADDR) + 0x18UL) 105 #define DFS_CTL_RESET BIT_32(1U) 106 107 #define DFS_DVPORTn(DFS_ADDR, PORT) ((DFS_ADDR) + 0x1CUL + ((PORT) * 0x4UL)) 108 #define DFS_DVPORTn_MFI_MASK GENMASK_32(15U, 8U) 109 #define DFS_DVPORTn_MFI_SHIFT 8U 110 #define DFS_DVPORTn_MFN_MASK GENMASK_32(7U, 0U) 111 #define DFS_DVPORTn_MFN_SHIFT 0U 112 #define DFS_DVPORTn_MFI(MFI) (((MFI) & DFS_DVPORTn_MFI_MASK) >> DFS_DVPORTn_MFI_SHIFT) 113 #define DFS_DVPORTn_MFN(MFN) (((MFN) & DFS_DVPORTn_MFN_MASK) >> DFS_DVPORTn_MFN_SHIFT) 114 #define DFS_DVPORTn_MFI_SET(VAL) (((VAL) << DFS_DVPORTn_MFI_SHIFT) & DFS_DVPORTn_MFI_MASK) 115 #define DFS_DVPORTn_MFN_SET(VAL) (((VAL) << DFS_DVPORTn_MFN_SHIFT) & DFS_DVPORTn_MFN_MASK) 116 117 #endif /* S32CC_CLK_REGS_H */ 118