xref: /rk3399_ARM-atf/drivers/nxp/clk/s32cc/include/s32cc-clk-regs.h (revision b5101c452e3fefdf4fe13d944372e5ad5d2ea5c4)
18ab34357SGhennadi Procopciuc // SPDX-License-Identifier: BSD-3-Clause
28ab34357SGhennadi Procopciuc /*
38ab34357SGhennadi Procopciuc  * Copyright 2020-2021, 2023-2024 NXP
48ab34357SGhennadi Procopciuc  */
58ab34357SGhennadi Procopciuc #ifndef S32CC_CLK_REGS_H
68ab34357SGhennadi Procopciuc #define S32CC_CLK_REGS_H
78ab34357SGhennadi Procopciuc 
88ab34357SGhennadi Procopciuc #include <lib/utils_def.h>
98ab34357SGhennadi Procopciuc 
108ab34357SGhennadi Procopciuc #define FXOSC_BASE_ADDR			(0x40050000UL)
11*b5101c45SGhennadi Procopciuc #define ARMPLL_BASE_ADDR		(0x40038000UL)
128ab34357SGhennadi Procopciuc 
138ab34357SGhennadi Procopciuc /* FXOSC */
148ab34357SGhennadi Procopciuc #define FXOSC_CTRL(FXOSC)		((FXOSC) + 0x0UL)
158ab34357SGhennadi Procopciuc #define FXOSC_CTRL_OSC_BYP		BIT_32(31U)
168ab34357SGhennadi Procopciuc #define FXOSC_CTRL_COMP_EN		BIT_32(24U)
178ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV_OFFSET		16U
188ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV_MASK		GENMASK_32(23U, FXOSC_CTRL_EOCV_OFFSET)
198ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV(VAL)		(FXOSC_CTRL_EOCV_MASK & \
208ab34357SGhennadi Procopciuc 					 ((uint32_t)(VAL) << FXOSC_CTRL_EOCV_OFFSET))
218ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL_OFFSET	4U
228ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL_MASK		GENMASK_32(7U, FXOSC_CTRL_GM_SEL_OFFSET)
238ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL(VAL)		(FXOSC_CTRL_GM_SEL_MASK & \
248ab34357SGhennadi Procopciuc 					 ((uint32_t)(VAL) << FXOSC_CTRL_GM_SEL_OFFSET))
258ab34357SGhennadi Procopciuc #define FXOSC_CTRL_OSCON		BIT_32(0U)
268ab34357SGhennadi Procopciuc 
278ab34357SGhennadi Procopciuc #define FXOSC_STAT(FXOSC)		((FXOSC) + 0x4UL)
288ab34357SGhennadi Procopciuc #define FXOSC_STAT_OSC_STAT		BIT_32(31U)
298ab34357SGhennadi Procopciuc 
30*b5101c45SGhennadi Procopciuc /* PLL */
31*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCR(PLL)		((PLL) + 0x0UL)
32*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCR_PLLPD		BIT_32(31U)
33*b5101c45SGhennadi Procopciuc 
34*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLSR(PLL)		((PLL) + 0x4UL)
35*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLSR_LOCK		BIT_32(2U)
36*b5101c45SGhennadi Procopciuc 
37*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV(PLL)		((PLL) + 0x8UL)
38*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_OFFSET	12U
39*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_MASK		GENMASK_32(14U, PLLDIG_PLLDV_RDIV_OFFSET)
40*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_SET(VAL)	(PLLDIG_PLLDV_RDIV_MASK & \
41*b5101c45SGhennadi Procopciuc 					((VAL) << PLLDIG_PLLDV_RDIV_OFFSET))
42*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_MFI_MASK		GENMASK_32(7U, 0U)
43*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_MFI(DIV)		(PLLDIG_PLLDV_MFI_MASK & (DIV))
44*b5101c45SGhennadi Procopciuc 
45*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD(PLL)		((PLL) + 0x10UL)
46*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_SMDEN		BIT_32(30U)
47*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_MFN_MASK		GENMASK_32(14U, 0U)
48*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_MFN_SET(VAL)	(PLLDIG_PLLFD_MFN_MASK & (VAL))
49*b5101c45SGhennadi Procopciuc 
50*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCLKMUX(PLL)		((PLL) + 0x20UL)
51*b5101c45SGhennadi Procopciuc 
52*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV(PLL, N)		((PLL) + 0x80UL + ((N) * 0x4UL))
53*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DE		BIT_32(31U)
54*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_OFFSET	16U
55*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_MASK		GENMASK_32(23U, PLLDIG_PLLODIV_DIV_OFFSET)
56*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV(VAL)		(((VAL) & PLLDIG_PLLODIV_DIV_MASK) >> \
57*b5101c45SGhennadi Procopciuc 					 PLLDIG_PLLODIV_DIV_OFFSET)
58*b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_SET(VAL)	(PLLDIG_PLLODIV_DIV_MASK & ((VAL) << \
59*b5101c45SGhennadi Procopciuc 					 PLLDIG_PLLODIV_DIV_OFFSET))
60*b5101c45SGhennadi Procopciuc 
618ab34357SGhennadi Procopciuc #endif /* S32CC_CLK_REGS_H */
62