xref: /rk3399_ARM-atf/drivers/nxp/clk/s32cc/include/s32cc-clk-regs.h (revision 9dbca85ddf0c9a7c64e4207b74c25a09fd923aba)
18ab34357SGhennadi Procopciuc // SPDX-License-Identifier: BSD-3-Clause
28ab34357SGhennadi Procopciuc /*
38ab34357SGhennadi Procopciuc  * Copyright 2020-2021, 2023-2024 NXP
48ab34357SGhennadi Procopciuc  */
58ab34357SGhennadi Procopciuc #ifndef S32CC_CLK_REGS_H
68ab34357SGhennadi Procopciuc #define S32CC_CLK_REGS_H
78ab34357SGhennadi Procopciuc 
88ab34357SGhennadi Procopciuc #include <lib/utils_def.h>
98ab34357SGhennadi Procopciuc 
108ab34357SGhennadi Procopciuc #define FXOSC_BASE_ADDR			(0x40050000UL)
11b5101c45SGhennadi Procopciuc #define ARMPLL_BASE_ADDR		(0x40038000UL)
124cd04c50SGhennadi Procopciuc #define ARM_DFS_BASE_ADDR		(0x40054000UL)
13*9dbca85dSGhennadi Procopciuc #define CGM0_BASE_ADDR			(0x40030000UL)
147004f678SGhennadi Procopciuc #define CGM1_BASE_ADDR			(0x40034000UL)
158ab34357SGhennadi Procopciuc 
168ab34357SGhennadi Procopciuc /* FXOSC */
178ab34357SGhennadi Procopciuc #define FXOSC_CTRL(FXOSC)		((FXOSC) + 0x0UL)
188ab34357SGhennadi Procopciuc #define FXOSC_CTRL_OSC_BYP		BIT_32(31U)
198ab34357SGhennadi Procopciuc #define FXOSC_CTRL_COMP_EN		BIT_32(24U)
208ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV_OFFSET		16U
218ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV_MASK		GENMASK_32(23U, FXOSC_CTRL_EOCV_OFFSET)
228ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV(VAL)		(FXOSC_CTRL_EOCV_MASK & \
238ab34357SGhennadi Procopciuc 					 ((uint32_t)(VAL) << FXOSC_CTRL_EOCV_OFFSET))
248ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL_OFFSET	4U
258ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL_MASK		GENMASK_32(7U, FXOSC_CTRL_GM_SEL_OFFSET)
268ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL(VAL)		(FXOSC_CTRL_GM_SEL_MASK & \
278ab34357SGhennadi Procopciuc 					 ((uint32_t)(VAL) << FXOSC_CTRL_GM_SEL_OFFSET))
288ab34357SGhennadi Procopciuc #define FXOSC_CTRL_OSCON		BIT_32(0U)
298ab34357SGhennadi Procopciuc 
308ab34357SGhennadi Procopciuc #define FXOSC_STAT(FXOSC)		((FXOSC) + 0x4UL)
318ab34357SGhennadi Procopciuc #define FXOSC_STAT_OSC_STAT		BIT_32(31U)
328ab34357SGhennadi Procopciuc 
33b5101c45SGhennadi Procopciuc /* PLL */
34b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCR(PLL)		((PLL) + 0x0UL)
35b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCR_PLLPD		BIT_32(31U)
36b5101c45SGhennadi Procopciuc 
37b5101c45SGhennadi Procopciuc #define PLLDIG_PLLSR(PLL)		((PLL) + 0x4UL)
38b5101c45SGhennadi Procopciuc #define PLLDIG_PLLSR_LOCK		BIT_32(2U)
39b5101c45SGhennadi Procopciuc 
40b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV(PLL)		((PLL) + 0x8UL)
41b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_OFFSET	12U
42b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_MASK		GENMASK_32(14U, PLLDIG_PLLDV_RDIV_OFFSET)
43b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_SET(VAL)	(PLLDIG_PLLDV_RDIV_MASK & \
44b5101c45SGhennadi Procopciuc 					((VAL) << PLLDIG_PLLDV_RDIV_OFFSET))
45b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_MFI_MASK		GENMASK_32(7U, 0U)
46b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_MFI(DIV)		(PLLDIG_PLLDV_MFI_MASK & (DIV))
47b5101c45SGhennadi Procopciuc 
48b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD(PLL)		((PLL) + 0x10UL)
49b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_SMDEN		BIT_32(30U)
50b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_MFN_MASK		GENMASK_32(14U, 0U)
51b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_MFN_SET(VAL)	(PLLDIG_PLLFD_MFN_MASK & (VAL))
52b5101c45SGhennadi Procopciuc 
53b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCLKMUX(PLL)		((PLL) + 0x20UL)
54b5101c45SGhennadi Procopciuc 
55b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV(PLL, N)		((PLL) + 0x80UL + ((N) * 0x4UL))
56b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DE		BIT_32(31U)
57b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_OFFSET	16U
58b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_MASK		GENMASK_32(23U, PLLDIG_PLLODIV_DIV_OFFSET)
59b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV(VAL)		(((VAL) & PLLDIG_PLLODIV_DIV_MASK) >> \
60b5101c45SGhennadi Procopciuc 					 PLLDIG_PLLODIV_DIV_OFFSET)
61b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_SET(VAL)	(PLLDIG_PLLODIV_DIV_MASK & ((VAL) << \
62b5101c45SGhennadi Procopciuc 					 PLLDIG_PLLODIV_DIV_OFFSET))
63b5101c45SGhennadi Procopciuc 
647004f678SGhennadi Procopciuc /* MMC_CGM */
657004f678SGhennadi Procopciuc #define CGM_MUXn_CSC(CGM_ADDR, MUX)	((CGM_ADDR) + 0x300UL + ((MUX) * 0x40UL))
667004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SELCTL_OFFSET	24U
677004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SELCTL_MASK	GENMASK_32(29U, MC_CGM_MUXn_CSC_SELCTL_OFFSET)
687004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SELCTL(val)	(MC_CGM_MUXn_CSC_SELCTL_MASK & ((val) \
697004f678SGhennadi Procopciuc 					 << MC_CGM_MUXn_CSC_SELCTL_OFFSET))
707004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_CLK_SW		BIT_32(2U)
717004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SAFE_SW		BIT_32(3U)
727004f678SGhennadi Procopciuc 
737004f678SGhennadi Procopciuc #define CGM_MUXn_CSS(CGM_ADDR, MUX)	((CGM_ADDR) + 0x304UL + ((MUX) * 0x40UL))
747004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SELSTAT_OFFSET	24U
757004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SELSTAT_MASK	GENMASK_32(29U, MC_CGM_MUXn_CSS_SELSTAT_OFFSET)
767004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SELSTAT(css)	((MC_CGM_MUXn_CSS_SELSTAT_MASK & (css))\
777004f678SGhennadi Procopciuc 					 >> MC_CGM_MUXn_CSS_SELSTAT_OFFSET)
787004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG(css)	((MC_CGM_MUXn_CSS_SWTRG_MASK & (css)) \
797004f678SGhennadi Procopciuc 					 >> MC_CGM_MUXn_CSS_SWTRG_OFFSET)
807004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_OFFSET	17U
817004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_MASK	GENMASK_32(19U, MC_CGM_MUXn_CSS_SWTRG_OFFSET)
827004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_SUCCESS	0x1U
837004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK	0x4U
847004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE	0x5U
857004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWIP		BIT_32(16U)
867004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SAFE_SW		BIT_32(3U)
877004f678SGhennadi Procopciuc 
884cd04c50SGhennadi Procopciuc /* DFS */
894cd04c50SGhennadi Procopciuc #define DFS_PORTSR(DFS_ADDR)		((DFS_ADDR) + 0xCUL)
904cd04c50SGhennadi Procopciuc #define DFS_PORTOLSR(DFS_ADDR)		((DFS_ADDR) + 0x10UL)
914cd04c50SGhennadi Procopciuc #define DFS_PORTOLSR_LOL(N)		(BIT_32(N) & GENMASK_32(5U, 0U))
924cd04c50SGhennadi Procopciuc #define DFS_PORTRESET(DFS_ADDR)		((DFS_ADDR) + 0x14UL)
934cd04c50SGhennadi Procopciuc #define DFS_PORTRESET_MASK		GENMASK_32(5U, 0U)
944cd04c50SGhennadi Procopciuc #define DFS_PORTRESET_SET(VAL)		(((VAL) & DFS_PORTRESET_MASK))
954cd04c50SGhennadi Procopciuc 
964cd04c50SGhennadi Procopciuc #define DFS_CTL(DFS_ADDR)		((DFS_ADDR) + 0x18UL)
974cd04c50SGhennadi Procopciuc #define DFS_CTL_RESET			BIT_32(1U)
984cd04c50SGhennadi Procopciuc 
994cd04c50SGhennadi Procopciuc #define DFS_DVPORTn(DFS_ADDR, PORT)	((DFS_ADDR) + 0x1CUL + ((PORT) * 0x4UL))
1004cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFI_MASK		GENMASK_32(15U, 8U)
1014cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFI_SHIFT		8U
1024cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFN_MASK		GENMASK_32(7U, 0U)
1034cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFN_SHIFT		0U
1044cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFI(MFI)		(((MFI) & DFS_DVPORTn_MFI_MASK) >> DFS_DVPORTn_MFI_SHIFT)
1054cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFN(MFN)		(((MFN) & DFS_DVPORTn_MFN_MASK) >> DFS_DVPORTn_MFN_SHIFT)
1064cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFI_SET(VAL)	(((VAL) << DFS_DVPORTn_MFI_SHIFT) & DFS_DVPORTn_MFI_MASK)
1074cd04c50SGhennadi Procopciuc #define DFS_DVPORTn_MFN_SET(VAL)	(((VAL) << DFS_DVPORTn_MFN_SHIFT) & DFS_DVPORTn_MFN_MASK)
1084cd04c50SGhennadi Procopciuc 
1098ab34357SGhennadi Procopciuc #endif /* S32CC_CLK_REGS_H */
110