xref: /rk3399_ARM-atf/drivers/nxp/clk/s32cc/include/s32cc-clk-regs.h (revision 7004f6782e0c9c7c5875b294af049cd022695cbb)
18ab34357SGhennadi Procopciuc // SPDX-License-Identifier: BSD-3-Clause
28ab34357SGhennadi Procopciuc /*
38ab34357SGhennadi Procopciuc  * Copyright 2020-2021, 2023-2024 NXP
48ab34357SGhennadi Procopciuc  */
58ab34357SGhennadi Procopciuc #ifndef S32CC_CLK_REGS_H
68ab34357SGhennadi Procopciuc #define S32CC_CLK_REGS_H
78ab34357SGhennadi Procopciuc 
88ab34357SGhennadi Procopciuc #include <lib/utils_def.h>
98ab34357SGhennadi Procopciuc 
108ab34357SGhennadi Procopciuc #define FXOSC_BASE_ADDR			(0x40050000UL)
11b5101c45SGhennadi Procopciuc #define ARMPLL_BASE_ADDR		(0x40038000UL)
12*7004f678SGhennadi Procopciuc #define CGM1_BASE_ADDR			(0x40034000UL)
138ab34357SGhennadi Procopciuc 
148ab34357SGhennadi Procopciuc /* FXOSC */
158ab34357SGhennadi Procopciuc #define FXOSC_CTRL(FXOSC)		((FXOSC) + 0x0UL)
168ab34357SGhennadi Procopciuc #define FXOSC_CTRL_OSC_BYP		BIT_32(31U)
178ab34357SGhennadi Procopciuc #define FXOSC_CTRL_COMP_EN		BIT_32(24U)
188ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV_OFFSET		16U
198ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV_MASK		GENMASK_32(23U, FXOSC_CTRL_EOCV_OFFSET)
208ab34357SGhennadi Procopciuc #define FXOSC_CTRL_EOCV(VAL)		(FXOSC_CTRL_EOCV_MASK & \
218ab34357SGhennadi Procopciuc 					 ((uint32_t)(VAL) << FXOSC_CTRL_EOCV_OFFSET))
228ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL_OFFSET	4U
238ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL_MASK		GENMASK_32(7U, FXOSC_CTRL_GM_SEL_OFFSET)
248ab34357SGhennadi Procopciuc #define FXOSC_CTRL_GM_SEL(VAL)		(FXOSC_CTRL_GM_SEL_MASK & \
258ab34357SGhennadi Procopciuc 					 ((uint32_t)(VAL) << FXOSC_CTRL_GM_SEL_OFFSET))
268ab34357SGhennadi Procopciuc #define FXOSC_CTRL_OSCON		BIT_32(0U)
278ab34357SGhennadi Procopciuc 
288ab34357SGhennadi Procopciuc #define FXOSC_STAT(FXOSC)		((FXOSC) + 0x4UL)
298ab34357SGhennadi Procopciuc #define FXOSC_STAT_OSC_STAT		BIT_32(31U)
308ab34357SGhennadi Procopciuc 
31b5101c45SGhennadi Procopciuc /* PLL */
32b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCR(PLL)		((PLL) + 0x0UL)
33b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCR_PLLPD		BIT_32(31U)
34b5101c45SGhennadi Procopciuc 
35b5101c45SGhennadi Procopciuc #define PLLDIG_PLLSR(PLL)		((PLL) + 0x4UL)
36b5101c45SGhennadi Procopciuc #define PLLDIG_PLLSR_LOCK		BIT_32(2U)
37b5101c45SGhennadi Procopciuc 
38b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV(PLL)		((PLL) + 0x8UL)
39b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_OFFSET	12U
40b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_MASK		GENMASK_32(14U, PLLDIG_PLLDV_RDIV_OFFSET)
41b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_RDIV_SET(VAL)	(PLLDIG_PLLDV_RDIV_MASK & \
42b5101c45SGhennadi Procopciuc 					((VAL) << PLLDIG_PLLDV_RDIV_OFFSET))
43b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_MFI_MASK		GENMASK_32(7U, 0U)
44b5101c45SGhennadi Procopciuc #define PLLDIG_PLLDV_MFI(DIV)		(PLLDIG_PLLDV_MFI_MASK & (DIV))
45b5101c45SGhennadi Procopciuc 
46b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD(PLL)		((PLL) + 0x10UL)
47b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_SMDEN		BIT_32(30U)
48b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_MFN_MASK		GENMASK_32(14U, 0U)
49b5101c45SGhennadi Procopciuc #define PLLDIG_PLLFD_MFN_SET(VAL)	(PLLDIG_PLLFD_MFN_MASK & (VAL))
50b5101c45SGhennadi Procopciuc 
51b5101c45SGhennadi Procopciuc #define PLLDIG_PLLCLKMUX(PLL)		((PLL) + 0x20UL)
52b5101c45SGhennadi Procopciuc 
53b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV(PLL, N)		((PLL) + 0x80UL + ((N) * 0x4UL))
54b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DE		BIT_32(31U)
55b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_OFFSET	16U
56b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_MASK		GENMASK_32(23U, PLLDIG_PLLODIV_DIV_OFFSET)
57b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV(VAL)		(((VAL) & PLLDIG_PLLODIV_DIV_MASK) >> \
58b5101c45SGhennadi Procopciuc 					 PLLDIG_PLLODIV_DIV_OFFSET)
59b5101c45SGhennadi Procopciuc #define PLLDIG_PLLODIV_DIV_SET(VAL)	(PLLDIG_PLLODIV_DIV_MASK & ((VAL) << \
60b5101c45SGhennadi Procopciuc 					 PLLDIG_PLLODIV_DIV_OFFSET))
61b5101c45SGhennadi Procopciuc 
62*7004f678SGhennadi Procopciuc /* MMC_CGM */
63*7004f678SGhennadi Procopciuc #define CGM_MUXn_CSC(CGM_ADDR, MUX)	((CGM_ADDR) + 0x300UL + ((MUX) * 0x40UL))
64*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SELCTL_OFFSET	24U
65*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SELCTL_MASK	GENMASK_32(29U, MC_CGM_MUXn_CSC_SELCTL_OFFSET)
66*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SELCTL(val)	(MC_CGM_MUXn_CSC_SELCTL_MASK & ((val) \
67*7004f678SGhennadi Procopciuc 					 << MC_CGM_MUXn_CSC_SELCTL_OFFSET))
68*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_CLK_SW		BIT_32(2U)
69*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSC_SAFE_SW		BIT_32(3U)
70*7004f678SGhennadi Procopciuc 
71*7004f678SGhennadi Procopciuc #define CGM_MUXn_CSS(CGM_ADDR, MUX)	((CGM_ADDR) + 0x304UL + ((MUX) * 0x40UL))
72*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SELSTAT_OFFSET	24U
73*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SELSTAT_MASK	GENMASK_32(29U, MC_CGM_MUXn_CSS_SELSTAT_OFFSET)
74*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SELSTAT(css)	((MC_CGM_MUXn_CSS_SELSTAT_MASK & (css))\
75*7004f678SGhennadi Procopciuc 					 >> MC_CGM_MUXn_CSS_SELSTAT_OFFSET)
76*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG(css)	((MC_CGM_MUXn_CSS_SWTRG_MASK & (css)) \
77*7004f678SGhennadi Procopciuc 					 >> MC_CGM_MUXn_CSS_SWTRG_OFFSET)
78*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_OFFSET	17U
79*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_MASK	GENMASK_32(19U, MC_CGM_MUXn_CSS_SWTRG_OFFSET)
80*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_SUCCESS	0x1U
81*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK	0x4U
82*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE	0x5U
83*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SWIP		BIT_32(16U)
84*7004f678SGhennadi Procopciuc #define MC_CGM_MUXn_CSS_SAFE_SW		BIT_32(3U)
85*7004f678SGhennadi Procopciuc 
868ab34357SGhennadi Procopciuc #endif /* S32CC_CLK_REGS_H */
87