xref: /rk3399_ARM-atf/drivers/marvell/mochi/apn806_setup.c (revision 11e6ed094d742d66f2b37ea2c44faf903cbca945)
1031542fcSKonstantin Porotchkin /*
2031542fcSKonstantin Porotchkin  * Copyright (C) 2018 Marvell International Ltd.
3031542fcSKonstantin Porotchkin  *
4031542fcSKonstantin Porotchkin  * SPDX-License-Identifier:     BSD-3-Clause
5031542fcSKonstantin Porotchkin  * https://spdx.org/licenses
6031542fcSKonstantin Porotchkin  */
7031542fcSKonstantin Porotchkin 
8031542fcSKonstantin Porotchkin /* AP806 Marvell SoC driver */
9031542fcSKonstantin Porotchkin 
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/marvell/ccu.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/marvell/cache_llc.h>
1309d40e0eSAntonio Nino Diaz #include <drivers/marvell/io_win.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/marvell/mci.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/marvell/mochi/ap_setup.h>
1609d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1709d40e0eSAntonio Nino Diaz 
18031542fcSKonstantin Porotchkin #include <mvebu_def.h>
19031542fcSKonstantin Porotchkin 
20031542fcSKonstantin Porotchkin #define SMMU_sACR				(MVEBU_SMMU_BASE + 0x10)
21031542fcSKonstantin Porotchkin #define SMMU_sACR_PG_64K			(1 << 16)
22031542fcSKonstantin Porotchkin 
23031542fcSKonstantin Porotchkin #define CCU_GSPMU_CR				(MVEBU_CCU_BASE(MVEBU_AP0) + \
24031542fcSKonstantin Porotchkin 							0x3F0)
25031542fcSKonstantin Porotchkin #define GSPMU_CPU_CONTROL			(0x1 << 0)
26031542fcSKonstantin Porotchkin 
27031542fcSKonstantin Porotchkin #define CCU_HTC_CR				(MVEBU_CCU_BASE(MVEBU_AP0) + \
28031542fcSKonstantin Porotchkin 							0x200)
29031542fcSKonstantin Porotchkin #define CCU_SET_POC_OFFSET			5
30031542fcSKonstantin Porotchkin 
31031542fcSKonstantin Porotchkin #define DSS_CR0					(MVEBU_RFU_BASE + 0x100)
32031542fcSKonstantin Porotchkin #define DVM_48BIT_VA_ENABLE			(1 << 21)
33031542fcSKonstantin Porotchkin 
34031542fcSKonstantin Porotchkin /* Secure MoChi incoming access */
35031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_REG			(MVEBU_RFU_BASE + 0x4738)
36031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB0_EN		(1)
37031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB1_EN		(1 << 3)
38031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB2_EN		(1 << 6)
39031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_PIDI_EN		(1 << 9)
40031542fcSKonstantin Porotchkin #define SEC_IN_ACCESS_ENA_ALL_MASTERS		(SEC_MOCHI_IN_ACC_IHB0_EN | \
41031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_IHB1_EN | \
42031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_IHB2_EN | \
43031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_PIDI_EN)
44*11e6ed09SKonstantin Porotchkin #define MOCHI_IN_ACC_LEVEL_FORCE_NONSEC		(0)
45*11e6ed09SKonstantin Porotchkin #define MOCHI_IN_ACC_LEVEL_FORCE_SEC		(1)
46*11e6ed09SKonstantin Porotchkin #define MOCHI_IN_ACC_LEVEL_LEAVE_ORIG		(2)
47*11e6ed09SKonstantin Porotchkin #define MOCHI_IN_ACC_LEVEL_MASK_ALL		(3)
48*11e6ed09SKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB0_LEVEL(l)		((l) << 1)
49*11e6ed09SKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB1_LEVEL(l)		((l) << 4)
50*11e6ed09SKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_PIDI_LEVEL(l)		((l) << 10)
51*11e6ed09SKonstantin Porotchkin 
52031542fcSKonstantin Porotchkin 
53031542fcSKonstantin Porotchkin /* SYSRST_OUTn Config definitions */
54031542fcSKonstantin Porotchkin #define MVEBU_SYSRST_OUT_CONFIG_REG		(MVEBU_MISC_SOC_BASE + 0x4)
55031542fcSKonstantin Porotchkin #define WD_MASK_SYS_RST_OUT			(1 << 2)
56031542fcSKonstantin Porotchkin 
57031542fcSKonstantin Porotchkin /* Generic Timer System Controller */
58031542fcSKonstantin Porotchkin #define MVEBU_MSS_GTCR_REG			(MVEBU_REGS_BASE + 0x581000)
59031542fcSKonstantin Porotchkin #define MVEBU_MSS_GTCR_ENABLE_BIT		0x1
60031542fcSKonstantin Porotchkin 
61031542fcSKonstantin Porotchkin /*
62031542fcSKonstantin Porotchkin  * AXI Configuration.
63031542fcSKonstantin Porotchkin  */
64031542fcSKonstantin Porotchkin 
65031542fcSKonstantin Porotchkin /* Used for Units of AP-806 (e.g. SDIO and etc) */
66031542fcSKonstantin Porotchkin #define MVEBU_AXI_ATTR_BASE			(MVEBU_REGS_BASE + 0x6F4580)
67031542fcSKonstantin Porotchkin #define MVEBU_AXI_ATTR_REG(index)		(MVEBU_AXI_ATTR_BASE + \
68031542fcSKonstantin Porotchkin 							0x4 * index)
69031542fcSKonstantin Porotchkin 
70031542fcSKonstantin Porotchkin enum axi_attr {
71031542fcSKonstantin Porotchkin 	AXI_SDIO_ATTR = 0,
72031542fcSKonstantin Porotchkin 	AXI_DFX_ATTR,
73031542fcSKonstantin Porotchkin 	AXI_MAX_ATTR,
74031542fcSKonstantin Porotchkin };
75031542fcSKonstantin Porotchkin 
76031542fcSKonstantin Porotchkin static void apn_sec_masters_access_en(uint32_t enable)
77031542fcSKonstantin Porotchkin {
78031542fcSKonstantin Porotchkin 	/* Open/Close incoming access for all masters.
79031542fcSKonstantin Porotchkin 	 * The access is disabled in trusted boot mode
80031542fcSKonstantin Porotchkin 	 * Could only be done in EL3
81031542fcSKonstantin Porotchkin 	 */
82*11e6ed09SKonstantin Porotchkin 	if (enable != 0) {
83*11e6ed09SKonstantin Porotchkin 		mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 0x0U, /* no clear */
84031542fcSKonstantin Porotchkin 			      SEC_IN_ACCESS_ENA_ALL_MASTERS);
85*11e6ed09SKonstantin Porotchkin #if LLC_SRAM
86*11e6ed09SKonstantin Porotchkin 		/* Do not change access security level
87*11e6ed09SKonstantin Porotchkin 		 * for PIDI masters
88*11e6ed09SKonstantin Porotchkin 		 */
89*11e6ed09SKonstantin Porotchkin 		mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG,
90*11e6ed09SKonstantin Porotchkin 				   SEC_MOCHI_IN_ACC_PIDI_LEVEL(
91*11e6ed09SKonstantin Porotchkin 					  MOCHI_IN_ACC_LEVEL_MASK_ALL),
92*11e6ed09SKonstantin Porotchkin 				   SEC_MOCHI_IN_ACC_PIDI_LEVEL(
93*11e6ed09SKonstantin Porotchkin 					  MOCHI_IN_ACC_LEVEL_LEAVE_ORIG));
94*11e6ed09SKonstantin Porotchkin #endif
95*11e6ed09SKonstantin Porotchkin 	} else {
96*11e6ed09SKonstantin Porotchkin 		mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG,
97*11e6ed09SKonstantin Porotchkin 				   SEC_IN_ACCESS_ENA_ALL_MASTERS,
98*11e6ed09SKonstantin Porotchkin 				   0x0U /* no set */);
99*11e6ed09SKonstantin Porotchkin #if LLC_SRAM
100*11e6ed09SKonstantin Porotchkin 		/* Return PIDI access level to the default */
101*11e6ed09SKonstantin Porotchkin 		mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG,
102*11e6ed09SKonstantin Porotchkin 				   SEC_MOCHI_IN_ACC_PIDI_LEVEL(
103*11e6ed09SKonstantin Porotchkin 					  MOCHI_IN_ACC_LEVEL_MASK_ALL),
104*11e6ed09SKonstantin Porotchkin 				   SEC_MOCHI_IN_ACC_PIDI_LEVEL(
105*11e6ed09SKonstantin Porotchkin 					  MOCHI_IN_ACC_LEVEL_FORCE_NONSEC));
106*11e6ed09SKonstantin Porotchkin #endif
107*11e6ed09SKonstantin Porotchkin 	}
108031542fcSKonstantin Porotchkin }
109031542fcSKonstantin Porotchkin 
110031542fcSKonstantin Porotchkin static void setup_smmu(void)
111031542fcSKonstantin Porotchkin {
112031542fcSKonstantin Porotchkin 	uint32_t reg;
113031542fcSKonstantin Porotchkin 
114031542fcSKonstantin Porotchkin 	/* Set the SMMU page size to 64 KB */
115031542fcSKonstantin Porotchkin 	reg = mmio_read_32(SMMU_sACR);
116031542fcSKonstantin Porotchkin 	reg |= SMMU_sACR_PG_64K;
117031542fcSKonstantin Porotchkin 	mmio_write_32(SMMU_sACR, reg);
118031542fcSKonstantin Porotchkin }
119031542fcSKonstantin Porotchkin 
120031542fcSKonstantin Porotchkin static void init_aurora2(void)
121031542fcSKonstantin Porotchkin {
122031542fcSKonstantin Porotchkin 	uint32_t reg;
123031542fcSKonstantin Porotchkin 
124031542fcSKonstantin Porotchkin 	/* Enable GSPMU control by CPU */
125031542fcSKonstantin Porotchkin 	reg = mmio_read_32(CCU_GSPMU_CR);
126031542fcSKonstantin Porotchkin 	reg |= GSPMU_CPU_CONTROL;
127031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_GSPMU_CR, reg);
128031542fcSKonstantin Porotchkin 
129031542fcSKonstantin Porotchkin #if LLC_ENABLE
130031542fcSKonstantin Porotchkin 	/* Enable LLC for AP806 in exclusive mode */
131031542fcSKonstantin Porotchkin 	llc_enable(0, 1);
132031542fcSKonstantin Porotchkin 
133031542fcSKonstantin Porotchkin 	/* Set point of coherency to DDR.
134031542fcSKonstantin Porotchkin 	 * This is required by units which have
135031542fcSKonstantin Porotchkin 	 * SW cache coherency
136031542fcSKonstantin Porotchkin 	 */
137031542fcSKonstantin Porotchkin 	reg = mmio_read_32(CCU_HTC_CR);
138031542fcSKonstantin Porotchkin 	reg |= (0x1 << CCU_SET_POC_OFFSET);
139031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_HTC_CR, reg);
140031542fcSKonstantin Porotchkin #endif /* LLC_ENABLE */
141031542fcSKonstantin Porotchkin 
1425e4c97d0SStefan Chulski 	errata_wa_init();
143031542fcSKonstantin Porotchkin }
144031542fcSKonstantin Porotchkin 
145031542fcSKonstantin Porotchkin 
146031542fcSKonstantin Porotchkin /* MCIx indirect access register are based by default at 0xf4000000/0xf6000000
147031542fcSKonstantin Porotchkin  * to avoid conflict of internal registers of units connected via MCIx, which
148031542fcSKonstantin Porotchkin  * can be based on the same address (i.e CP1 base is also 0xf4000000),
149031542fcSKonstantin Porotchkin  * the following routines remaps the MCIx indirect bases to another domain
150031542fcSKonstantin Porotchkin  */
151031542fcSKonstantin Porotchkin static void mci_remap_indirect_access_base(void)
152031542fcSKonstantin Porotchkin {
153031542fcSKonstantin Porotchkin 	uint32_t mci;
154031542fcSKonstantin Porotchkin 
155031542fcSKonstantin Porotchkin 	for (mci = 0; mci < MCI_MAX_UNIT_ID; mci++)
156031542fcSKonstantin Porotchkin 		mmio_write_32(MCIX4_REG_START_ADDRESS_REG(mci),
157031542fcSKonstantin Porotchkin 			      MVEBU_MCI_REG_BASE_REMAP(mci) >>
158031542fcSKonstantin Porotchkin 			      MCI_REMAP_OFF_SHIFT);
159031542fcSKonstantin Porotchkin }
160031542fcSKonstantin Porotchkin 
161031542fcSKonstantin Porotchkin static void apn806_axi_attr_init(void)
162031542fcSKonstantin Porotchkin {
163031542fcSKonstantin Porotchkin 	uint32_t index, data;
164031542fcSKonstantin Porotchkin 
165031542fcSKonstantin Porotchkin 	/* Initialize AXI attributes for APN806 */
166031542fcSKonstantin Porotchkin 
167031542fcSKonstantin Porotchkin 	/* Go over the AXI attributes and set Ax-Cache and Ax-Domain */
168031542fcSKonstantin Porotchkin 	for (index = 0; index < AXI_MAX_ATTR; index++) {
169031542fcSKonstantin Porotchkin 		switch (index) {
170031542fcSKonstantin Porotchkin 		/* DFX works with no coherent only -
171031542fcSKonstantin Porotchkin 		 * there's no option to configure the Ax-Cache and Ax-Domain
172031542fcSKonstantin Porotchkin 		 */
173031542fcSKonstantin Porotchkin 		case AXI_DFX_ATTR:
174031542fcSKonstantin Porotchkin 			continue;
175031542fcSKonstantin Porotchkin 		default:
176031542fcSKonstantin Porotchkin 			/* Set Ax-Cache as cacheable, no allocate, modifiable,
177031542fcSKonstantin Porotchkin 			 * bufferable
178031542fcSKonstantin Porotchkin 			 * The values are different because Read & Write
179031542fcSKonstantin Porotchkin 			 * definition is different in Ax-Cache
180031542fcSKonstantin Porotchkin 			 */
181031542fcSKonstantin Porotchkin 			data = mmio_read_32(MVEBU_AXI_ATTR_REG(index));
182031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK;
183031542fcSKonstantin Porotchkin 			data |= (CACHE_ATTR_WRITE_ALLOC |
184031542fcSKonstantin Porotchkin 				 CACHE_ATTR_CACHEABLE   |
185031542fcSKonstantin Porotchkin 				 CACHE_ATTR_BUFFERABLE) <<
186031542fcSKonstantin Porotchkin 				 MVEBU_AXI_ATTR_ARCACHE_OFFSET;
187031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK;
188031542fcSKonstantin Porotchkin 			data |= (CACHE_ATTR_READ_ALLOC |
189031542fcSKonstantin Porotchkin 				 CACHE_ATTR_CACHEABLE  |
190031542fcSKonstantin Porotchkin 				 CACHE_ATTR_BUFFERABLE) <<
191031542fcSKonstantin Porotchkin 				 MVEBU_AXI_ATTR_AWCACHE_OFFSET;
192031542fcSKonstantin Porotchkin 			/* Set Ax-Domain as Outer domain */
193031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK;
194031542fcSKonstantin Porotchkin 			data |= DOMAIN_OUTER_SHAREABLE <<
195031542fcSKonstantin Porotchkin 				MVEBU_AXI_ATTR_ARDOMAIN_OFFSET;
196031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK;
197031542fcSKonstantin Porotchkin 			data |= DOMAIN_OUTER_SHAREABLE <<
198031542fcSKonstantin Porotchkin 				MVEBU_AXI_ATTR_AWDOMAIN_OFFSET;
199031542fcSKonstantin Porotchkin 			mmio_write_32(MVEBU_AXI_ATTR_REG(index), data);
200031542fcSKonstantin Porotchkin 		}
201031542fcSKonstantin Porotchkin 	}
202031542fcSKonstantin Porotchkin }
203031542fcSKonstantin Porotchkin 
204031542fcSKonstantin Porotchkin static void dss_setup(void)
205031542fcSKonstantin Porotchkin {
206031542fcSKonstantin Porotchkin 	/* Enable 48-bit VA */
207031542fcSKonstantin Porotchkin 	mmio_setbits_32(DSS_CR0, DVM_48BIT_VA_ENABLE);
208031542fcSKonstantin Porotchkin }
209031542fcSKonstantin Porotchkin 
210031542fcSKonstantin Porotchkin void misc_soc_configurations(void)
211031542fcSKonstantin Porotchkin {
212031542fcSKonstantin Porotchkin 	uint32_t reg;
213031542fcSKonstantin Porotchkin 
214031542fcSKonstantin Porotchkin 	/* Un-mask Watchdog reset from influencing the SYSRST_OUTn.
215031542fcSKonstantin Porotchkin 	 * Otherwise, upon WD timeout, the WD reset signal won't trigger reset
216031542fcSKonstantin Porotchkin 	 */
217031542fcSKonstantin Porotchkin 	reg = mmio_read_32(MVEBU_SYSRST_OUT_CONFIG_REG);
218031542fcSKonstantin Porotchkin 	reg &= ~(WD_MASK_SYS_RST_OUT);
219031542fcSKonstantin Porotchkin 	mmio_write_32(MVEBU_SYSRST_OUT_CONFIG_REG, reg);
220031542fcSKonstantin Porotchkin }
221031542fcSKonstantin Porotchkin 
222031542fcSKonstantin Porotchkin void ap_init(void)
223031542fcSKonstantin Porotchkin {
224031542fcSKonstantin Porotchkin 	/* Setup Aurora2. */
225031542fcSKonstantin Porotchkin 	init_aurora2();
226031542fcSKonstantin Porotchkin 
227031542fcSKonstantin Porotchkin 	/* configure MCI mapping */
228031542fcSKonstantin Porotchkin 	mci_remap_indirect_access_base();
229031542fcSKonstantin Porotchkin 
230031542fcSKonstantin Porotchkin 	/* configure IO_WIN windows */
231031542fcSKonstantin Porotchkin 	init_io_win(MVEBU_AP0);
232031542fcSKonstantin Porotchkin 
233031542fcSKonstantin Porotchkin 	/* configure CCU windows */
234031542fcSKonstantin Porotchkin 	init_ccu(MVEBU_AP0);
235031542fcSKonstantin Porotchkin 
236031542fcSKonstantin Porotchkin 	/* configure DSS */
237031542fcSKonstantin Porotchkin 	dss_setup();
238031542fcSKonstantin Porotchkin 
239031542fcSKonstantin Porotchkin 	/* configure the SMMU */
240031542fcSKonstantin Porotchkin 	setup_smmu();
241031542fcSKonstantin Porotchkin 
242031542fcSKonstantin Porotchkin 	/* Open APN incoming access for all masters */
243031542fcSKonstantin Porotchkin 	apn_sec_masters_access_en(1);
244031542fcSKonstantin Porotchkin 
245031542fcSKonstantin Porotchkin 	/* configure axi for APN*/
246031542fcSKonstantin Porotchkin 	apn806_axi_attr_init();
247031542fcSKonstantin Porotchkin 
248031542fcSKonstantin Porotchkin 	/* misc configuration of the SoC */
249031542fcSKonstantin Porotchkin 	misc_soc_configurations();
250031542fcSKonstantin Porotchkin }
251031542fcSKonstantin Porotchkin 
252031542fcSKonstantin Porotchkin void ap_ble_init(void)
253031542fcSKonstantin Porotchkin {
254031542fcSKonstantin Porotchkin }
255031542fcSKonstantin Porotchkin 
256031542fcSKonstantin Porotchkin int ap_get_count(void)
257031542fcSKonstantin Porotchkin {
258031542fcSKonstantin Porotchkin 	return 1;
259031542fcSKonstantin Porotchkin }
260031542fcSKonstantin Porotchkin 
261c3c51b32SGrzegorz Jaszczyk void update_cp110_default_win(int cp_id)
262c3c51b32SGrzegorz Jaszczyk {
263c3c51b32SGrzegorz Jaszczyk }
264