xref: /rk3399_ARM-atf/drivers/marvell/mochi/apn806_setup.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1031542fcSKonstantin Porotchkin /*
2031542fcSKonstantin Porotchkin  * Copyright (C) 2018 Marvell International Ltd.
3031542fcSKonstantin Porotchkin  *
4031542fcSKonstantin Porotchkin  * SPDX-License-Identifier:     BSD-3-Clause
5031542fcSKonstantin Porotchkin  * https://spdx.org/licenses
6031542fcSKonstantin Porotchkin  */
7031542fcSKonstantin Porotchkin 
8031542fcSKonstantin Porotchkin /* AP806 Marvell SoC driver */
9031542fcSKonstantin Porotchkin 
10*09d40e0eSAntonio Nino Diaz #include <common/debug.h>
11*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/ccu.h>
12*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/cache_llc.h>
13*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/io_win.h>
14*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/mci.h>
15*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/mochi/ap_setup.h>
16*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
17*09d40e0eSAntonio Nino Diaz 
18031542fcSKonstantin Porotchkin #include <mvebu_def.h>
19031542fcSKonstantin Porotchkin 
20031542fcSKonstantin Porotchkin #define SMMU_sACR				(MVEBU_SMMU_BASE + 0x10)
21031542fcSKonstantin Porotchkin #define SMMU_sACR_PG_64K			(1 << 16)
22031542fcSKonstantin Porotchkin 
23031542fcSKonstantin Porotchkin #define CCU_GSPMU_CR				(MVEBU_CCU_BASE(MVEBU_AP0) + \
24031542fcSKonstantin Porotchkin 							0x3F0)
25031542fcSKonstantin Porotchkin #define GSPMU_CPU_CONTROL			(0x1 << 0)
26031542fcSKonstantin Porotchkin 
27031542fcSKonstantin Porotchkin #define CCU_HTC_CR				(MVEBU_CCU_BASE(MVEBU_AP0) + \
28031542fcSKonstantin Porotchkin 							0x200)
29031542fcSKonstantin Porotchkin #define CCU_SET_POC_OFFSET			5
30031542fcSKonstantin Porotchkin 
31031542fcSKonstantin Porotchkin #define CCU_RGF(win)				(MVEBU_CCU_BASE(MVEBU_AP0) + \
32031542fcSKonstantin Porotchkin 							0x90 + 4 * (win))
33031542fcSKonstantin Porotchkin 
34031542fcSKonstantin Porotchkin #define DSS_CR0					(MVEBU_RFU_BASE + 0x100)
35031542fcSKonstantin Porotchkin #define DVM_48BIT_VA_ENABLE			(1 << 21)
36031542fcSKonstantin Porotchkin 
37031542fcSKonstantin Porotchkin /* Secure MoChi incoming access */
38031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_REG			(MVEBU_RFU_BASE + 0x4738)
39031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB0_EN		(1)
40031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB1_EN		(1 << 3)
41031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB2_EN		(1 << 6)
42031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_PIDI_EN		(1 << 9)
43031542fcSKonstantin Porotchkin #define SEC_IN_ACCESS_ENA_ALL_MASTERS		(SEC_MOCHI_IN_ACC_IHB0_EN | \
44031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_IHB1_EN | \
45031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_IHB2_EN | \
46031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_PIDI_EN)
47031542fcSKonstantin Porotchkin 
48031542fcSKonstantin Porotchkin /* SYSRST_OUTn Config definitions */
49031542fcSKonstantin Porotchkin #define MVEBU_SYSRST_OUT_CONFIG_REG		(MVEBU_MISC_SOC_BASE + 0x4)
50031542fcSKonstantin Porotchkin #define WD_MASK_SYS_RST_OUT			(1 << 2)
51031542fcSKonstantin Porotchkin 
52031542fcSKonstantin Porotchkin /* Generic Timer System Controller */
53031542fcSKonstantin Porotchkin #define MVEBU_MSS_GTCR_REG			(MVEBU_REGS_BASE + 0x581000)
54031542fcSKonstantin Porotchkin #define MVEBU_MSS_GTCR_ENABLE_BIT		0x1
55031542fcSKonstantin Porotchkin 
56031542fcSKonstantin Porotchkin /*
57031542fcSKonstantin Porotchkin  * AXI Configuration.
58031542fcSKonstantin Porotchkin  */
59031542fcSKonstantin Porotchkin 
60031542fcSKonstantin Porotchkin /* Used for Units of AP-806 (e.g. SDIO and etc) */
61031542fcSKonstantin Porotchkin #define MVEBU_AXI_ATTR_BASE			(MVEBU_REGS_BASE + 0x6F4580)
62031542fcSKonstantin Porotchkin #define MVEBU_AXI_ATTR_REG(index)		(MVEBU_AXI_ATTR_BASE + \
63031542fcSKonstantin Porotchkin 							0x4 * index)
64031542fcSKonstantin Porotchkin 
65031542fcSKonstantin Porotchkin enum axi_attr {
66031542fcSKonstantin Porotchkin 	AXI_SDIO_ATTR = 0,
67031542fcSKonstantin Porotchkin 	AXI_DFX_ATTR,
68031542fcSKonstantin Porotchkin 	AXI_MAX_ATTR,
69031542fcSKonstantin Porotchkin };
70031542fcSKonstantin Porotchkin 
71031542fcSKonstantin Porotchkin static void apn_sec_masters_access_en(uint32_t enable)
72031542fcSKonstantin Porotchkin {
73031542fcSKonstantin Porotchkin 	uint32_t reg;
74031542fcSKonstantin Porotchkin 
75031542fcSKonstantin Porotchkin 	/* Open/Close incoming access for all masters.
76031542fcSKonstantin Porotchkin 	 * The access is disabled in trusted boot mode
77031542fcSKonstantin Porotchkin 	 * Could only be done in EL3
78031542fcSKonstantin Porotchkin 	 */
79031542fcSKonstantin Porotchkin 	reg = mmio_read_32(SEC_MOCHI_IN_ACC_REG);
80031542fcSKonstantin Porotchkin 	if (enable)
81031542fcSKonstantin Porotchkin 		mmio_write_32(SEC_MOCHI_IN_ACC_REG, reg |
82031542fcSKonstantin Porotchkin 			      SEC_IN_ACCESS_ENA_ALL_MASTERS);
83031542fcSKonstantin Porotchkin 	else
84031542fcSKonstantin Porotchkin 		mmio_write_32(SEC_MOCHI_IN_ACC_REG, reg &
85031542fcSKonstantin Porotchkin 			      ~SEC_IN_ACCESS_ENA_ALL_MASTERS);
86031542fcSKonstantin Porotchkin }
87031542fcSKonstantin Porotchkin 
88031542fcSKonstantin Porotchkin static void setup_smmu(void)
89031542fcSKonstantin Porotchkin {
90031542fcSKonstantin Porotchkin 	uint32_t reg;
91031542fcSKonstantin Porotchkin 
92031542fcSKonstantin Porotchkin 	/* Set the SMMU page size to 64 KB */
93031542fcSKonstantin Porotchkin 	reg = mmio_read_32(SMMU_sACR);
94031542fcSKonstantin Porotchkin 	reg |= SMMU_sACR_PG_64K;
95031542fcSKonstantin Porotchkin 	mmio_write_32(SMMU_sACR, reg);
96031542fcSKonstantin Porotchkin }
97031542fcSKonstantin Porotchkin 
98031542fcSKonstantin Porotchkin static void apn806_errata_wa_init(void)
99031542fcSKonstantin Porotchkin {
100031542fcSKonstantin Porotchkin 	/*
101031542fcSKonstantin Porotchkin 	 * ERRATA ID: RES-3033912 - Internal Address Space Init state causes
102031542fcSKonstantin Porotchkin 	 * a hang upon accesses to [0xf070_0000, 0xf07f_ffff]
103031542fcSKonstantin Porotchkin 	 * Workaround: Boot Firmware (ATF) should configure CCU_RGF_WIN(4) to
104031542fcSKonstantin Porotchkin 	 * split [0x6e_0000, 0xff_ffff] to values [0x6e_0000, 0x6f_ffff] and
105031542fcSKonstantin Porotchkin 	 * [0x80_0000, 0xff_ffff] that cause accesses to the
106031542fcSKonstantin Porotchkin 	 * segment of [0xf070_0000, 0xf07f_ffff] to act as RAZWI.
107031542fcSKonstantin Porotchkin 	 */
108031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_RGF(4), 0x37f9b809);
109031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_RGF(5), 0x7ffa0009);
110031542fcSKonstantin Porotchkin }
111031542fcSKonstantin Porotchkin 
112031542fcSKonstantin Porotchkin static void init_aurora2(void)
113031542fcSKonstantin Porotchkin {
114031542fcSKonstantin Porotchkin 	uint32_t reg;
115031542fcSKonstantin Porotchkin 
116031542fcSKonstantin Porotchkin 	/* Enable GSPMU control by CPU */
117031542fcSKonstantin Porotchkin 	reg = mmio_read_32(CCU_GSPMU_CR);
118031542fcSKonstantin Porotchkin 	reg |= GSPMU_CPU_CONTROL;
119031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_GSPMU_CR, reg);
120031542fcSKonstantin Porotchkin 
121031542fcSKonstantin Porotchkin #if LLC_ENABLE
122031542fcSKonstantin Porotchkin 	/* Enable LLC for AP806 in exclusive mode */
123031542fcSKonstantin Porotchkin 	llc_enable(0, 1);
124031542fcSKonstantin Porotchkin 
125031542fcSKonstantin Porotchkin 	/* Set point of coherency to DDR.
126031542fcSKonstantin Porotchkin 	 * This is required by units which have
127031542fcSKonstantin Porotchkin 	 * SW cache coherency
128031542fcSKonstantin Porotchkin 	 */
129031542fcSKonstantin Porotchkin 	reg = mmio_read_32(CCU_HTC_CR);
130031542fcSKonstantin Porotchkin 	reg |= (0x1 << CCU_SET_POC_OFFSET);
131031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_HTC_CR, reg);
132031542fcSKonstantin Porotchkin #endif /* LLC_ENABLE */
133031542fcSKonstantin Porotchkin 
134031542fcSKonstantin Porotchkin 	apn806_errata_wa_init();
135031542fcSKonstantin Porotchkin }
136031542fcSKonstantin Porotchkin 
137031542fcSKonstantin Porotchkin 
138031542fcSKonstantin Porotchkin /* MCIx indirect access register are based by default at 0xf4000000/0xf6000000
139031542fcSKonstantin Porotchkin  * to avoid conflict of internal registers of units connected via MCIx, which
140031542fcSKonstantin Porotchkin  * can be based on the same address (i.e CP1 base is also 0xf4000000),
141031542fcSKonstantin Porotchkin  * the following routines remaps the MCIx indirect bases to another domain
142031542fcSKonstantin Porotchkin  */
143031542fcSKonstantin Porotchkin static void mci_remap_indirect_access_base(void)
144031542fcSKonstantin Porotchkin {
145031542fcSKonstantin Porotchkin 	uint32_t mci;
146031542fcSKonstantin Porotchkin 
147031542fcSKonstantin Porotchkin 	for (mci = 0; mci < MCI_MAX_UNIT_ID; mci++)
148031542fcSKonstantin Porotchkin 		mmio_write_32(MCIX4_REG_START_ADDRESS_REG(mci),
149031542fcSKonstantin Porotchkin 			      MVEBU_MCI_REG_BASE_REMAP(mci) >>
150031542fcSKonstantin Porotchkin 			      MCI_REMAP_OFF_SHIFT);
151031542fcSKonstantin Porotchkin }
152031542fcSKonstantin Porotchkin 
153031542fcSKonstantin Porotchkin static void apn806_axi_attr_init(void)
154031542fcSKonstantin Porotchkin {
155031542fcSKonstantin Porotchkin 	uint32_t index, data;
156031542fcSKonstantin Porotchkin 
157031542fcSKonstantin Porotchkin 	/* Initialize AXI attributes for APN806 */
158031542fcSKonstantin Porotchkin 
159031542fcSKonstantin Porotchkin 	/* Go over the AXI attributes and set Ax-Cache and Ax-Domain */
160031542fcSKonstantin Porotchkin 	for (index = 0; index < AXI_MAX_ATTR; index++) {
161031542fcSKonstantin Porotchkin 		switch (index) {
162031542fcSKonstantin Porotchkin 		/* DFX works with no coherent only -
163031542fcSKonstantin Porotchkin 		 * there's no option to configure the Ax-Cache and Ax-Domain
164031542fcSKonstantin Porotchkin 		 */
165031542fcSKonstantin Porotchkin 		case AXI_DFX_ATTR:
166031542fcSKonstantin Porotchkin 			continue;
167031542fcSKonstantin Porotchkin 		default:
168031542fcSKonstantin Porotchkin 			/* Set Ax-Cache as cacheable, no allocate, modifiable,
169031542fcSKonstantin Porotchkin 			 * bufferable
170031542fcSKonstantin Porotchkin 			 * The values are different because Read & Write
171031542fcSKonstantin Porotchkin 			 * definition is different in Ax-Cache
172031542fcSKonstantin Porotchkin 			 */
173031542fcSKonstantin Porotchkin 			data = mmio_read_32(MVEBU_AXI_ATTR_REG(index));
174031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK;
175031542fcSKonstantin Porotchkin 			data |= (CACHE_ATTR_WRITE_ALLOC |
176031542fcSKonstantin Porotchkin 				 CACHE_ATTR_CACHEABLE   |
177031542fcSKonstantin Porotchkin 				 CACHE_ATTR_BUFFERABLE) <<
178031542fcSKonstantin Porotchkin 				 MVEBU_AXI_ATTR_ARCACHE_OFFSET;
179031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK;
180031542fcSKonstantin Porotchkin 			data |= (CACHE_ATTR_READ_ALLOC |
181031542fcSKonstantin Porotchkin 				 CACHE_ATTR_CACHEABLE  |
182031542fcSKonstantin Porotchkin 				 CACHE_ATTR_BUFFERABLE) <<
183031542fcSKonstantin Porotchkin 				 MVEBU_AXI_ATTR_AWCACHE_OFFSET;
184031542fcSKonstantin Porotchkin 			/* Set Ax-Domain as Outer domain */
185031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK;
186031542fcSKonstantin Porotchkin 			data |= DOMAIN_OUTER_SHAREABLE <<
187031542fcSKonstantin Porotchkin 				MVEBU_AXI_ATTR_ARDOMAIN_OFFSET;
188031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK;
189031542fcSKonstantin Porotchkin 			data |= DOMAIN_OUTER_SHAREABLE <<
190031542fcSKonstantin Porotchkin 				MVEBU_AXI_ATTR_AWDOMAIN_OFFSET;
191031542fcSKonstantin Porotchkin 			mmio_write_32(MVEBU_AXI_ATTR_REG(index), data);
192031542fcSKonstantin Porotchkin 		}
193031542fcSKonstantin Porotchkin 	}
194031542fcSKonstantin Porotchkin }
195031542fcSKonstantin Porotchkin 
196031542fcSKonstantin Porotchkin static void dss_setup(void)
197031542fcSKonstantin Porotchkin {
198031542fcSKonstantin Porotchkin 	/* Enable 48-bit VA */
199031542fcSKonstantin Porotchkin 	mmio_setbits_32(DSS_CR0, DVM_48BIT_VA_ENABLE);
200031542fcSKonstantin Porotchkin }
201031542fcSKonstantin Porotchkin 
202031542fcSKonstantin Porotchkin void misc_soc_configurations(void)
203031542fcSKonstantin Porotchkin {
204031542fcSKonstantin Porotchkin 	uint32_t reg;
205031542fcSKonstantin Porotchkin 
206031542fcSKonstantin Porotchkin 	/* Un-mask Watchdog reset from influencing the SYSRST_OUTn.
207031542fcSKonstantin Porotchkin 	 * Otherwise, upon WD timeout, the WD reset signal won't trigger reset
208031542fcSKonstantin Porotchkin 	 */
209031542fcSKonstantin Porotchkin 	reg = mmio_read_32(MVEBU_SYSRST_OUT_CONFIG_REG);
210031542fcSKonstantin Porotchkin 	reg &= ~(WD_MASK_SYS_RST_OUT);
211031542fcSKonstantin Porotchkin 	mmio_write_32(MVEBU_SYSRST_OUT_CONFIG_REG, reg);
212031542fcSKonstantin Porotchkin }
213031542fcSKonstantin Porotchkin 
214031542fcSKonstantin Porotchkin void ap_init(void)
215031542fcSKonstantin Porotchkin {
216031542fcSKonstantin Porotchkin 	/* Setup Aurora2. */
217031542fcSKonstantin Porotchkin 	init_aurora2();
218031542fcSKonstantin Porotchkin 
219031542fcSKonstantin Porotchkin 	/* configure MCI mapping */
220031542fcSKonstantin Porotchkin 	mci_remap_indirect_access_base();
221031542fcSKonstantin Porotchkin 
222031542fcSKonstantin Porotchkin 	/* configure IO_WIN windows */
223031542fcSKonstantin Porotchkin 	init_io_win(MVEBU_AP0);
224031542fcSKonstantin Porotchkin 
225031542fcSKonstantin Porotchkin 	/* configure CCU windows */
226031542fcSKonstantin Porotchkin 	init_ccu(MVEBU_AP0);
227031542fcSKonstantin Porotchkin 
228031542fcSKonstantin Porotchkin 	/* configure DSS */
229031542fcSKonstantin Porotchkin 	dss_setup();
230031542fcSKonstantin Porotchkin 
231031542fcSKonstantin Porotchkin 	/* configure the SMMU */
232031542fcSKonstantin Porotchkin 	setup_smmu();
233031542fcSKonstantin Porotchkin 
234031542fcSKonstantin Porotchkin 	/* Open APN incoming access for all masters */
235031542fcSKonstantin Porotchkin 	apn_sec_masters_access_en(1);
236031542fcSKonstantin Porotchkin 
237031542fcSKonstantin Porotchkin 	/* configure axi for APN*/
238031542fcSKonstantin Porotchkin 	apn806_axi_attr_init();
239031542fcSKonstantin Porotchkin 
240031542fcSKonstantin Porotchkin 	/* misc configuration of the SoC */
241031542fcSKonstantin Porotchkin 	misc_soc_configurations();
242031542fcSKonstantin Porotchkin }
243031542fcSKonstantin Porotchkin 
244031542fcSKonstantin Porotchkin void ap_ble_init(void)
245031542fcSKonstantin Porotchkin {
246031542fcSKonstantin Porotchkin }
247031542fcSKonstantin Porotchkin 
248031542fcSKonstantin Porotchkin int ap_get_count(void)
249031542fcSKonstantin Porotchkin {
250031542fcSKonstantin Porotchkin 	return 1;
251031542fcSKonstantin Porotchkin }
252031542fcSKonstantin Porotchkin 
253