xref: /rk3399_ARM-atf/drivers/marvell/mochi/ap807_setup.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1031542fcSKonstantin Porotchkin /*
2031542fcSKonstantin Porotchkin  * Copyright (C) 2018 Marvell International Ltd.
3031542fcSKonstantin Porotchkin  *
4031542fcSKonstantin Porotchkin  * SPDX-License-Identifier:	BSD-3-Clause
5031542fcSKonstantin Porotchkin  * https://spdx.org/licenses
6031542fcSKonstantin Porotchkin  */
7031542fcSKonstantin Porotchkin 
8031542fcSKonstantin Porotchkin /* AP807 Marvell SoC driver */
9031542fcSKonstantin Porotchkin 
10*09d40e0eSAntonio Nino Diaz #include <common/debug.h>
11*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/cache_llc.h>
12*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/ccu.h>
13*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/io_win.h>
14*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/mci.h>
15*09d40e0eSAntonio Nino Diaz #include <drivers/marvell/mochi/ap_setup.h>
16*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
17*09d40e0eSAntonio Nino Diaz 
18031542fcSKonstantin Porotchkin #include <mvebu_def.h>
19031542fcSKonstantin Porotchkin 
20031542fcSKonstantin Porotchkin #define SMMU_sACR				(MVEBU_SMMU_BASE + 0x10)
21031542fcSKonstantin Porotchkin #define SMMU_sACR_PG_64K			(1 << 16)
22031542fcSKonstantin Porotchkin 
23031542fcSKonstantin Porotchkin #define CCU_GSPMU_CR				(MVEBU_CCU_BASE(MVEBU_AP0) \
24031542fcSKonstantin Porotchkin 								+ 0x3F0)
25031542fcSKonstantin Porotchkin #define GSPMU_CPU_CONTROL			(0x1 << 0)
26031542fcSKonstantin Porotchkin 
27031542fcSKonstantin Porotchkin #define CCU_HTC_CR				(MVEBU_CCU_BASE(MVEBU_AP0) \
28031542fcSKonstantin Porotchkin 								+ 0x200)
29031542fcSKonstantin Porotchkin #define CCU_SET_POC_OFFSET			5
30031542fcSKonstantin Porotchkin 
31031542fcSKonstantin Porotchkin #define DSS_CR0					(MVEBU_RFU_BASE + 0x100)
32031542fcSKonstantin Porotchkin #define DVM_48BIT_VA_ENABLE			(1 << 21)
33031542fcSKonstantin Porotchkin 
34031542fcSKonstantin Porotchkin /* Secure MoChi incoming access */
35031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_REG			(MVEBU_RFU_BASE + 0x4738)
36031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB0_EN		(1)
37031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB1_EN		(1 << 3)
38031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_IHB2_EN		(1 << 6)
39031542fcSKonstantin Porotchkin #define SEC_MOCHI_IN_ACC_PIDI_EN		(1 << 9)
40031542fcSKonstantin Porotchkin #define SEC_IN_ACCESS_ENA_ALL_MASTERS		(SEC_MOCHI_IN_ACC_IHB0_EN | \
41031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_IHB1_EN | \
42031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_IHB2_EN | \
43031542fcSKonstantin Porotchkin 						 SEC_MOCHI_IN_ACC_PIDI_EN)
44031542fcSKonstantin Porotchkin 
45031542fcSKonstantin Porotchkin /* SYSRST_OUTn Config definitions */
46031542fcSKonstantin Porotchkin #define MVEBU_SYSRST_OUT_CONFIG_REG		(MVEBU_MISC_SOC_BASE + 0x4)
47031542fcSKonstantin Porotchkin #define WD_MASK_SYS_RST_OUT			(1 << 2)
48031542fcSKonstantin Porotchkin 
49031542fcSKonstantin Porotchkin /* DSS PHY for DRAM */
50031542fcSKonstantin Porotchkin #define DSS_SCR_REG				(MVEBU_RFU_BASE + 0x208)
51031542fcSKonstantin Porotchkin #define DSS_PPROT_OFFS				4
52031542fcSKonstantin Porotchkin #define DSS_PPROT_MASK				0x7
53031542fcSKonstantin Porotchkin #define DSS_PPROT_PRIV_SECURE_DATA		0x1
54031542fcSKonstantin Porotchkin 
55031542fcSKonstantin Porotchkin /* Used for Units of AP-807 (e.g. SDIO and etc) */
56031542fcSKonstantin Porotchkin #define MVEBU_AXI_ATTR_BASE			(MVEBU_REGS_BASE + 0x6F4580)
57031542fcSKonstantin Porotchkin #define MVEBU_AXI_ATTR_REG(index)		(MVEBU_AXI_ATTR_BASE + \
58031542fcSKonstantin Porotchkin 							0x4 * index)
59031542fcSKonstantin Porotchkin 
60031542fcSKonstantin Porotchkin enum axi_attr {
61031542fcSKonstantin Porotchkin 	AXI_SDIO_ATTR = 0,
62031542fcSKonstantin Porotchkin 	AXI_DFX_ATTR,
63031542fcSKonstantin Porotchkin 	AXI_MAX_ATTR,
64031542fcSKonstantin Porotchkin };
65031542fcSKonstantin Porotchkin 
66031542fcSKonstantin Porotchkin static void ap_sec_masters_access_en(uint32_t enable)
67031542fcSKonstantin Porotchkin {
68031542fcSKonstantin Porotchkin 	uint32_t reg;
69031542fcSKonstantin Porotchkin 
70031542fcSKonstantin Porotchkin 	/* Open/Close incoming access for all masters.
71031542fcSKonstantin Porotchkin 	 * The access is disabled in trusted boot mode
72031542fcSKonstantin Porotchkin 	 * Could only be done in EL3
73031542fcSKonstantin Porotchkin 	 */
74031542fcSKonstantin Porotchkin 	reg = mmio_read_32(SEC_MOCHI_IN_ACC_REG);
75031542fcSKonstantin Porotchkin 	if (enable)
76031542fcSKonstantin Porotchkin 		mmio_write_32(SEC_MOCHI_IN_ACC_REG, reg |
77031542fcSKonstantin Porotchkin 			      SEC_IN_ACCESS_ENA_ALL_MASTERS);
78031542fcSKonstantin Porotchkin 	else
79031542fcSKonstantin Porotchkin 		mmio_write_32(SEC_MOCHI_IN_ACC_REG,
80031542fcSKonstantin Porotchkin 			      reg & ~SEC_IN_ACCESS_ENA_ALL_MASTERS);
81031542fcSKonstantin Porotchkin }
82031542fcSKonstantin Porotchkin 
83031542fcSKonstantin Porotchkin static void setup_smmu(void)
84031542fcSKonstantin Porotchkin {
85031542fcSKonstantin Porotchkin 	uint32_t reg;
86031542fcSKonstantin Porotchkin 
87031542fcSKonstantin Porotchkin 	/* Set the SMMU page size to 64 KB */
88031542fcSKonstantin Porotchkin 	reg = mmio_read_32(SMMU_sACR);
89031542fcSKonstantin Porotchkin 	reg |= SMMU_sACR_PG_64K;
90031542fcSKonstantin Porotchkin 	mmio_write_32(SMMU_sACR, reg);
91031542fcSKonstantin Porotchkin }
92031542fcSKonstantin Porotchkin 
93031542fcSKonstantin Porotchkin static void init_aurora2(void)
94031542fcSKonstantin Porotchkin {
95031542fcSKonstantin Porotchkin 	uint32_t reg;
96031542fcSKonstantin Porotchkin 
97031542fcSKonstantin Porotchkin 	/* Enable GSPMU control by CPU */
98031542fcSKonstantin Porotchkin 	reg = mmio_read_32(CCU_GSPMU_CR);
99031542fcSKonstantin Porotchkin 	reg |= GSPMU_CPU_CONTROL;
100031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_GSPMU_CR, reg);
101031542fcSKonstantin Porotchkin 
102031542fcSKonstantin Porotchkin #if LLC_ENABLE
103031542fcSKonstantin Porotchkin 	/* Enable LLC for AP807 in exclusive mode */
104031542fcSKonstantin Porotchkin 	llc_enable(0, 1);
105031542fcSKonstantin Porotchkin 
106031542fcSKonstantin Porotchkin 	/* Set point of coherency to DDR.
107031542fcSKonstantin Porotchkin 	 * This is required by units which have
108031542fcSKonstantin Porotchkin 	 * SW cache coherency
109031542fcSKonstantin Porotchkin 	 */
110031542fcSKonstantin Porotchkin 	reg = mmio_read_32(CCU_HTC_CR);
111031542fcSKonstantin Porotchkin 	reg |= (0x1 << CCU_SET_POC_OFFSET);
112031542fcSKonstantin Porotchkin 	mmio_write_32(CCU_HTC_CR, reg);
113031542fcSKonstantin Porotchkin #endif /* LLC_ENABLE */
114031542fcSKonstantin Porotchkin }
115031542fcSKonstantin Porotchkin 
116031542fcSKonstantin Porotchkin 
117031542fcSKonstantin Porotchkin /* MCIx indirect access register are based by default at 0xf4000000/0xf6000000
118031542fcSKonstantin Porotchkin  * to avoid conflict of internal registers of units connected via MCIx, which
119031542fcSKonstantin Porotchkin  * can be based on the same address (i.e CP1 base is also 0xf4000000),
120031542fcSKonstantin Porotchkin  * the following routines remaps the MCIx indirect bases to another domain
121031542fcSKonstantin Porotchkin  */
122031542fcSKonstantin Porotchkin static void mci_remap_indirect_access_base(void)
123031542fcSKonstantin Porotchkin {
124031542fcSKonstantin Porotchkin 	uint32_t mci;
125031542fcSKonstantin Porotchkin 
126031542fcSKonstantin Porotchkin 	for (mci = 0; mci < MCI_MAX_UNIT_ID; mci++)
127031542fcSKonstantin Porotchkin 		mmio_write_32(MCIX4_REG_START_ADDRESS_REG(mci),
128031542fcSKonstantin Porotchkin 				  MVEBU_MCI_REG_BASE_REMAP(mci) >>
129031542fcSKonstantin Porotchkin 				  MCI_REMAP_OFF_SHIFT);
130031542fcSKonstantin Porotchkin }
131031542fcSKonstantin Porotchkin 
132031542fcSKonstantin Porotchkin static void ap807_axi_attr_init(void)
133031542fcSKonstantin Porotchkin {
134031542fcSKonstantin Porotchkin 	uint32_t index, data;
135031542fcSKonstantin Porotchkin 
136031542fcSKonstantin Porotchkin 	/* Initialize AXI attributes for AP807 */
137031542fcSKonstantin Porotchkin 	/* Go over the AXI attributes and set Ax-Cache and Ax-Domain */
138031542fcSKonstantin Porotchkin 	for (index = 0; index < AXI_MAX_ATTR; index++) {
139031542fcSKonstantin Porotchkin 		switch (index) {
140031542fcSKonstantin Porotchkin 		/* DFX works with no coherent only -
141031542fcSKonstantin Porotchkin 		 * there's no option to configure the Ax-Cache and Ax-Domain
142031542fcSKonstantin Porotchkin 		 */
143031542fcSKonstantin Porotchkin 		case AXI_DFX_ATTR:
144031542fcSKonstantin Porotchkin 			continue;
145031542fcSKonstantin Porotchkin 		default:
146031542fcSKonstantin Porotchkin 			/* Set Ax-Cache as cacheable, no allocate, modifiable,
147031542fcSKonstantin Porotchkin 			 * bufferable.
148031542fcSKonstantin Porotchkin 			 * The values are different because Read & Write
149031542fcSKonstantin Porotchkin 			 * definition is different in Ax-Cache
150031542fcSKonstantin Porotchkin 			 */
151031542fcSKonstantin Porotchkin 			data = mmio_read_32(MVEBU_AXI_ATTR_REG(index));
152031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK;
153031542fcSKonstantin Porotchkin 			data |= (CACHE_ATTR_WRITE_ALLOC |
154031542fcSKonstantin Porotchkin 				 CACHE_ATTR_CACHEABLE   |
155031542fcSKonstantin Porotchkin 				 CACHE_ATTR_BUFFERABLE) <<
156031542fcSKonstantin Porotchkin 				 MVEBU_AXI_ATTR_ARCACHE_OFFSET;
157031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK;
158031542fcSKonstantin Porotchkin 			data |= (CACHE_ATTR_READ_ALLOC |
159031542fcSKonstantin Porotchkin 				 CACHE_ATTR_CACHEABLE  |
160031542fcSKonstantin Porotchkin 				 CACHE_ATTR_BUFFERABLE) <<
161031542fcSKonstantin Porotchkin 				 MVEBU_AXI_ATTR_AWCACHE_OFFSET;
162031542fcSKonstantin Porotchkin 			/* Set Ax-Domain as Outer domain */
163031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK;
164031542fcSKonstantin Porotchkin 			data |= DOMAIN_OUTER_SHAREABLE <<
165031542fcSKonstantin Porotchkin 				MVEBU_AXI_ATTR_ARDOMAIN_OFFSET;
166031542fcSKonstantin Porotchkin 			data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK;
167031542fcSKonstantin Porotchkin 			data |= DOMAIN_OUTER_SHAREABLE <<
168031542fcSKonstantin Porotchkin 				MVEBU_AXI_ATTR_AWDOMAIN_OFFSET;
169031542fcSKonstantin Porotchkin 			mmio_write_32(MVEBU_AXI_ATTR_REG(index), data);
170031542fcSKonstantin Porotchkin 		}
171031542fcSKonstantin Porotchkin 	}
172031542fcSKonstantin Porotchkin }
173031542fcSKonstantin Porotchkin 
174031542fcSKonstantin Porotchkin static void misc_soc_configurations(void)
175031542fcSKonstantin Porotchkin {
176031542fcSKonstantin Porotchkin 	uint32_t reg;
177031542fcSKonstantin Porotchkin 
178031542fcSKonstantin Porotchkin 	/* Enable 48-bit VA */
179031542fcSKonstantin Porotchkin 	mmio_setbits_32(DSS_CR0, DVM_48BIT_VA_ENABLE);
180031542fcSKonstantin Porotchkin 
181031542fcSKonstantin Porotchkin 	/* Un-mask Watchdog reset from influencing the SYSRST_OUTn.
182031542fcSKonstantin Porotchkin 	 * Otherwise, upon WD timeout, the WD reset signal won't trigger reset
183031542fcSKonstantin Porotchkin 	 */
184031542fcSKonstantin Porotchkin 	reg = mmio_read_32(MVEBU_SYSRST_OUT_CONFIG_REG);
185031542fcSKonstantin Porotchkin 	reg &= ~(WD_MASK_SYS_RST_OUT);
186031542fcSKonstantin Porotchkin 	mmio_write_32(MVEBU_SYSRST_OUT_CONFIG_REG, reg);
187031542fcSKonstantin Porotchkin }
188031542fcSKonstantin Porotchkin 
189031542fcSKonstantin Porotchkin void ap_init(void)
190031542fcSKonstantin Porotchkin {
191031542fcSKonstantin Porotchkin 	/* Setup Aurora2. */
192031542fcSKonstantin Porotchkin 	init_aurora2();
193031542fcSKonstantin Porotchkin 
194031542fcSKonstantin Porotchkin 	/* configure MCI mapping */
195031542fcSKonstantin Porotchkin 	mci_remap_indirect_access_base();
196031542fcSKonstantin Porotchkin 
197031542fcSKonstantin Porotchkin 	/* configure IO_WIN windows */
198031542fcSKonstantin Porotchkin 	init_io_win(MVEBU_AP0);
199031542fcSKonstantin Porotchkin 
200031542fcSKonstantin Porotchkin 	/* configure CCU windows */
201031542fcSKonstantin Porotchkin 	init_ccu(MVEBU_AP0);
202031542fcSKonstantin Porotchkin 
203031542fcSKonstantin Porotchkin 	/* configure the SMMU */
204031542fcSKonstantin Porotchkin 	setup_smmu();
205031542fcSKonstantin Porotchkin 
206031542fcSKonstantin Porotchkin 	/* Open AP incoming access for all masters */
207031542fcSKonstantin Porotchkin 	ap_sec_masters_access_en(1);
208031542fcSKonstantin Porotchkin 
209031542fcSKonstantin Porotchkin 	/* configure axi for AP */
210031542fcSKonstantin Porotchkin 	ap807_axi_attr_init();
211031542fcSKonstantin Porotchkin 
212031542fcSKonstantin Porotchkin 	/* misc configuration of the SoC */
213031542fcSKonstantin Porotchkin 	misc_soc_configurations();
214031542fcSKonstantin Porotchkin }
215031542fcSKonstantin Porotchkin 
216031542fcSKonstantin Porotchkin static void ap807_dram_phy_access_config(void)
217031542fcSKonstantin Porotchkin {
218031542fcSKonstantin Porotchkin 	uint32_t reg_val;
219031542fcSKonstantin Porotchkin 	/* Update DSS port access permission to DSS_PHY */
220031542fcSKonstantin Porotchkin 	reg_val = mmio_read_32(DSS_SCR_REG);
221031542fcSKonstantin Porotchkin 	reg_val &= ~(DSS_PPROT_MASK << DSS_PPROT_OFFS);
222031542fcSKonstantin Porotchkin 	reg_val |= ((DSS_PPROT_PRIV_SECURE_DATA & DSS_PPROT_MASK) <<
223031542fcSKonstantin Porotchkin 		    DSS_PPROT_OFFS);
224031542fcSKonstantin Porotchkin 	mmio_write_32(DSS_SCR_REG, reg_val);
225031542fcSKonstantin Porotchkin }
226031542fcSKonstantin Porotchkin 
227031542fcSKonstantin Porotchkin void ap_ble_init(void)
228031542fcSKonstantin Porotchkin {
229031542fcSKonstantin Porotchkin 	/* Enable DSS port */
230031542fcSKonstantin Porotchkin 	ap807_dram_phy_access_config();
231031542fcSKonstantin Porotchkin }
232031542fcSKonstantin Porotchkin 
233031542fcSKonstantin Porotchkin int ap_get_count(void)
234031542fcSKonstantin Porotchkin {
235031542fcSKonstantin Porotchkin 	return 1;
236031542fcSKonstantin Porotchkin }
237031542fcSKonstantin Porotchkin 
238031542fcSKonstantin Porotchkin 
239