xref: /rk3399_ARM-atf/drivers/marvell/ccu.c (revision 94d6dd677bd2b0837810909af80f8e9702bbd841)
1c0474d58SKonstantin Porotchkin /*
2c0474d58SKonstantin Porotchkin  * Copyright (C) 2018 Marvell International Ltd.
3c0474d58SKonstantin Porotchkin  *
4c0474d58SKonstantin Porotchkin  * SPDX-License-Identifier:     BSD-3-Clause
5c0474d58SKonstantin Porotchkin  * https://spdx.org/licenses
6c0474d58SKonstantin Porotchkin  */
7c0474d58SKonstantin Porotchkin 
8c0474d58SKonstantin Porotchkin /* CCU unit device driver for Marvell AP807, AP807 and AP810 SoCs */
9c0474d58SKonstantin Porotchkin 
10*94d6dd67SKonstantin Porotchkin #include <armada_common.h>
11c0474d58SKonstantin Porotchkin #include <ccu.h>
12c0474d58SKonstantin Porotchkin #include <debug.h>
13c0474d58SKonstantin Porotchkin #include <mmio.h>
14c0474d58SKonstantin Porotchkin #include <mvebu.h>
15c0474d58SKonstantin Porotchkin #include <mvebu_def.h>
16c0474d58SKonstantin Porotchkin 
17c0474d58SKonstantin Porotchkin #if LOG_LEVEL >= LOG_LEVEL_INFO
18c0474d58SKonstantin Porotchkin #define DEBUG_ADDR_MAP
19c0474d58SKonstantin Porotchkin #endif
20c0474d58SKonstantin Porotchkin 
21c0474d58SKonstantin Porotchkin /* common defines */
22c0474d58SKonstantin Porotchkin #define WIN_ENABLE_BIT			(0x1)
2339b6cc66SAntonio Nino Diaz /* Physical address of the base of the window = {AddrLow[19:0],20'h0} */
24c0474d58SKonstantin Porotchkin #define ADDRESS_SHIFT			(20 - 4)
25c0474d58SKonstantin Porotchkin #define ADDRESS_MASK			(0xFFFFFFF0)
26c0474d58SKonstantin Porotchkin #define CCU_WIN_ALIGNMENT		(0x100000)
27c0474d58SKonstantin Porotchkin 
28c0474d58SKonstantin Porotchkin #define IS_DRAM_TARGET(tgt)		((((tgt) == DRAM_0_TID) || \
29c0474d58SKonstantin Porotchkin 					((tgt) == DRAM_1_TID) || \
30c0474d58SKonstantin Porotchkin 					((tgt) == RAR_TID)) ? 1 : 0)
31c0474d58SKonstantin Porotchkin 
32c0474d58SKonstantin Porotchkin /* For storage of CR, SCR, ALR, AHR abd GCR */
33c0474d58SKonstantin Porotchkin static uint32_t ccu_regs_save[MVEBU_CCU_MAX_WINS * 4 + 1];
34c0474d58SKonstantin Porotchkin 
35c0474d58SKonstantin Porotchkin #ifdef DEBUG_ADDR_MAP
36c0474d58SKonstantin Porotchkin static void dump_ccu(int ap_index)
37c0474d58SKonstantin Porotchkin {
38c0474d58SKonstantin Porotchkin 	uint32_t win_id, win_cr, alr, ahr;
39c0474d58SKonstantin Porotchkin 	uint8_t target_id;
40c0474d58SKonstantin Porotchkin 	uint64_t start, end;
41c0474d58SKonstantin Porotchkin 
42c0474d58SKonstantin Porotchkin 	/* Dump all AP windows */
4339b6cc66SAntonio Nino Diaz 	printf("\tbank  target     start              end\n");
4439b6cc66SAntonio Nino Diaz 	printf("\t----------------------------------------------------\n");
45c0474d58SKonstantin Porotchkin 	for (win_id = 0; win_id < MVEBU_CCU_MAX_WINS; win_id++) {
46c0474d58SKonstantin Porotchkin 		win_cr = mmio_read_32(CCU_WIN_CR_OFFSET(ap_index, win_id));
47c0474d58SKonstantin Porotchkin 		if (win_cr & WIN_ENABLE_BIT) {
48c0474d58SKonstantin Porotchkin 			target_id = (win_cr >> CCU_TARGET_ID_OFFSET) &
49c0474d58SKonstantin Porotchkin 				     CCU_TARGET_ID_MASK;
50c0474d58SKonstantin Porotchkin 			alr = mmio_read_32(CCU_WIN_ALR_OFFSET(ap_index,
51c0474d58SKonstantin Porotchkin 							      win_id));
52c0474d58SKonstantin Porotchkin 			ahr = mmio_read_32(CCU_WIN_AHR_OFFSET(ap_index,
53c0474d58SKonstantin Porotchkin 							      win_id));
54c0474d58SKonstantin Porotchkin 			start = ((uint64_t)alr << ADDRESS_SHIFT);
55c0474d58SKonstantin Porotchkin 			end = (((uint64_t)ahr + 0x10) << ADDRESS_SHIFT);
5639b6cc66SAntonio Nino Diaz 			printf("\tccu    %02x     0x%016llx 0x%016llx\n",
57c0474d58SKonstantin Porotchkin 			       target_id, start, end);
58c0474d58SKonstantin Porotchkin 		}
59c0474d58SKonstantin Porotchkin 	}
60c0474d58SKonstantin Porotchkin 	win_cr = mmio_read_32(CCU_WIN_GCR_OFFSET(ap_index));
61c0474d58SKonstantin Porotchkin 	target_id = (win_cr >> CCU_GCR_TARGET_OFFSET) & CCU_GCR_TARGET_MASK;
6239b6cc66SAntonio Nino Diaz 	printf("\tccu   GCR %d - all other transactions\n", target_id);
63c0474d58SKonstantin Porotchkin }
64c0474d58SKonstantin Porotchkin #endif
65c0474d58SKonstantin Porotchkin 
66c0474d58SKonstantin Porotchkin void ccu_win_check(struct addr_map_win *win)
67c0474d58SKonstantin Porotchkin {
68c0474d58SKonstantin Porotchkin 	/* check if address is aligned to 1M */
69c0474d58SKonstantin Porotchkin 	if (IS_NOT_ALIGN(win->base_addr, CCU_WIN_ALIGNMENT)) {
70c0474d58SKonstantin Porotchkin 		win->base_addr = ALIGN_UP(win->base_addr, CCU_WIN_ALIGNMENT);
71c0474d58SKonstantin Porotchkin 		NOTICE("%s: Align up the base address to 0x%llx\n",
72c0474d58SKonstantin Porotchkin 		       __func__, win->base_addr);
73c0474d58SKonstantin Porotchkin 	}
74c0474d58SKonstantin Porotchkin 
75c0474d58SKonstantin Porotchkin 	/* size parameter validity check */
76c0474d58SKonstantin Porotchkin 	if (IS_NOT_ALIGN(win->win_size, CCU_WIN_ALIGNMENT)) {
77c0474d58SKonstantin Porotchkin 		win->win_size = ALIGN_UP(win->win_size, CCU_WIN_ALIGNMENT);
78c0474d58SKonstantin Porotchkin 		NOTICE("%s: Aligning size to 0x%llx\n",
79c0474d58SKonstantin Porotchkin 		       __func__, win->win_size);
80c0474d58SKonstantin Porotchkin 	}
81c0474d58SKonstantin Porotchkin }
82c0474d58SKonstantin Porotchkin 
83c0474d58SKonstantin Porotchkin void ccu_enable_win(int ap_index, struct addr_map_win *win, uint32_t win_id)
84c0474d58SKonstantin Porotchkin {
85c0474d58SKonstantin Porotchkin 	uint32_t ccu_win_reg;
86c0474d58SKonstantin Porotchkin 	uint32_t alr, ahr;
87c0474d58SKonstantin Porotchkin 	uint64_t end_addr;
88c0474d58SKonstantin Porotchkin 
89c0474d58SKonstantin Porotchkin 	if ((win_id == 0) || (win_id > MVEBU_CCU_MAX_WINS)) {
90c0474d58SKonstantin Porotchkin 		ERROR("Enabling wrong CCU window %d!\n", win_id);
91c0474d58SKonstantin Porotchkin 		return;
92c0474d58SKonstantin Porotchkin 	}
93c0474d58SKonstantin Porotchkin 
94c0474d58SKonstantin Porotchkin 	end_addr = (win->base_addr + win->win_size - 1);
95c0474d58SKonstantin Porotchkin 	alr = (uint32_t)((win->base_addr >> ADDRESS_SHIFT) & ADDRESS_MASK);
96c0474d58SKonstantin Porotchkin 	ahr = (uint32_t)((end_addr >> ADDRESS_SHIFT) & ADDRESS_MASK);
97c0474d58SKonstantin Porotchkin 
98c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_ALR_OFFSET(ap_index, win_id), alr);
99c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_AHR_OFFSET(ap_index, win_id), ahr);
100c0474d58SKonstantin Porotchkin 
101c0474d58SKonstantin Porotchkin 	ccu_win_reg = WIN_ENABLE_BIT;
102c0474d58SKonstantin Porotchkin 	ccu_win_reg |= (win->target_id & CCU_TARGET_ID_MASK)
103c0474d58SKonstantin Porotchkin 			<< CCU_TARGET_ID_OFFSET;
104c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_CR_OFFSET(ap_index, win_id), ccu_win_reg);
105c0474d58SKonstantin Porotchkin }
106c0474d58SKonstantin Porotchkin 
107c0474d58SKonstantin Porotchkin static void ccu_disable_win(int ap_index, uint32_t win_id)
108c0474d58SKonstantin Porotchkin {
109c0474d58SKonstantin Porotchkin 	uint32_t win_reg;
110c0474d58SKonstantin Porotchkin 
111c0474d58SKonstantin Porotchkin 	if ((win_id == 0) || (win_id > MVEBU_CCU_MAX_WINS)) {
112c0474d58SKonstantin Porotchkin 		ERROR("Disabling wrong CCU window %d!\n", win_id);
113c0474d58SKonstantin Porotchkin 		return;
114c0474d58SKonstantin Porotchkin 	}
115c0474d58SKonstantin Porotchkin 
116c0474d58SKonstantin Porotchkin 	win_reg = mmio_read_32(CCU_WIN_CR_OFFSET(ap_index, win_id));
117c0474d58SKonstantin Porotchkin 	win_reg &= ~WIN_ENABLE_BIT;
118c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_CR_OFFSET(ap_index, win_id), win_reg);
119c0474d58SKonstantin Porotchkin }
120c0474d58SKonstantin Porotchkin 
121c0474d58SKonstantin Porotchkin /* Insert/Remove temporary window for using the out-of reset default
122c0474d58SKonstantin Porotchkin  * CPx base address to access the CP configuration space prior to
123c0474d58SKonstantin Porotchkin  * the further base address update in accordance with address mapping
124c0474d58SKonstantin Porotchkin  * design.
125c0474d58SKonstantin Porotchkin  *
126c0474d58SKonstantin Porotchkin  * NOTE: Use the same window array for insertion and removal of
127c0474d58SKonstantin Porotchkin  *       temporary windows.
128c0474d58SKonstantin Porotchkin  */
129c0474d58SKonstantin Porotchkin void ccu_temp_win_insert(int ap_index, struct addr_map_win *win, int size)
130c0474d58SKonstantin Porotchkin {
131c0474d58SKonstantin Porotchkin 	uint32_t win_id;
132c0474d58SKonstantin Porotchkin 
133c0474d58SKonstantin Porotchkin 	for (int i = 0; i < size; i++) {
134c0474d58SKonstantin Porotchkin 		win_id = MVEBU_CCU_MAX_WINS - 1 - i;
135c0474d58SKonstantin Porotchkin 		ccu_win_check(win);
136c0474d58SKonstantin Porotchkin 		ccu_enable_win(ap_index, win, win_id);
137c0474d58SKonstantin Porotchkin 		win++;
138c0474d58SKonstantin Porotchkin 	}
139c0474d58SKonstantin Porotchkin }
140c0474d58SKonstantin Porotchkin 
141c0474d58SKonstantin Porotchkin /*
142c0474d58SKonstantin Porotchkin  * NOTE: Use the same window array for insertion and removal of
143c0474d58SKonstantin Porotchkin  *       temporary windows.
144c0474d58SKonstantin Porotchkin  */
145c0474d58SKonstantin Porotchkin void ccu_temp_win_remove(int ap_index, struct addr_map_win *win, int size)
146c0474d58SKonstantin Porotchkin {
147c0474d58SKonstantin Porotchkin 	uint32_t win_id;
148c0474d58SKonstantin Porotchkin 
149c0474d58SKonstantin Porotchkin 	for (int i = 0; i < size; i++) {
150c0474d58SKonstantin Porotchkin 		uint64_t base;
151c0474d58SKonstantin Porotchkin 		uint32_t target;
152c0474d58SKonstantin Porotchkin 
153c0474d58SKonstantin Porotchkin 		win_id = MVEBU_CCU_MAX_WINS - 1 - i;
154c0474d58SKonstantin Porotchkin 
155c0474d58SKonstantin Porotchkin 		target = mmio_read_32(CCU_WIN_CR_OFFSET(ap_index, win_id));
156c0474d58SKonstantin Porotchkin 		target >>= CCU_TARGET_ID_OFFSET;
157c0474d58SKonstantin Porotchkin 		target &= CCU_TARGET_ID_MASK;
158c0474d58SKonstantin Porotchkin 
159c0474d58SKonstantin Porotchkin 		base = mmio_read_32(CCU_WIN_ALR_OFFSET(ap_index, win_id));
160c0474d58SKonstantin Porotchkin 		base <<= ADDRESS_SHIFT;
161c0474d58SKonstantin Porotchkin 
162c0474d58SKonstantin Porotchkin 		if ((win->target_id != target) || (win->base_addr != base)) {
163c0474d58SKonstantin Porotchkin 			ERROR("%s: Trying to remove bad window-%d!\n",
164c0474d58SKonstantin Porotchkin 			      __func__, win_id);
165c0474d58SKonstantin Porotchkin 			continue;
166c0474d58SKonstantin Porotchkin 		}
167c0474d58SKonstantin Porotchkin 		ccu_disable_win(ap_index, win_id);
168c0474d58SKonstantin Porotchkin 		win++;
169c0474d58SKonstantin Porotchkin 	}
170c0474d58SKonstantin Porotchkin }
171c0474d58SKonstantin Porotchkin 
172c0474d58SKonstantin Porotchkin /* Returns current DRAM window target (DRAM_0_TID, DRAM_1_TID, RAR_TID)
173c0474d58SKonstantin Porotchkin  * NOTE: Call only once for each AP.
174c0474d58SKonstantin Porotchkin  * The AP0 DRAM window is located at index 2 only at the BL31 execution start.
175c0474d58SKonstantin Porotchkin  * Then it relocated to index 1 for matching the rest of APs DRAM settings.
176c0474d58SKonstantin Porotchkin  * Calling this function after relocation will produce wrong results on AP0
177c0474d58SKonstantin Porotchkin  */
178c0474d58SKonstantin Porotchkin static uint32_t ccu_dram_target_get(int ap_index)
179c0474d58SKonstantin Porotchkin {
180c0474d58SKonstantin Porotchkin 	/* On BLE stage the AP0 DRAM window is opened by the BootROM at index 2.
181c0474d58SKonstantin Porotchkin 	 * All the rest of detected APs will use window at index 1.
182c0474d58SKonstantin Porotchkin 	 * The AP0 DRAM window is moved from index 2 to 1 during
183c0474d58SKonstantin Porotchkin 	 * init_ccu() execution.
184c0474d58SKonstantin Porotchkin 	 */
185c0474d58SKonstantin Porotchkin 	const uint32_t win_id = (ap_index == 0) ? 2 : 1;
186c0474d58SKonstantin Porotchkin 	uint32_t target;
187c0474d58SKonstantin Porotchkin 
188c0474d58SKonstantin Porotchkin 	target = mmio_read_32(CCU_WIN_CR_OFFSET(ap_index, win_id));
189c0474d58SKonstantin Porotchkin 	target >>= CCU_TARGET_ID_OFFSET;
190c0474d58SKonstantin Porotchkin 	target &= CCU_TARGET_ID_MASK;
191c0474d58SKonstantin Porotchkin 
192c0474d58SKonstantin Porotchkin 	return target;
193c0474d58SKonstantin Porotchkin }
194c0474d58SKonstantin Porotchkin 
195c0474d58SKonstantin Porotchkin void ccu_dram_target_set(int ap_index, uint32_t target)
196c0474d58SKonstantin Porotchkin {
197c0474d58SKonstantin Porotchkin 	/* On BLE stage the AP0 DRAM window is opened by the BootROM at index 2.
198c0474d58SKonstantin Porotchkin 	 * All the rest of detected APs will use window at index 1.
199c0474d58SKonstantin Porotchkin 	 * The AP0 DRAM window is moved from index 2 to 1
200c0474d58SKonstantin Porotchkin 	 * during init_ccu() execution.
201c0474d58SKonstantin Porotchkin 	 */
202c0474d58SKonstantin Porotchkin 	const uint32_t win_id = (ap_index == 0) ? 2 : 1;
203c0474d58SKonstantin Porotchkin 	uint32_t dram_cr;
204c0474d58SKonstantin Porotchkin 
205c0474d58SKonstantin Porotchkin 	dram_cr = mmio_read_32(CCU_WIN_CR_OFFSET(ap_index, win_id));
206c0474d58SKonstantin Porotchkin 	dram_cr &= ~(CCU_TARGET_ID_MASK << CCU_TARGET_ID_OFFSET);
207c0474d58SKonstantin Porotchkin 	dram_cr |= (target & CCU_TARGET_ID_MASK) << CCU_TARGET_ID_OFFSET;
208c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_CR_OFFSET(ap_index, win_id), dram_cr);
209c0474d58SKonstantin Porotchkin }
210c0474d58SKonstantin Porotchkin 
211c0474d58SKonstantin Porotchkin /* Setup CCU DRAM window and enable it */
212c0474d58SKonstantin Porotchkin void ccu_dram_win_config(int ap_index, struct addr_map_win *win)
213c0474d58SKonstantin Porotchkin {
214c0474d58SKonstantin Porotchkin #if IMAGE_BLE /* BLE */
215c0474d58SKonstantin Porotchkin 	/* On BLE stage the AP0 DRAM window is opened by the BootROM at index 2.
216c0474d58SKonstantin Porotchkin 	 * Since the BootROM is not accessing DRAM at BLE stage,
217c0474d58SKonstantin Porotchkin 	 * the DRAM window can be temporarely disabled.
218c0474d58SKonstantin Porotchkin 	 */
219c0474d58SKonstantin Porotchkin 	const uint32_t win_id = (ap_index == 0) ? 2 : 1;
220c0474d58SKonstantin Porotchkin #else /* end of BLE */
221c0474d58SKonstantin Porotchkin 	/* At the ccu_init() execution stage, DRAM windows of all APs
222c0474d58SKonstantin Porotchkin 	 * are arranged at index 1.
223c0474d58SKonstantin Porotchkin 	 * The AP0 still has the old window BootROM DRAM at index 2, so
224c0474d58SKonstantin Porotchkin 	 * the window-1 can be safely disabled without breaking the DRAM access.
225c0474d58SKonstantin Porotchkin 	 */
226c0474d58SKonstantin Porotchkin 	const uint32_t win_id = 1;
227c0474d58SKonstantin Porotchkin #endif
228c0474d58SKonstantin Porotchkin 
229c0474d58SKonstantin Porotchkin 	ccu_disable_win(ap_index, win_id);
230c0474d58SKonstantin Porotchkin 	/* enable write secure (and clear read secure) */
231c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_SCR_OFFSET(ap_index, win_id),
232c0474d58SKonstantin Porotchkin 		      CCU_WIN_ENA_WRITE_SECURE);
233c0474d58SKonstantin Porotchkin 	ccu_win_check(win);
234c0474d58SKonstantin Porotchkin 	ccu_enable_win(ap_index, win, win_id);
235c0474d58SKonstantin Porotchkin }
236c0474d58SKonstantin Porotchkin 
237c0474d58SKonstantin Porotchkin /* Save content of CCU window + GCR */
238c0474d58SKonstantin Porotchkin static void ccu_save_win_range(int ap_id, int win_first,
239c0474d58SKonstantin Porotchkin 			       int win_last, uint32_t *buffer)
240c0474d58SKonstantin Porotchkin {
241c0474d58SKonstantin Porotchkin 	int win_id, idx;
242c0474d58SKonstantin Porotchkin 	/* Save CCU */
243c0474d58SKonstantin Porotchkin 	for (idx = 0, win_id = win_first; win_id <= win_last; win_id++) {
244c0474d58SKonstantin Porotchkin 		buffer[idx++] = mmio_read_32(CCU_WIN_CR_OFFSET(ap_id, win_id));
245c0474d58SKonstantin Porotchkin 		buffer[idx++] = mmio_read_32(CCU_WIN_SCR_OFFSET(ap_id, win_id));
246c0474d58SKonstantin Porotchkin 		buffer[idx++] = mmio_read_32(CCU_WIN_ALR_OFFSET(ap_id, win_id));
247c0474d58SKonstantin Porotchkin 		buffer[idx++] = mmio_read_32(CCU_WIN_AHR_OFFSET(ap_id, win_id));
248c0474d58SKonstantin Porotchkin 	}
249c0474d58SKonstantin Porotchkin 	buffer[idx] = mmio_read_32(CCU_WIN_GCR_OFFSET(ap_id));
250c0474d58SKonstantin Porotchkin }
251c0474d58SKonstantin Porotchkin 
252c0474d58SKonstantin Porotchkin /* Restore content of CCU window + GCR */
253c0474d58SKonstantin Porotchkin static void ccu_restore_win_range(int ap_id, int win_first,
254c0474d58SKonstantin Porotchkin 				  int win_last, uint32_t *buffer)
255c0474d58SKonstantin Porotchkin {
256c0474d58SKonstantin Porotchkin 	int win_id, idx;
257c0474d58SKonstantin Porotchkin 	/* Restore CCU */
258c0474d58SKonstantin Porotchkin 	for (idx = 0, win_id = win_first; win_id <= win_last; win_id++) {
259c0474d58SKonstantin Porotchkin 		mmio_write_32(CCU_WIN_CR_OFFSET(ap_id, win_id),  buffer[idx++]);
260c0474d58SKonstantin Porotchkin 		mmio_write_32(CCU_WIN_SCR_OFFSET(ap_id, win_id), buffer[idx++]);
261c0474d58SKonstantin Porotchkin 		mmio_write_32(CCU_WIN_ALR_OFFSET(ap_id, win_id), buffer[idx++]);
262c0474d58SKonstantin Porotchkin 		mmio_write_32(CCU_WIN_AHR_OFFSET(ap_id, win_id), buffer[idx++]);
263c0474d58SKonstantin Porotchkin 	}
264c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_GCR_OFFSET(ap_id), buffer[idx]);
265c0474d58SKonstantin Porotchkin }
266c0474d58SKonstantin Porotchkin 
267c0474d58SKonstantin Porotchkin void ccu_save_win_all(int ap_id)
268c0474d58SKonstantin Porotchkin {
269c0474d58SKonstantin Porotchkin 	ccu_save_win_range(ap_id, 0, MVEBU_CCU_MAX_WINS - 1, ccu_regs_save);
270c0474d58SKonstantin Porotchkin }
271c0474d58SKonstantin Porotchkin 
272c0474d58SKonstantin Porotchkin void ccu_restore_win_all(int ap_id)
273c0474d58SKonstantin Porotchkin {
274c0474d58SKonstantin Porotchkin 	ccu_restore_win_range(ap_id, 0, MVEBU_CCU_MAX_WINS - 1, ccu_regs_save);
275c0474d58SKonstantin Porotchkin }
276c0474d58SKonstantin Porotchkin 
277c0474d58SKonstantin Porotchkin int init_ccu(int ap_index)
278c0474d58SKonstantin Porotchkin {
279c0474d58SKonstantin Porotchkin 	struct addr_map_win *win, *dram_win;
280c0474d58SKonstantin Porotchkin 	uint32_t win_id, win_reg;
281c0474d58SKonstantin Porotchkin 	uint32_t win_count, array_id;
282c0474d58SKonstantin Porotchkin 	uint32_t dram_target;
283c0474d58SKonstantin Porotchkin #if IMAGE_BLE
284c0474d58SKonstantin Porotchkin 	/* In BootROM context CCU Window-1
285c0474d58SKonstantin Porotchkin 	 * has SRAM_TID target and should not be disabled
286c0474d58SKonstantin Porotchkin 	 */
287c0474d58SKonstantin Porotchkin 	const uint32_t win_start = 2;
288c0474d58SKonstantin Porotchkin #else
289c0474d58SKonstantin Porotchkin 	const uint32_t win_start = 1;
290c0474d58SKonstantin Porotchkin #endif
291c0474d58SKonstantin Porotchkin 
292c0474d58SKonstantin Porotchkin 	INFO("Initializing CCU Address decoding\n");
293c0474d58SKonstantin Porotchkin 
294c0474d58SKonstantin Porotchkin 	/* Get the array of the windows and fill the map data */
295c0474d58SKonstantin Porotchkin 	marvell_get_ccu_memory_map(ap_index, &win, &win_count);
296c0474d58SKonstantin Porotchkin 	if (win_count <= 0) {
297c0474d58SKonstantin Porotchkin 		INFO("No windows configurations found\n");
298c0474d58SKonstantin Porotchkin 	} else if (win_count > (MVEBU_CCU_MAX_WINS - 1)) {
299c0474d58SKonstantin Porotchkin 		ERROR("CCU mem map array > than max available windows (%d)\n",
300c0474d58SKonstantin Porotchkin 		      MVEBU_CCU_MAX_WINS);
301c0474d58SKonstantin Porotchkin 		win_count = MVEBU_CCU_MAX_WINS;
302c0474d58SKonstantin Porotchkin 	}
303c0474d58SKonstantin Porotchkin 
304c0474d58SKonstantin Porotchkin 	/* Need to set GCR to DRAM before all CCU windows are disabled for
305c0474d58SKonstantin Porotchkin 	 * securing the normal access to DRAM location, which the ATF is running
306c0474d58SKonstantin Porotchkin 	 * from. Once all CCU windows are set, which have to include the
307c0474d58SKonstantin Porotchkin 	 * dedicated DRAM window as well, the GCR can be switched to the target
308c0474d58SKonstantin Porotchkin 	 * defined by the platform configuration.
309c0474d58SKonstantin Porotchkin 	 */
310c0474d58SKonstantin Porotchkin 	dram_target = ccu_dram_target_get(ap_index);
311c0474d58SKonstantin Porotchkin 	win_reg = (dram_target & CCU_GCR_TARGET_MASK) << CCU_GCR_TARGET_OFFSET;
312c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_GCR_OFFSET(ap_index), win_reg);
313c0474d58SKonstantin Porotchkin 
314c0474d58SKonstantin Porotchkin 	/* If the DRAM window was already configured at the BLE stage,
315c0474d58SKonstantin Porotchkin 	 * only the window target considered valid, the address range should be
316c0474d58SKonstantin Porotchkin 	 * updated according to the platform configuration.
317c0474d58SKonstantin Porotchkin 	 */
318c0474d58SKonstantin Porotchkin 	for (dram_win = win, array_id = 0; array_id < win_count;
319c0474d58SKonstantin Porotchkin 	     array_id++, dram_win++) {
320c0474d58SKonstantin Porotchkin 		if (IS_DRAM_TARGET(dram_win->target_id)) {
321c0474d58SKonstantin Porotchkin 			dram_win->target_id = dram_target;
322c0474d58SKonstantin Porotchkin 			break;
323c0474d58SKonstantin Porotchkin 		}
324c0474d58SKonstantin Porotchkin 	}
325c0474d58SKonstantin Porotchkin 
326c0474d58SKonstantin Porotchkin 	/* Disable all AP CCU windows
327c0474d58SKonstantin Porotchkin 	 * Window-0 is always bypassed since it already contains
328c0474d58SKonstantin Porotchkin 	 * data allowing the internal configuration space access
329c0474d58SKonstantin Porotchkin 	 */
330c0474d58SKonstantin Porotchkin 	for (win_id = win_start; win_id < MVEBU_CCU_MAX_WINS; win_id++) {
331c0474d58SKonstantin Porotchkin 		ccu_disable_win(ap_index, win_id);
332c0474d58SKonstantin Porotchkin 		/* enable write secure (and clear read secure) */
333c0474d58SKonstantin Porotchkin 		mmio_write_32(CCU_WIN_SCR_OFFSET(ap_index, win_id),
334c0474d58SKonstantin Porotchkin 			      CCU_WIN_ENA_WRITE_SECURE);
335c0474d58SKonstantin Porotchkin 	}
336c0474d58SKonstantin Porotchkin 
337c0474d58SKonstantin Porotchkin 	/* win_id is the index of the current ccu window
338c0474d58SKonstantin Porotchkin 	 * array_id is the index of the current memory map window entry
339c0474d58SKonstantin Porotchkin 	 */
340c0474d58SKonstantin Porotchkin 	for (win_id = win_start, array_id = 0;
341c0474d58SKonstantin Porotchkin 	    ((win_id < MVEBU_CCU_MAX_WINS) && (array_id < win_count));
342c0474d58SKonstantin Porotchkin 	    win_id++) {
343c0474d58SKonstantin Porotchkin 		ccu_win_check(win);
344c0474d58SKonstantin Porotchkin 		ccu_enable_win(ap_index, win, win_id);
345c0474d58SKonstantin Porotchkin 		win++;
346c0474d58SKonstantin Porotchkin 		array_id++;
347c0474d58SKonstantin Porotchkin 	}
348c0474d58SKonstantin Porotchkin 
349c0474d58SKonstantin Porotchkin 	/* Get & set the default target according to board topology */
350c0474d58SKonstantin Porotchkin 	win_reg = (marvell_get_ccu_gcr_target(ap_index) & CCU_GCR_TARGET_MASK)
351c0474d58SKonstantin Porotchkin 		   << CCU_GCR_TARGET_OFFSET;
352c0474d58SKonstantin Porotchkin 	mmio_write_32(CCU_WIN_GCR_OFFSET(ap_index), win_reg);
353c0474d58SKonstantin Porotchkin 
354c0474d58SKonstantin Porotchkin #ifdef DEBUG_ADDR_MAP
355c0474d58SKonstantin Porotchkin 	dump_ccu(ap_index);
356c0474d58SKonstantin Porotchkin #endif
357c0474d58SKonstantin Porotchkin 
358c0474d58SKonstantin Porotchkin 	INFO("Done CCU Address decoding Initializing\n");
359c0474d58SKonstantin Porotchkin 
360c0474d58SKonstantin Porotchkin 	return 0;
361c0474d58SKonstantin Porotchkin }
362