xref: /rk3399_ARM-atf/drivers/imx/usdhc/imx_usdhc.c (revision 583a544c62c334feef700e5da77087603ddaa705)
18b659130SJun Nie /*
28b659130SJun Nie  * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3a59d43fcSGhennadi Procopciuc  * Copyright 2025 NXP
48b659130SJun Nie  *
58b659130SJun Nie  * SPDX-License-Identifier: BSD-3-Clause
68b659130SJun Nie  */
78b659130SJun Nie 
809d40e0eSAntonio Nino Diaz #include <assert.h>
909d40e0eSAntonio Nino Diaz #include <errno.h>
1009d40e0eSAntonio Nino Diaz #include <string.h>
1109d40e0eSAntonio Nino Diaz 
128b659130SJun Nie #include <arch.h>
138b659130SJun Nie #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
1709d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1809d40e0eSAntonio Nino Diaz 
198b659130SJun Nie #include <imx_usdhc.h>
208b659130SJun Nie 
21a59d43fcSGhennadi Procopciuc /* These masks represent the commands which involve a data transfer. */
22a59d43fcSGhennadi Procopciuc #define ADTC_MASK_SD			(BIT_32(6U) | BIT_32(17U) | BIT_32(18U) |\
23a59d43fcSGhennadi Procopciuc 					 BIT_32(24U) | BIT_32(25U))
24a59d43fcSGhennadi Procopciuc #define ADTC_MASK_ACMD			(BIT_64(51U))
25a59d43fcSGhennadi Procopciuc 
26b61379fbSGhennadi Procopciuc struct imx_usdhc_device_data {
27b61379fbSGhennadi Procopciuc 	uint32_t addr;
28b61379fbSGhennadi Procopciuc 	uint32_t blk_size;
29b61379fbSGhennadi Procopciuc 	uint32_t blks;
30b61379fbSGhennadi Procopciuc 	bool valid;
31b61379fbSGhennadi Procopciuc };
32b61379fbSGhennadi Procopciuc 
338b659130SJun Nie static void imx_usdhc_initialize(void);
348b659130SJun Nie static int imx_usdhc_send_cmd(struct mmc_cmd *cmd);
358b659130SJun Nie static int imx_usdhc_set_ios(unsigned int clk, unsigned int width);
368b659130SJun Nie static int imx_usdhc_prepare(int lba, uintptr_t buf, size_t size);
378b659130SJun Nie static int imx_usdhc_read(int lba, uintptr_t buf, size_t size);
388b659130SJun Nie static int imx_usdhc_write(int lba, uintptr_t buf, size_t size);
398b659130SJun Nie 
408b659130SJun Nie static const struct mmc_ops imx_usdhc_ops = {
418b659130SJun Nie 	.init		= imx_usdhc_initialize,
428b659130SJun Nie 	.send_cmd	= imx_usdhc_send_cmd,
438b659130SJun Nie 	.set_ios	= imx_usdhc_set_ios,
448b659130SJun Nie 	.prepare	= imx_usdhc_prepare,
458b659130SJun Nie 	.read		= imx_usdhc_read,
468b659130SJun Nie 	.write		= imx_usdhc_write,
478b659130SJun Nie };
488b659130SJun Nie 
498b659130SJun Nie static imx_usdhc_params_t imx_usdhc_params;
50b61379fbSGhennadi Procopciuc static struct imx_usdhc_device_data imx_usdhc_data;
51b61379fbSGhennadi Procopciuc 
52b61379fbSGhennadi Procopciuc static bool imx_usdhc_is_buf_valid(void)
53b61379fbSGhennadi Procopciuc {
54b61379fbSGhennadi Procopciuc 	return imx_usdhc_data.valid;
55b61379fbSGhennadi Procopciuc }
56b61379fbSGhennadi Procopciuc 
57b61379fbSGhennadi Procopciuc static bool imx_usdhc_is_buf_multiblk(void)
58b61379fbSGhennadi Procopciuc {
59b61379fbSGhennadi Procopciuc 	return imx_usdhc_data.blks > 1U;
60b61379fbSGhennadi Procopciuc }
61b61379fbSGhennadi Procopciuc 
62b61379fbSGhennadi Procopciuc static void imx_usdhc_inval_buf_data(void)
63b61379fbSGhennadi Procopciuc {
64b61379fbSGhennadi Procopciuc 	imx_usdhc_data.valid = false;
65b61379fbSGhennadi Procopciuc }
66b61379fbSGhennadi Procopciuc 
67b61379fbSGhennadi Procopciuc static int imx_usdhc_save_buf_data(uintptr_t buf, size_t size)
68b61379fbSGhennadi Procopciuc {
69b61379fbSGhennadi Procopciuc 	uint32_t block_size;
70b61379fbSGhennadi Procopciuc 	uint64_t blks;
71b61379fbSGhennadi Procopciuc 
72b61379fbSGhennadi Procopciuc 	if (size <= MMC_BLOCK_SIZE) {
73b61379fbSGhennadi Procopciuc 		block_size = (uint32_t)size;
74b61379fbSGhennadi Procopciuc 	} else {
75b61379fbSGhennadi Procopciuc 		block_size = MMC_BLOCK_SIZE;
76b61379fbSGhennadi Procopciuc 	}
77b61379fbSGhennadi Procopciuc 
78b61379fbSGhennadi Procopciuc 	if (buf > UINT32_MAX) {
79b61379fbSGhennadi Procopciuc 		return -EOVERFLOW;
80b61379fbSGhennadi Procopciuc 	}
81b61379fbSGhennadi Procopciuc 
82b61379fbSGhennadi Procopciuc 	imx_usdhc_data.addr = (uint32_t)buf;
83b61379fbSGhennadi Procopciuc 	imx_usdhc_data.blk_size = block_size;
84b61379fbSGhennadi Procopciuc 	blks = size / block_size;
85b61379fbSGhennadi Procopciuc 	imx_usdhc_data.blks = (uint32_t)blks;
86b61379fbSGhennadi Procopciuc 
87b61379fbSGhennadi Procopciuc 	imx_usdhc_data.valid = true;
88b61379fbSGhennadi Procopciuc 
89b61379fbSGhennadi Procopciuc 	return 0;
90b61379fbSGhennadi Procopciuc }
91b61379fbSGhennadi Procopciuc 
92b61379fbSGhennadi Procopciuc static void imx_usdhc_write_buf_data(void)
93b61379fbSGhennadi Procopciuc {
94b61379fbSGhennadi Procopciuc 	uintptr_t reg_base = imx_usdhc_params.reg_base;
95b61379fbSGhennadi Procopciuc 	uint32_t addr, blks, blk_size;
96b61379fbSGhennadi Procopciuc 
97b61379fbSGhennadi Procopciuc 	addr = imx_usdhc_data.addr;
98b61379fbSGhennadi Procopciuc 	blks = imx_usdhc_data.blks;
99b61379fbSGhennadi Procopciuc 	blk_size = imx_usdhc_data.blk_size;
100b61379fbSGhennadi Procopciuc 
101b61379fbSGhennadi Procopciuc 	mmio_write_32(reg_base + DSADDR, addr);
102b61379fbSGhennadi Procopciuc 	mmio_write_32(reg_base + BLKATT, BLKATT_BLKCNT(blks) |
103b61379fbSGhennadi Procopciuc 		      BLKATT_BLKSIZE(blk_size));
104b61379fbSGhennadi Procopciuc }
1058b659130SJun Nie 
1068b659130SJun Nie #define IMX7_MMC_SRC_CLK_RATE (200 * 1000 * 1000)
1072e90f3e6SGhennadi Procopciuc static void imx_usdhc_set_clk(unsigned int clk)
1088b659130SJun Nie {
1098b659130SJun Nie 	unsigned int sdhc_clk = IMX7_MMC_SRC_CLK_RATE;
1108b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
1112e90f3e6SGhennadi Procopciuc 	unsigned int pre_div = 1U, div = 1U;
1128b659130SJun Nie 
1138b659130SJun Nie 	assert(clk > 0);
1148b659130SJun Nie 
1158b659130SJun Nie 	while (sdhc_clk / (16 * pre_div) > clk && pre_div < 256)
1168b659130SJun Nie 		pre_div *= 2;
1178b659130SJun Nie 
1182e90f3e6SGhennadi Procopciuc 	while (((sdhc_clk / (div * pre_div)) > clk) && (div < 16U)) {
1198b659130SJun Nie 		div++;
1202e90f3e6SGhennadi Procopciuc 	}
1218b659130SJun Nie 
1228b659130SJun Nie 	pre_div >>= 1;
1238b659130SJun Nie 	div -= 1;
1248b659130SJun Nie 	clk = (pre_div << 8) | (div << 4);
1258b659130SJun Nie 
126*583a544cSGhennadi Procopciuc 	while ((mmio_read_32(reg_base + PSTATE) & PSTATE_SDSTB) == 0U) {
127*583a544cSGhennadi Procopciuc 	}
128*583a544cSGhennadi Procopciuc 
1298b659130SJun Nie 	mmio_clrbits32(reg_base + VENDSPEC, VENDSPEC_CARD_CLKEN);
1308b659130SJun Nie 	mmio_clrsetbits32(reg_base + SYSCTRL, SYSCTRL_CLOCK_MASK, clk);
1318b659130SJun Nie 	udelay(10000);
1328b659130SJun Nie 
1338b659130SJun Nie 	mmio_setbits32(reg_base + VENDSPEC, VENDSPEC_PER_CLKEN | VENDSPEC_CARD_CLKEN);
1348b659130SJun Nie }
1358b659130SJun Nie 
1368b659130SJun Nie static void imx_usdhc_initialize(void)
1378b659130SJun Nie {
1388b659130SJun Nie 	unsigned int timeout = 10000;
1398b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
1408b659130SJun Nie 
1418b659130SJun Nie 	assert((imx_usdhc_params.reg_base & MMC_BLOCK_MASK) == 0);
1428b659130SJun Nie 
1438b659130SJun Nie 	/* reset the controller */
1448b659130SJun Nie 	mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTA);
1458b659130SJun Nie 
1468b659130SJun Nie 	/* wait for reset done */
1478b659130SJun Nie 	while ((mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTA)) {
1488b659130SJun Nie 		if (!timeout)
1498b659130SJun Nie 			ERROR("IMX MMC reset timeout.\n");
1508b659130SJun Nie 		timeout--;
1518b659130SJun Nie 	}
1528b659130SJun Nie 
1538b659130SJun Nie 	mmio_write_32(reg_base + MMCBOOT, 0);
1548b659130SJun Nie 	mmio_write_32(reg_base + MIXCTRL, 0);
1558b659130SJun Nie 	mmio_write_32(reg_base + CLKTUNECTRLSTS, 0);
1568b659130SJun Nie 
1578b659130SJun Nie 	mmio_write_32(reg_base + VENDSPEC, VENDSPEC_INIT);
1588b659130SJun Nie 	mmio_write_32(reg_base + DLLCTRL, 0);
1598b659130SJun Nie 	mmio_setbits32(reg_base + VENDSPEC, VENDSPEC_IPG_CLKEN | VENDSPEC_PER_CLKEN);
1608b659130SJun Nie 
1618b659130SJun Nie 	/* Set the initial boot clock rate */
1628b659130SJun Nie 	imx_usdhc_set_clk(MMC_BOOT_CLK_RATE);
1638b659130SJun Nie 	udelay(100);
1648b659130SJun Nie 
1658b659130SJun Nie 	/* Clear read/write ready status */
1668b659130SJun Nie 	mmio_clrbits32(reg_base + INTSTATEN, INTSTATEN_BRR | INTSTATEN_BWR);
1678b659130SJun Nie 
1688b659130SJun Nie 	/* configure as little endian */
1698b659130SJun Nie 	mmio_write_32(reg_base + PROTCTRL, PROTCTRL_LE);
1708b659130SJun Nie 
1718b659130SJun Nie 	/* Set timeout to the maximum value */
1728b659130SJun Nie 	mmio_clrsetbits32(reg_base + SYSCTRL, SYSCTRL_TIMEOUT_MASK,
1738b659130SJun Nie 			  SYSCTRL_TIMEOUT(15));
1748b659130SJun Nie 
1758b659130SJun Nie 	/* set wartermark level as 16 for safe for MMC */
1768b659130SJun Nie 	mmio_clrsetbits32(reg_base + WATERMARKLEV, WMKLV_MASK, 16 | (16 << 16));
1778b659130SJun Nie }
1788b659130SJun Nie 
1798b659130SJun Nie #define FSL_CMD_RETRIES	1000
1808b659130SJun Nie 
18113a839a7SGhennadi Procopciuc static bool is_data_transfer_to_card(const struct mmc_cmd *cmd)
18213a839a7SGhennadi Procopciuc {
18313a839a7SGhennadi Procopciuc 	unsigned int cmd_idx = cmd->cmd_idx;
18413a839a7SGhennadi Procopciuc 
18513a839a7SGhennadi Procopciuc 	return (cmd_idx == MMC_CMD(24)) || (cmd_idx == MMC_CMD(25));
18613a839a7SGhennadi Procopciuc }
18713a839a7SGhennadi Procopciuc 
188a59d43fcSGhennadi Procopciuc static bool is_data_transfer_cmd(const struct mmc_cmd *cmd)
189a59d43fcSGhennadi Procopciuc {
190a59d43fcSGhennadi Procopciuc 	uintptr_t reg_base = imx_usdhc_params.reg_base;
191a59d43fcSGhennadi Procopciuc 	unsigned int cmd_idx = cmd->cmd_idx;
192a59d43fcSGhennadi Procopciuc 	uint32_t xfer_type;
193a59d43fcSGhennadi Procopciuc 
194a59d43fcSGhennadi Procopciuc 	xfer_type = mmio_read_32(reg_base + XFERTYPE);
195a59d43fcSGhennadi Procopciuc 
196a59d43fcSGhennadi Procopciuc 	if (XFERTYPE_GET_CMD(xfer_type) == MMC_CMD(55)) {
197a59d43fcSGhennadi Procopciuc 		return (ADTC_MASK_ACMD & BIT_64(cmd_idx)) != 0ULL;
198a59d43fcSGhennadi Procopciuc 	}
199a59d43fcSGhennadi Procopciuc 
200a59d43fcSGhennadi Procopciuc 	if ((ADTC_MASK_SD & BIT_32(cmd->cmd_idx)) != 0U) {
201a59d43fcSGhennadi Procopciuc 		return true;
202a59d43fcSGhennadi Procopciuc 	}
203a59d43fcSGhennadi Procopciuc 
204a59d43fcSGhennadi Procopciuc 	return false;
205a59d43fcSGhennadi Procopciuc }
206a59d43fcSGhennadi Procopciuc 
207a59d43fcSGhennadi Procopciuc static int get_xfr_type(const struct mmc_cmd *cmd, bool data, uint32_t *xfertype)
208a59d43fcSGhennadi Procopciuc {
209a59d43fcSGhennadi Procopciuc 	*xfertype = XFERTYPE_CMD(cmd->cmd_idx);
210a59d43fcSGhennadi Procopciuc 
211a59d43fcSGhennadi Procopciuc 	switch (cmd->resp_type) {
212a59d43fcSGhennadi Procopciuc 	case MMC_RESPONSE_R2:
213a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_RSPTYP_136;
214a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_CCCEN;
215a59d43fcSGhennadi Procopciuc 		break;
216a59d43fcSGhennadi Procopciuc 	case MMC_RESPONSE_R4:
217a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_RSPTYP_48;
218a59d43fcSGhennadi Procopciuc 		break;
219a59d43fcSGhennadi Procopciuc 	case MMC_RESPONSE_R6:
220a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_RSPTYP_48;
221a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_CICEN;
222a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_CCCEN;
223a59d43fcSGhennadi Procopciuc 		break;
224a59d43fcSGhennadi Procopciuc 	case MMC_RESPONSE_R1B:
225a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_RSPTYP_48_BUSY;
226a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_CICEN;
227a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_CCCEN;
228a59d43fcSGhennadi Procopciuc 		break;
229a59d43fcSGhennadi Procopciuc 	default:
230a59d43fcSGhennadi Procopciuc 		ERROR("Invalid CMD response: %u\n", cmd->resp_type);
231a59d43fcSGhennadi Procopciuc 		return -EINVAL;
232a59d43fcSGhennadi Procopciuc 	}
233a59d43fcSGhennadi Procopciuc 
234a59d43fcSGhennadi Procopciuc 	if (data) {
235a59d43fcSGhennadi Procopciuc 		*xfertype |= XFERTYPE_DPSEL;
236a59d43fcSGhennadi Procopciuc 	}
237a59d43fcSGhennadi Procopciuc 
238a59d43fcSGhennadi Procopciuc 	return 0;
239a59d43fcSGhennadi Procopciuc }
240a59d43fcSGhennadi Procopciuc 
2418b659130SJun Nie static int imx_usdhc_send_cmd(struct mmc_cmd *cmd)
2428b659130SJun Nie {
2438b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
2448b659130SJun Nie 	unsigned int state, flags = INTSTATEN_CC | INTSTATEN_CTOE;
245f9ed855bSGhennadi Procopciuc 	unsigned int mixctl = 0;
2468b659130SJun Nie 	unsigned int cmd_retries = 0;
247a59d43fcSGhennadi Procopciuc 	uint32_t xfertype;
248a59d43fcSGhennadi Procopciuc 	bool data;
249a59d43fcSGhennadi Procopciuc 	int err = 0;
2508b659130SJun Nie 
2518b659130SJun Nie 	assert(cmd);
2528b659130SJun Nie 
253a59d43fcSGhennadi Procopciuc 	data = is_data_transfer_cmd(cmd);
254a59d43fcSGhennadi Procopciuc 
255a59d43fcSGhennadi Procopciuc 	err = get_xfr_type(cmd, data, &xfertype);
256a59d43fcSGhennadi Procopciuc 	if (err != 0) {
257a59d43fcSGhennadi Procopciuc 		return err;
258a59d43fcSGhennadi Procopciuc 	}
259a59d43fcSGhennadi Procopciuc 
2608b659130SJun Nie 	/* clear all irq status */
2618b659130SJun Nie 	mmio_write_32(reg_base + INTSTAT, 0xffffffff);
2628b659130SJun Nie 
2638b659130SJun Nie 	/* Wait for the bus to be idle */
2648b659130SJun Nie 	do {
2658b659130SJun Nie 		state = mmio_read_32(reg_base + PSTATE);
2668b659130SJun Nie 	} while (state & (PSTATE_CDIHB | PSTATE_CIHB));
2678b659130SJun Nie 
2688b659130SJun Nie 	while (mmio_read_32(reg_base + PSTATE) & PSTATE_DLA)
2698b659130SJun Nie 		;
2708b659130SJun Nie 
2718b659130SJun Nie 	mmio_write_32(reg_base + INTSIGEN, 0);
2728b659130SJun Nie 
2738b659130SJun Nie 	if (data) {
2748b659130SJun Nie 		mixctl |= MIXCTRL_DMAEN;
2758b659130SJun Nie 	}
2768b659130SJun Nie 
27713a839a7SGhennadi Procopciuc 	if (!is_data_transfer_to_card(cmd)) {
27813a839a7SGhennadi Procopciuc 		mixctl |= MIXCTRL_DTDSEL;
27913a839a7SGhennadi Procopciuc 	}
28013a839a7SGhennadi Procopciuc 
281b61379fbSGhennadi Procopciuc 	if ((cmd->cmd_idx != MMC_CMD(55)) && imx_usdhc_is_buf_valid()) {
282b61379fbSGhennadi Procopciuc 		if (imx_usdhc_is_buf_multiblk()) {
283b61379fbSGhennadi Procopciuc 			mixctl |= MIXCTRL_MSBSEL | MIXCTRL_BCEN;
284b61379fbSGhennadi Procopciuc 		}
285b61379fbSGhennadi Procopciuc 
286b61379fbSGhennadi Procopciuc 		imx_usdhc_write_buf_data();
287b61379fbSGhennadi Procopciuc 		imx_usdhc_inval_buf_data();
288b61379fbSGhennadi Procopciuc 	}
289b61379fbSGhennadi Procopciuc 
2908b659130SJun Nie 	/* Send the command */
2918b659130SJun Nie 	mmio_write_32(reg_base + CMDARG, cmd->cmd_arg);
2928b659130SJun Nie 	mmio_clrsetbits32(reg_base + MIXCTRL, MIXCTRL_DATMASK, mixctl);
2938b659130SJun Nie 	mmio_write_32(reg_base + XFERTYPE, xfertype);
2948b659130SJun Nie 
2958b659130SJun Nie 	/* Wait for the command done */
2968b659130SJun Nie 	do {
2978b659130SJun Nie 		state = mmio_read_32(reg_base + INTSTAT);
2988b659130SJun Nie 		if (cmd_retries)
2998b659130SJun Nie 			udelay(1);
3008b659130SJun Nie 	} while ((!(state & flags)) && ++cmd_retries < FSL_CMD_RETRIES);
3018b659130SJun Nie 
3028b659130SJun Nie 	if ((state & (INTSTATEN_CTOE | CMD_ERR)) || cmd_retries == FSL_CMD_RETRIES) {
3038b659130SJun Nie 		if (cmd_retries == FSL_CMD_RETRIES)
3048b659130SJun Nie 			err = -ETIMEDOUT;
3058b659130SJun Nie 		else
3068b659130SJun Nie 			err = -EIO;
3078b659130SJun Nie 		ERROR("imx_usdhc mmc cmd %d state 0x%x errno=%d\n",
3088b659130SJun Nie 		      cmd->cmd_idx, state, err);
3098b659130SJun Nie 		goto out;
3108b659130SJun Nie 	}
3118b659130SJun Nie 
3128b659130SJun Nie 	/* Copy the response to the response buffer */
3138b659130SJun Nie 	if (cmd->resp_type & MMC_RSP_136) {
3148b659130SJun Nie 		unsigned int cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
3158b659130SJun Nie 
3168b659130SJun Nie 		cmdrsp3 = mmio_read_32(reg_base + CMDRSP3);
3178b659130SJun Nie 		cmdrsp2 = mmio_read_32(reg_base + CMDRSP2);
3188b659130SJun Nie 		cmdrsp1 = mmio_read_32(reg_base + CMDRSP1);
3198b659130SJun Nie 		cmdrsp0 = mmio_read_32(reg_base + CMDRSP0);
3208b659130SJun Nie 		cmd->resp_data[3] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
3218b659130SJun Nie 		cmd->resp_data[2] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
3228b659130SJun Nie 		cmd->resp_data[1] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
3238b659130SJun Nie 		cmd->resp_data[0] = (cmdrsp0 << 8);
3248b659130SJun Nie 	} else {
3258b659130SJun Nie 		cmd->resp_data[0] = mmio_read_32(reg_base + CMDRSP0);
3268b659130SJun Nie 	}
3278b659130SJun Nie 
3288b659130SJun Nie 	/* Wait until all of the blocks are transferred */
3298b659130SJun Nie 	if (data) {
3308b659130SJun Nie 		flags = DATA_COMPLETE;
3318b659130SJun Nie 		do {
3328b659130SJun Nie 			state = mmio_read_32(reg_base + INTSTAT);
3338b659130SJun Nie 
3348b659130SJun Nie 			if (state & (INTSTATEN_DTOE | DATA_ERR)) {
3358b659130SJun Nie 				err = -EIO;
3368b659130SJun Nie 				ERROR("imx_usdhc mmc data state 0x%x\n", state);
3378b659130SJun Nie 				goto out;
3388b659130SJun Nie 			}
3398b659130SJun Nie 		} while ((state & flags) != flags);
3408b659130SJun Nie 	}
3418b659130SJun Nie 
3428b659130SJun Nie out:
3438b659130SJun Nie 	/* Reset CMD and DATA on error */
3448b659130SJun Nie 	if (err) {
3458b659130SJun Nie 		mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTC);
3468b659130SJun Nie 		while (mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTC)
3478b659130SJun Nie 			;
3488b659130SJun Nie 
3498b659130SJun Nie 		if (data) {
3508b659130SJun Nie 			mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTD);
3518b659130SJun Nie 			while (mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTD)
3528b659130SJun Nie 				;
3538b659130SJun Nie 		}
3548b659130SJun Nie 	}
3558b659130SJun Nie 
3568b659130SJun Nie 	/* clear all irq status */
3578b659130SJun Nie 	mmio_write_32(reg_base + INTSTAT, 0xffffffff);
3588b659130SJun Nie 
3598b659130SJun Nie 	return err;
3608b659130SJun Nie }
3618b659130SJun Nie 
3628b659130SJun Nie static int imx_usdhc_set_ios(unsigned int clk, unsigned int width)
3638b659130SJun Nie {
3648b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
3658b659130SJun Nie 
3668b659130SJun Nie 	imx_usdhc_set_clk(clk);
3678b659130SJun Nie 
3688b659130SJun Nie 	if (width == MMC_BUS_WIDTH_4)
3698b659130SJun Nie 		mmio_clrsetbits32(reg_base + PROTCTRL, PROTCTRL_WIDTH_MASK,
3708b659130SJun Nie 				  PROTCTRL_WIDTH_4);
3718b659130SJun Nie 	else if (width == MMC_BUS_WIDTH_8)
3728b659130SJun Nie 		mmio_clrsetbits32(reg_base + PROTCTRL, PROTCTRL_WIDTH_MASK,
3738b659130SJun Nie 				  PROTCTRL_WIDTH_8);
3748b659130SJun Nie 
3758b659130SJun Nie 	return 0;
3768b659130SJun Nie }
3778b659130SJun Nie 
3788b659130SJun Nie static int imx_usdhc_prepare(int lba, uintptr_t buf, size_t size)
3798b659130SJun Nie {
3807e2a4347SGhennadi Procopciuc 	flush_dcache_range(buf, size);
381b61379fbSGhennadi Procopciuc 	return imx_usdhc_save_buf_data(buf, size);
3828b659130SJun Nie }
3838b659130SJun Nie 
3848b659130SJun Nie static int imx_usdhc_read(int lba, uintptr_t buf, size_t size)
3858b659130SJun Nie {
3867e2a4347SGhennadi Procopciuc 	inv_dcache_range(buf, size);
3878b659130SJun Nie 	return 0;
3888b659130SJun Nie }
3898b659130SJun Nie 
3908b659130SJun Nie static int imx_usdhc_write(int lba, uintptr_t buf, size_t size)
3918b659130SJun Nie {
3928b659130SJun Nie 	return 0;
3938b659130SJun Nie }
3948b659130SJun Nie 
3958b659130SJun Nie void imx_usdhc_init(imx_usdhc_params_t *params,
3968b659130SJun Nie 		    struct mmc_device_info *mmc_dev_info)
3978b659130SJun Nie {
3988b659130SJun Nie 	assert((params != 0) &&
3998b659130SJun Nie 	       ((params->reg_base & MMC_BLOCK_MASK) == 0) &&
4008b659130SJun Nie 	       ((params->bus_width == MMC_BUS_WIDTH_1) ||
4018b659130SJun Nie 		(params->bus_width == MMC_BUS_WIDTH_4) ||
4028b659130SJun Nie 		(params->bus_width == MMC_BUS_WIDTH_8)));
4038b659130SJun Nie 
4048b659130SJun Nie 	memcpy(&imx_usdhc_params, params, sizeof(imx_usdhc_params_t));
4058b659130SJun Nie 	mmc_init(&imx_usdhc_ops, params->clk_rate, params->bus_width,
4068b659130SJun Nie 		 params->flags, mmc_dev_info);
4078b659130SJun Nie }
408