xref: /rk3399_ARM-atf/drivers/arm/tzc/tzc_dmc500.c (revision 9fbdb80209a4df6c0b0a696599e32987ae3b5135)
1f568604bSVikram Kanigiri /*
2f568604bSVikram Kanigiri  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3f568604bSVikram Kanigiri  *
4f568604bSVikram Kanigiri  * Redistribution and use in source and binary forms, with or without
5f568604bSVikram Kanigiri  * modification, are permitted provided that the following conditions are met:
6f568604bSVikram Kanigiri  *
7f568604bSVikram Kanigiri  * Redistributions of source code must retain the above copyright notice, this
8f568604bSVikram Kanigiri  * list of conditions and the following disclaimer.
9f568604bSVikram Kanigiri  *
10f568604bSVikram Kanigiri  * Redistributions in binary form must reproduce the above copyright notice,
11f568604bSVikram Kanigiri  * this list of conditions and the following disclaimer in the documentation
12f568604bSVikram Kanigiri  * and/or other materials provided with the distribution.
13f568604bSVikram Kanigiri  *
14f568604bSVikram Kanigiri  * Neither the name of ARM nor the names of its contributors may be used
15f568604bSVikram Kanigiri  * to endorse or promote products derived from this software without specific
16f568604bSVikram Kanigiri  * prior written permission.
17f568604bSVikram Kanigiri  *
18f568604bSVikram Kanigiri  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19f568604bSVikram Kanigiri  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20f568604bSVikram Kanigiri  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21f568604bSVikram Kanigiri  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22f568604bSVikram Kanigiri  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23f568604bSVikram Kanigiri  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24f568604bSVikram Kanigiri  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25f568604bSVikram Kanigiri  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26f568604bSVikram Kanigiri  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27f568604bSVikram Kanigiri  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28f568604bSVikram Kanigiri  * POSSIBILITY OF SUCH DAMAGE.
29f568604bSVikram Kanigiri  */
30f568604bSVikram Kanigiri 
31f568604bSVikram Kanigiri #include <assert.h>
32f568604bSVikram Kanigiri #include <debug.h>
33f568604bSVikram Kanigiri #include <mmio.h>
34f568604bSVikram Kanigiri #include <tzc_dmc500.h>
35f568604bSVikram Kanigiri #include "tzc_common.h"
36f568604bSVikram Kanigiri #include "tzc_common_private.c"
37f568604bSVikram Kanigiri 
38f568604bSVikram Kanigiri /*
39f568604bSVikram Kanigiri  * Macros which will be used by common core functions.
40f568604bSVikram Kanigiri  */
41f568604bSVikram Kanigiri #define TZC_DMC500_REGION_BASE_LOW_0_OFFSET		0x054
42f568604bSVikram Kanigiri #define TZC_DMC500_REGION_BASE_HIGH_0_OFFSET		0x058
43f568604bSVikram Kanigiri #define TZC_DMC500_REGION_TOP_LOW_0_OFFSET		0x05C
44f568604bSVikram Kanigiri #define TZC_DMC500_REGION_TOP_HIGH_0_OFFSET		0x060
45f568604bSVikram Kanigiri #define TZC_DMC500_REGION_ATTR_0_OFFSET			0x064
46f568604bSVikram Kanigiri #define TZC_DMC500_REGION_ID_ACCESS_0_OFFSET		0x068
47f568604bSVikram Kanigiri 
48f568604bSVikram Kanigiri #define TZC_DMC500_ACTION_OFF				0x50
49f568604bSVikram Kanigiri 
50f568604bSVikram Kanigiri /* Pointer to the tzc_dmc500_driver_data structure populated by the platform */
51f568604bSVikram Kanigiri static const tzc_dmc500_driver_data_t *g_driver_data;
52f568604bSVikram Kanigiri 
53f568604bSVikram Kanigiri #define verify_region_attr(region, attr)	\
54f568604bSVikram Kanigiri 		((g_conf_regions[(region)].sec_attr ==			\
55f568604bSVikram Kanigiri 			((attr) >> TZC_REGION_ATTR_SEC_SHIFT))		\
56f568604bSVikram Kanigiri 		&& ((attr) & (0x1 << TZC_REGION_ATTR_F_EN_SHIFT)))
57f568604bSVikram Kanigiri 
58f568604bSVikram Kanigiri /*
59f568604bSVikram Kanigiri  * Structure for configured regions attributes in DMC500.
60f568604bSVikram Kanigiri  */
61f568604bSVikram Kanigiri typedef struct tzc_dmc500_regions {
62f568604bSVikram Kanigiri 	tzc_region_attributes_t sec_attr;
63f568604bSVikram Kanigiri 	int is_enabled;
64f568604bSVikram Kanigiri } tzc_dmc500_regions_t;
65f568604bSVikram Kanigiri 
66f568604bSVikram Kanigiri /*
67f568604bSVikram Kanigiri  * Array storing the attributes of the configured regions. This array
68f568604bSVikram Kanigiri  * will be used by the `tzc_dmc500_verify_complete` to verify the flush
69f568604bSVikram Kanigiri  * completion.
70f568604bSVikram Kanigiri  */
71f568604bSVikram Kanigiri static tzc_dmc500_regions_t g_conf_regions[MAX_REGION_VAL + 1];
72f568604bSVikram Kanigiri 
73f568604bSVikram Kanigiri /* Helper Macros for making the code readable */
74f568604bSVikram Kanigiri #define DMC_INST_BASE_ADDR(instance) (g_driver_data->dmc_base[instance])
75f568604bSVikram Kanigiri #define DMC_INST_SI_BASE(instance, interface) \
76f568604bSVikram Kanigiri 		(DMC_INST_BASE_ADDR(instance) + IFACE_OFFSET(interface))
77f568604bSVikram Kanigiri 
78f568604bSVikram Kanigiri DEFINE_TZC_COMMON_WRITE_ACTION(_dmc500, DMC500)
79f568604bSVikram Kanigiri DEFINE_TZC_COMMON_WRITE_REGION_BASE(_dmc500, DMC500)
80f568604bSVikram Kanigiri DEFINE_TZC_COMMON_WRITE_REGION_TOP(_dmc500, DMC500)
81f568604bSVikram Kanigiri DEFINE_TZC_COMMON_WRITE_REGION_ATTRIBUTES(_dmc500, DMC500)
82f568604bSVikram Kanigiri DEFINE_TZC_COMMON_WRITE_REGION_ID_ACCESS(_dmc500, DMC500)
83f568604bSVikram Kanigiri 
84f568604bSVikram Kanigiri DEFINE_TZC_COMMON_CONFIGURE_REGION0(_dmc500)
85f568604bSVikram Kanigiri DEFINE_TZC_COMMON_CONFIGURE_REGION(_dmc500)
86f568604bSVikram Kanigiri 
87f568604bSVikram Kanigiri static inline unsigned int _tzc_dmc500_read_region_attr_0(
88f568604bSVikram Kanigiri 					uintptr_t dmc_si_base,
89f568604bSVikram Kanigiri 					int region_no)
90f568604bSVikram Kanigiri {
91f568604bSVikram Kanigiri 	return mmio_read_32(dmc_si_base +
92f568604bSVikram Kanigiri 			TZC_REGION_OFFSET(TZC_DMC500_REGION_SIZE, region_no) +
93f568604bSVikram Kanigiri 			TZC_DMC500_REGION_ATTR_0_OFFSET);
94f568604bSVikram Kanigiri }
95f568604bSVikram Kanigiri 
96f568604bSVikram Kanigiri static inline void _tzc_dmc500_write_flush_control(uintptr_t dmc_si_base)
97f568604bSVikram Kanigiri {
98f568604bSVikram Kanigiri 	mmio_write_32(dmc_si_base + SI_FLUSH_CTRL_OFFSET, 1);
99f568604bSVikram Kanigiri }
100f568604bSVikram Kanigiri 
101f568604bSVikram Kanigiri /*
102f568604bSVikram Kanigiri  * Sets the Flush controls for all the DMC Instances and System Interfaces.
103f568604bSVikram Kanigiri  * This initiates the flush of configuration settings from the shadow
104f568604bSVikram Kanigiri  * registers to the actual configuration register. The caller should poll
105f568604bSVikram Kanigiri  * changed register to confirm update.
106f568604bSVikram Kanigiri  */
107f568604bSVikram Kanigiri void tzc_dmc500_config_complete(void)
108f568604bSVikram Kanigiri {
109f568604bSVikram Kanigiri 	int dmc_inst, sys_if;
110f568604bSVikram Kanigiri 
111f568604bSVikram Kanigiri 	assert(g_driver_data);
112f568604bSVikram Kanigiri 
113f568604bSVikram Kanigiri 	for (dmc_inst = 0; dmc_inst < g_driver_data->dmc_count; dmc_inst++) {
114f568604bSVikram Kanigiri 		assert(DMC_INST_BASE_ADDR(dmc_inst));
115f568604bSVikram Kanigiri 		for (sys_if = 0; sys_if < MAX_SYS_IF_COUNT; sys_if++)
116f568604bSVikram Kanigiri 			_tzc_dmc500_write_flush_control(
117f568604bSVikram Kanigiri 					DMC_INST_SI_BASE(dmc_inst, sys_if));
118f568604bSVikram Kanigiri 	}
119f568604bSVikram Kanigiri }
120f568604bSVikram Kanigiri 
121f568604bSVikram Kanigiri /*
122f568604bSVikram Kanigiri  * This function reads back the secure attributes from the configuration
123f568604bSVikram Kanigiri  * register for each DMC Instance and System Interface and compares it with
124f568604bSVikram Kanigiri  * the configured value. The successful verification of the region attributes
125f568604bSVikram Kanigiri  * confirms that the flush operation has completed.
126f568604bSVikram Kanigiri  * If the verification fails, the caller is expected to invoke this API again
127f568604bSVikram Kanigiri  * till it succeeds.
128f568604bSVikram Kanigiri  * Returns 0 on success and 1 on failure.
129f568604bSVikram Kanigiri  */
130f568604bSVikram Kanigiri int tzc_dmc500_verify_complete(void)
131f568604bSVikram Kanigiri {
132f568604bSVikram Kanigiri 	int dmc_inst, sys_if, region_no;
133f568604bSVikram Kanigiri 	unsigned int attr;
134f568604bSVikram Kanigiri 
135f568604bSVikram Kanigiri 	assert(g_driver_data);
136f568604bSVikram Kanigiri 	/* Region 0 must be configured */
137f568604bSVikram Kanigiri 	assert(g_conf_regions[0].is_enabled);
138f568604bSVikram Kanigiri 
139f568604bSVikram Kanigiri 	/* Iterate over all configured regions */
140f568604bSVikram Kanigiri 	for (region_no = 0; region_no <= MAX_REGION_VAL; region_no++) {
141f568604bSVikram Kanigiri 		if (!g_conf_regions[region_no].is_enabled)
142f568604bSVikram Kanigiri 			continue;
143f568604bSVikram Kanigiri 		for (dmc_inst = 0; dmc_inst < g_driver_data->dmc_count;
144f568604bSVikram Kanigiri 								dmc_inst++) {
145f568604bSVikram Kanigiri 			assert(DMC_INST_BASE_ADDR(dmc_inst));
146f568604bSVikram Kanigiri 			for (sys_if = 0; sys_if < MAX_SYS_IF_COUNT;
147f568604bSVikram Kanigiri 							sys_if++) {
148f568604bSVikram Kanigiri 				attr = _tzc_dmc500_read_region_attr_0(
149f568604bSVikram Kanigiri 					DMC_INST_SI_BASE(dmc_inst, sys_if),
150f568604bSVikram Kanigiri 					region_no);
151f568604bSVikram Kanigiri 				VERBOSE("Verifying DMC500 region:%d"
152f568604bSVikram Kanigiri 					" dmc_inst:%d sys_if:%d attr:%x\n",
153f568604bSVikram Kanigiri 					region_no, dmc_inst, sys_if, attr);
154f568604bSVikram Kanigiri 				if (!verify_region_attr(region_no, attr))
155f568604bSVikram Kanigiri 					return 1;
156f568604bSVikram Kanigiri 			}
157f568604bSVikram Kanigiri 		}
158f568604bSVikram Kanigiri 	}
159f568604bSVikram Kanigiri 
160f568604bSVikram Kanigiri 	return 0;
161f568604bSVikram Kanigiri }
162f568604bSVikram Kanigiri 
163f568604bSVikram Kanigiri /*
164f568604bSVikram Kanigiri  * `tzc_dmc500_configure_region0` is used to program region 0 in both the
165f568604bSVikram Kanigiri  * system interfaces of all the DMC-500 instances. Region 0 covers the whole
166f568604bSVikram Kanigiri  * address space that is not mapped to any other region for a system interface,
167f568604bSVikram Kanigiri  * and is always enabled; this cannot be changed. This function only changes
168f568604bSVikram Kanigiri  * the access permissions.
169f568604bSVikram Kanigiri  */
170f568604bSVikram Kanigiri void tzc_dmc500_configure_region0(tzc_region_attributes_t sec_attr,
171f568604bSVikram Kanigiri 					unsigned int nsaid_permissions)
172f568604bSVikram Kanigiri {
173f568604bSVikram Kanigiri 	int dmc_inst, sys_if;
174f568604bSVikram Kanigiri 
175f568604bSVikram Kanigiri 	/* Assert if DMC-500 is not initialized */
176f568604bSVikram Kanigiri 	assert(g_driver_data);
177f568604bSVikram Kanigiri 
178f568604bSVikram Kanigiri 	/* Configure region_0 in all DMC instances */
179f568604bSVikram Kanigiri 	for (dmc_inst = 0; dmc_inst < g_driver_data->dmc_count; dmc_inst++) {
180f568604bSVikram Kanigiri 		assert(DMC_INST_BASE_ADDR(dmc_inst));
181f568604bSVikram Kanigiri 		for (sys_if = 0; sys_if < MAX_SYS_IF_COUNT; sys_if++)
182f568604bSVikram Kanigiri 			_tzc_dmc500_configure_region0(
183f568604bSVikram Kanigiri 					DMC_INST_SI_BASE(dmc_inst, sys_if),
184f568604bSVikram Kanigiri 					sec_attr, nsaid_permissions);
185f568604bSVikram Kanigiri 	}
186f568604bSVikram Kanigiri 
187f568604bSVikram Kanigiri 	g_conf_regions[0].sec_attr = sec_attr;
188f568604bSVikram Kanigiri 	g_conf_regions[0].is_enabled = 1;
189f568604bSVikram Kanigiri }
190f568604bSVikram Kanigiri 
191f568604bSVikram Kanigiri /*
192f568604bSVikram Kanigiri  * `tzc_dmc500_configure_region` is used to program a region into all system
193f568604bSVikram Kanigiri  * interfaces of all the DMC instances.
194f568604bSVikram Kanigiri  * NOTE:
195f568604bSVikram Kanigiri  * Region 0 is special; it is preferable to use tzc_dmc500_configure_region0
196f568604bSVikram Kanigiri  * for this region (see comment for that function).
197f568604bSVikram Kanigiri  */
198f568604bSVikram Kanigiri void tzc_dmc500_configure_region(int region_no,
199*9fbdb802SYatharth Kochar 			unsigned long long region_base,
200*9fbdb802SYatharth Kochar 			unsigned long long region_top,
201f568604bSVikram Kanigiri 			tzc_region_attributes_t sec_attr,
202f568604bSVikram Kanigiri 			unsigned int nsaid_permissions)
203f568604bSVikram Kanigiri {
204f568604bSVikram Kanigiri 	int dmc_inst, sys_if;
205f568604bSVikram Kanigiri 
206f568604bSVikram Kanigiri 	assert(g_driver_data);
207f568604bSVikram Kanigiri 	/* Do range checks on regions. */
208f568604bSVikram Kanigiri 	assert(region_no >= 0 && region_no <= MAX_REGION_VAL);
209f568604bSVikram Kanigiri 
210f568604bSVikram Kanigiri 	/*
211f568604bSVikram Kanigiri 	 * Do address range check based on DMC-TZ configuration. A 43bit address
212f568604bSVikram Kanigiri 	 * is the max and expected case.
213f568604bSVikram Kanigiri 	 */
214f568604bSVikram Kanigiri 	assert(((region_top <= (UINT64_MAX >> (64 - 43))) &&
215f568604bSVikram Kanigiri 		(region_base < region_top)));
216f568604bSVikram Kanigiri 
217f568604bSVikram Kanigiri 	/* region_base and (region_top + 1) must be 4KB aligned */
218f568604bSVikram Kanigiri 	assert(((region_base | (region_top + 1)) & (4096 - 1)) == 0);
219f568604bSVikram Kanigiri 
220f568604bSVikram Kanigiri 	for (dmc_inst = 0; dmc_inst < g_driver_data->dmc_count; dmc_inst++) {
221f568604bSVikram Kanigiri 		assert(DMC_INST_BASE_ADDR(dmc_inst));
222f568604bSVikram Kanigiri 		for (sys_if = 0; sys_if < MAX_SYS_IF_COUNT; sys_if++)
223f568604bSVikram Kanigiri 			_tzc_dmc500_configure_region(
224f568604bSVikram Kanigiri 					DMC_INST_SI_BASE(dmc_inst, sys_if),
225f568604bSVikram Kanigiri 					TZC_DMC500_REGION_ATTR_F_EN_MASK,
226f568604bSVikram Kanigiri 					region_no, region_base, region_top,
227f568604bSVikram Kanigiri 					sec_attr, nsaid_permissions);
228f568604bSVikram Kanigiri 	}
229f568604bSVikram Kanigiri 
230f568604bSVikram Kanigiri 	g_conf_regions[region_no].sec_attr = sec_attr;
231f568604bSVikram Kanigiri 	g_conf_regions[region_no].is_enabled = 1;
232f568604bSVikram Kanigiri }
233f568604bSVikram Kanigiri 
234f568604bSVikram Kanigiri /* Sets the action value for all the DMC instances */
235f568604bSVikram Kanigiri void tzc_dmc500_set_action(tzc_action_t action)
236f568604bSVikram Kanigiri {
237f568604bSVikram Kanigiri 	int dmc_inst;
238f568604bSVikram Kanigiri 
239f568604bSVikram Kanigiri 	assert(g_driver_data);
240f568604bSVikram Kanigiri 
241f568604bSVikram Kanigiri 	for (dmc_inst = 0; dmc_inst < g_driver_data->dmc_count; dmc_inst++) {
242f568604bSVikram Kanigiri 		assert(DMC_INST_BASE_ADDR(dmc_inst));
243f568604bSVikram Kanigiri 		/*
244f568604bSVikram Kanigiri 		 * - Currently no handler is provided to trap an error via
245f568604bSVikram Kanigiri 		 *   interrupt or exception.
246f568604bSVikram Kanigiri 		 * - The interrupt action has not been tested.
247f568604bSVikram Kanigiri 		 */
248f568604bSVikram Kanigiri 		_tzc_dmc500_write_action(DMC_INST_BASE_ADDR(dmc_inst), action);
249f568604bSVikram Kanigiri 	}
250f568604bSVikram Kanigiri }
251f568604bSVikram Kanigiri 
252f568604bSVikram Kanigiri /*
253f568604bSVikram Kanigiri  * A DMC-500 instance must be present at each base address provided by the
254f568604bSVikram Kanigiri  * platform. It also expects platform to pass at least one instance of
255f568604bSVikram Kanigiri  * DMC-500.
256f568604bSVikram Kanigiri  */
257f568604bSVikram Kanigiri static void validate_plat_driver_data(
258f568604bSVikram Kanigiri 			const tzc_dmc500_driver_data_t *plat_driver_data)
259f568604bSVikram Kanigiri {
260f568604bSVikram Kanigiri #if DEBUG
261f568604bSVikram Kanigiri 	int i;
262f568604bSVikram Kanigiri 	unsigned int dmc_id;
263f568604bSVikram Kanigiri 	uintptr_t dmc_base;
264f568604bSVikram Kanigiri 
265f568604bSVikram Kanigiri 	assert(plat_driver_data);
266f568604bSVikram Kanigiri 	assert(plat_driver_data->dmc_count > 0 &&
267f568604bSVikram Kanigiri 		(plat_driver_data->dmc_count <= MAX_DMC_COUNT));
268f568604bSVikram Kanigiri 
269f568604bSVikram Kanigiri 	for (i = 0; i < plat_driver_data->dmc_count; i++) {
270f568604bSVikram Kanigiri 		dmc_base = plat_driver_data->dmc_base[i];
271f568604bSVikram Kanigiri 		assert(dmc_base);
272f568604bSVikram Kanigiri 
273f568604bSVikram Kanigiri 		dmc_id = _tzc_read_peripheral_id(dmc_base);
274f568604bSVikram Kanigiri 		assert(dmc_id == DMC500_PERIPHERAL_ID);
275f568604bSVikram Kanigiri 	}
276f568604bSVikram Kanigiri #endif /* DEBUG */
277f568604bSVikram Kanigiri }
278f568604bSVikram Kanigiri 
279f568604bSVikram Kanigiri 
280f568604bSVikram Kanigiri /*
281f568604bSVikram Kanigiri  * Initializes the base address and count of DMC instances.
282f568604bSVikram Kanigiri  *
283f568604bSVikram Kanigiri  * Note : Only pointer to plat_driver_data is saved, so it is caller's
284f568604bSVikram Kanigiri  * responsibility to keep it valid until the driver is used.
285f568604bSVikram Kanigiri  */
286f568604bSVikram Kanigiri void tzc_dmc500_driver_init(const tzc_dmc500_driver_data_t *plat_driver_data)
287f568604bSVikram Kanigiri {
288f568604bSVikram Kanigiri 	/* Check valid pointer is passed */
289f568604bSVikram Kanigiri 	assert(plat_driver_data);
290f568604bSVikram Kanigiri 
291f568604bSVikram Kanigiri 	/*
292f568604bSVikram Kanigiri 	 * NOTE: This driver expects the DMC-500 controller is already in
293f568604bSVikram Kanigiri 	 * READY state. Hence, it uses the reconfiguration method for
294f568604bSVikram Kanigiri 	 * programming TrustZone regions
295f568604bSVikram Kanigiri 	 */
296f568604bSVikram Kanigiri 	/* Validates the information passed by platform */
297f568604bSVikram Kanigiri 	validate_plat_driver_data(plat_driver_data);
298f568604bSVikram Kanigiri 	g_driver_data = plat_driver_data;
299f568604bSVikram Kanigiri }
300