xref: /rk3399_ARM-atf/drivers/arm/gic/v3/gic600_multichip_private.h (revision b24ece54e040537599d3c94bb2b2f639bd5c2509)
1fcc337cfSVijayenthiran Subramaniam /*
2fcc337cfSVijayenthiran Subramaniam  * Copyright (c) 2019, ARM Limited. All rights reserved.
3fcc337cfSVijayenthiran Subramaniam  *
4fcc337cfSVijayenthiran Subramaniam  * SPDX-License-Identifier: BSD-3-Clause
5fcc337cfSVijayenthiran Subramaniam  */
6fcc337cfSVijayenthiran Subramaniam 
7fcc337cfSVijayenthiran Subramaniam #ifndef GIC600_MULTICHIP_PRIVATE_H
8fcc337cfSVijayenthiran Subramaniam #define GIC600_MULTICHIP_PRIVATE_H
9fcc337cfSVijayenthiran Subramaniam 
10fcc337cfSVijayenthiran Subramaniam #include <drivers/arm/gic600_multichip.h>
11fcc337cfSVijayenthiran Subramaniam 
12fcc337cfSVijayenthiran Subramaniam #include "gicv3_private.h"
13fcc337cfSVijayenthiran Subramaniam 
14fcc337cfSVijayenthiran Subramaniam /* GIC600 GICD multichip related offsets */
15fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR			U(0xC000)
16fcc337cfSVijayenthiran Subramaniam #define GICD_DCHIPR			U(0xC004)
17fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPR			U(0xC008)
18fcc337cfSVijayenthiran Subramaniam 
19fcc337cfSVijayenthiran Subramaniam /* GIC600 GICD multichip related masks */
20fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPRx_PUP_BIT		BIT_64(1)
21fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPRx_SOCKET_STATE	BIT_64(0)
22fcc337cfSVijayenthiran Subramaniam #define GICD_DCHIPR_PUP_BIT		BIT_32(0)
23fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_MASK		(BIT_32(4) | BIT_32(5))
24fcc337cfSVijayenthiran Subramaniam 
25fcc337cfSVijayenthiran Subramaniam /* GIC600 GICD multichip related shifts */
26fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPRx_ADDR_SHIFT		16
27fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_SHIFT		4
28fcc337cfSVijayenthiran Subramaniam #define GICD_DCHIPR_RT_OWNER_SHIFT	4
29fcc337cfSVijayenthiran Subramaniam 
30*b24ece54SVijayenthiran Subramaniam /*
31*b24ece54SVijayenthiran Subramaniam  * If GIC v4 extension is enabled, then use SPI macros specific to GIC-Clayton.
32*b24ece54SVijayenthiran Subramaniam  * Other shifts and mask remains same between GIC-600 and GIC-Clayton.
33*b24ece54SVijayenthiran Subramaniam  */
34*b24ece54SVijayenthiran Subramaniam #if GIC_ENABLE_V4_EXTN
35*b24ece54SVijayenthiran Subramaniam #define GICD_CHIPRx_SPI_BLOCK_MIN_SHIFT	9
36*b24ece54SVijayenthiran Subramaniam #define GICD_CHIPRx_SPI_BLOCKS_SHIFT	3
37*b24ece54SVijayenthiran Subramaniam #else
38*b24ece54SVijayenthiran Subramaniam #define GICD_CHIPRx_SPI_BLOCK_MIN_SHIFT	10
39*b24ece54SVijayenthiran Subramaniam #define GICD_CHIPRx_SPI_BLOCKS_SHIFT	5
40*b24ece54SVijayenthiran Subramaniam #endif
41*b24ece54SVijayenthiran Subramaniam 
42fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_STATE_DISCONNECTED	U(0)
43fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_STATE_UPDATING		U(1)
44fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_STATE_CONSISTENT	U(2)
45fcc337cfSVijayenthiran Subramaniam 
46fcc337cfSVijayenthiran Subramaniam /* SPI interrupt id minimum and maximum range */
47fcc337cfSVijayenthiran Subramaniam #define GIC600_SPI_ID_MIN		32
48fcc337cfSVijayenthiran Subramaniam #define GIC600_SPI_ID_MAX		960
49fcc337cfSVijayenthiran Subramaniam 
50fcc337cfSVijayenthiran Subramaniam /* Number of retries for PUP update */
51fcc337cfSVijayenthiran Subramaniam #define GICD_PUP_UPDATE_RETRIES		10000
52fcc337cfSVijayenthiran Subramaniam 
53fcc337cfSVijayenthiran Subramaniam #define SPI_MIN_INDEX			0
54fcc337cfSVijayenthiran Subramaniam #define SPI_MAX_INDEX			1
55fcc337cfSVijayenthiran Subramaniam 
56fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCK_MIN_VALUE(spi_id_min) \
57fcc337cfSVijayenthiran Subramaniam 			(((spi_id_min) - GIC600_SPI_ID_MIN) / \
58fcc337cfSVijayenthiran Subramaniam 			GIC600_SPI_ID_MIN)
59fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCKS_VALUE(spi_id_min, spi_id_max) \
60fcc337cfSVijayenthiran Subramaniam 			(((spi_id_max) - (spi_id_min) + 1) / \
61fcc337cfSVijayenthiran Subramaniam 			GIC600_SPI_ID_MIN)
62fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPR_VALUE(chip_addr, spi_block_min, spi_blocks) \
63fcc337cfSVijayenthiran Subramaniam 			(((chip_addr) << GICD_CHIPRx_ADDR_SHIFT) | \
64fcc337cfSVijayenthiran Subramaniam 			((spi_block_min) << GICD_CHIPRx_SPI_BLOCK_MIN_SHIFT) | \
65fcc337cfSVijayenthiran Subramaniam 			((spi_blocks) << GICD_CHIPRx_SPI_BLOCKS_SHIFT))
66fcc337cfSVijayenthiran Subramaniam 
67fcc337cfSVijayenthiran Subramaniam /*
68fcc337cfSVijayenthiran Subramaniam  * Multichip data assertion macros
69fcc337cfSVijayenthiran Subramaniam  */
70fcc337cfSVijayenthiran Subramaniam /* Set bits from 0 to ((spi_id_max + 1) / 32) */
71fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCKS_TILL_MAX(spi_id_max)	((1 << (((spi_id_max) + 1) >> 5)) - 1)
72fcc337cfSVijayenthiran Subramaniam /* Set bits from 0 to (spi_id_min / 32) */
73fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCKS_TILL_MIN(spi_id_min)	((1 << ((spi_id_min) >> 5)) - 1)
74fcc337cfSVijayenthiran Subramaniam /* Set bits from (spi_id_min / 32) to ((spi_id_max + 1) / 32) */
75fcc337cfSVijayenthiran Subramaniam #define BLOCKS_OF_32(spi_id_min, spi_id_max) \
76fcc337cfSVijayenthiran Subramaniam 					SPI_BLOCKS_TILL_MAX(spi_id_max) ^ \
77fcc337cfSVijayenthiran Subramaniam 					SPI_BLOCKS_TILL_MIN(spi_id_min)
78fcc337cfSVijayenthiran Subramaniam 
79fcc337cfSVijayenthiran Subramaniam /*******************************************************************************
80fcc337cfSVijayenthiran Subramaniam  * GIC-600 multichip operation related helper functions
81fcc337cfSVijayenthiran Subramaniam  ******************************************************************************/
82fcc337cfSVijayenthiran Subramaniam static inline uint32_t read_gicd_dchipr(uintptr_t base)
83fcc337cfSVijayenthiran Subramaniam {
84fcc337cfSVijayenthiran Subramaniam 	return mmio_read_32(base + GICD_DCHIPR);
85fcc337cfSVijayenthiran Subramaniam }
86fcc337cfSVijayenthiran Subramaniam 
87fcc337cfSVijayenthiran Subramaniam static inline uint64_t read_gicd_chipr_n(uintptr_t base, uint8_t n)
88fcc337cfSVijayenthiran Subramaniam {
89fcc337cfSVijayenthiran Subramaniam 	return mmio_read_64(base + (GICD_CHIPR + (8U * n)));
90fcc337cfSVijayenthiran Subramaniam }
91fcc337cfSVijayenthiran Subramaniam 
92fcc337cfSVijayenthiran Subramaniam static inline uint32_t read_gicd_chipsr(uintptr_t base)
93fcc337cfSVijayenthiran Subramaniam {
94fcc337cfSVijayenthiran Subramaniam 	return mmio_read_32(base + GICD_CHIPSR);
95fcc337cfSVijayenthiran Subramaniam }
96fcc337cfSVijayenthiran Subramaniam 
97fcc337cfSVijayenthiran Subramaniam static inline void write_gicd_dchipr(uintptr_t base, uint32_t val)
98fcc337cfSVijayenthiran Subramaniam {
99fcc337cfSVijayenthiran Subramaniam 	mmio_write_32(base + GICD_DCHIPR, val);
100fcc337cfSVijayenthiran Subramaniam }
101fcc337cfSVijayenthiran Subramaniam 
102fcc337cfSVijayenthiran Subramaniam static inline void write_gicd_chipr_n(uintptr_t base, uint8_t n, uint64_t val)
103fcc337cfSVijayenthiran Subramaniam {
104fcc337cfSVijayenthiran Subramaniam 	mmio_write_64(base + (GICD_CHIPR + (8U * n)), val);
105fcc337cfSVijayenthiran Subramaniam }
106fcc337cfSVijayenthiran Subramaniam 
107fcc337cfSVijayenthiran Subramaniam #endif /* GIC600_MULTICHIP_PRIVATE_H */
108