1fcc337cfSVijayenthiran Subramaniam /* 2*6aea7624SVijayenthiran Subramaniam * Copyright (c) 2019-2022, ARM Limited. All rights reserved. 3fcc337cfSVijayenthiran Subramaniam * 4fcc337cfSVijayenthiran Subramaniam * SPDX-License-Identifier: BSD-3-Clause 5fcc337cfSVijayenthiran Subramaniam */ 6fcc337cfSVijayenthiran Subramaniam 7fcc337cfSVijayenthiran Subramaniam #ifndef GIC600_MULTICHIP_PRIVATE_H 8fcc337cfSVijayenthiran Subramaniam #define GIC600_MULTICHIP_PRIVATE_H 9fcc337cfSVijayenthiran Subramaniam 10fcc337cfSVijayenthiran Subramaniam #include <drivers/arm/gic600_multichip.h> 11fcc337cfSVijayenthiran Subramaniam 12fcc337cfSVijayenthiran Subramaniam #include "gicv3_private.h" 13fcc337cfSVijayenthiran Subramaniam 14fcc337cfSVijayenthiran Subramaniam /* GIC600 GICD multichip related offsets */ 15fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR U(0xC000) 16fcc337cfSVijayenthiran Subramaniam #define GICD_DCHIPR U(0xC004) 17fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPR U(0xC008) 18fcc337cfSVijayenthiran Subramaniam 19fcc337cfSVijayenthiran Subramaniam /* GIC600 GICD multichip related masks */ 20fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPRx_PUP_BIT BIT_64(1) 21fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPRx_SOCKET_STATE BIT_64(0) 22fcc337cfSVijayenthiran Subramaniam #define GICD_DCHIPR_PUP_BIT BIT_32(0) 23fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_MASK (BIT_32(4) | BIT_32(5)) 24fcc337cfSVijayenthiran Subramaniam 25fcc337cfSVijayenthiran Subramaniam /* GIC600 GICD multichip related shifts */ 26fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPRx_ADDR_SHIFT 16 27fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_SHIFT 4 28fcc337cfSVijayenthiran Subramaniam #define GICD_DCHIPR_RT_OWNER_SHIFT 4 29fcc337cfSVijayenthiran Subramaniam 30feb70818SAndre Przywara /* Other shifts and masks remain the same between GIC-600 and GIC-700. */ 31feb70818SAndre Przywara #define GIC_700_SPI_BLOCK_MIN_SHIFT 9 32feb70818SAndre Przywara #define GIC_700_SPI_BLOCKS_SHIFT 3 33feb70818SAndre Przywara #define GIC_600_SPI_BLOCK_MIN_SHIFT 10 34feb70818SAndre Przywara #define GIC_600_SPI_BLOCKS_SHIFT 5 35b24ece54SVijayenthiran Subramaniam 36fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_STATE_DISCONNECTED U(0) 37fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_STATE_UPDATING U(1) 38fcc337cfSVijayenthiran Subramaniam #define GICD_CHIPSR_RTS_STATE_CONSISTENT U(2) 39fcc337cfSVijayenthiran Subramaniam 40fcc337cfSVijayenthiran Subramaniam /* SPI interrupt id minimum and maximum range */ 41fcc337cfSVijayenthiran Subramaniam #define GIC600_SPI_ID_MIN 32 42fcc337cfSVijayenthiran Subramaniam #define GIC600_SPI_ID_MAX 960 43fcc337cfSVijayenthiran Subramaniam 44a78b3b38SVarun Wadekar #define GIC700_SPI_ID_MIN 32 45a78b3b38SVarun Wadekar #define GIC700_SPI_ID_MAX 991 46a78b3b38SVarun Wadekar #define GIC700_ESPI_ID_MIN 4096 47a78b3b38SVarun Wadekar #define GIC700_ESPI_ID_MAX 5119 48a78b3b38SVarun Wadekar 49fcc337cfSVijayenthiran Subramaniam /* Number of retries for PUP update */ 50fcc337cfSVijayenthiran Subramaniam #define GICD_PUP_UPDATE_RETRIES 10000 51fcc337cfSVijayenthiran Subramaniam 52fcc337cfSVijayenthiran Subramaniam #define SPI_MIN_INDEX 0 53fcc337cfSVijayenthiran Subramaniam #define SPI_MAX_INDEX 1 54fcc337cfSVijayenthiran Subramaniam 55fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCK_MIN_VALUE(spi_id_min) \ 56fcc337cfSVijayenthiran Subramaniam (((spi_id_min) - GIC600_SPI_ID_MIN) / \ 57fcc337cfSVijayenthiran Subramaniam GIC600_SPI_ID_MIN) 58fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCKS_VALUE(spi_id_min, spi_id_max) \ 59fcc337cfSVijayenthiran Subramaniam (((spi_id_max) - (spi_id_min) + 1) / \ 60fcc337cfSVijayenthiran Subramaniam GIC600_SPI_ID_MIN) 61a78b3b38SVarun Wadekar #define ESPI_BLOCK_MIN_VALUE(spi_id_min) \ 62a78b3b38SVarun Wadekar (((spi_id_min) - GIC700_ESPI_ID_MIN + 1) / \ 63a78b3b38SVarun Wadekar GIC700_SPI_ID_MIN) 64feb70818SAndre Przywara #define GICD_CHIPR_VALUE_GIC_700(chip_addr, spi_block_min, spi_blocks) \ 65fcc337cfSVijayenthiran Subramaniam (((chip_addr) << GICD_CHIPRx_ADDR_SHIFT) | \ 66feb70818SAndre Przywara ((spi_block_min) << GIC_700_SPI_BLOCK_MIN_SHIFT) | \ 67feb70818SAndre Przywara ((spi_blocks) << GIC_700_SPI_BLOCKS_SHIFT)) 68feb70818SAndre Przywara #define GICD_CHIPR_VALUE_GIC_600(chip_addr, spi_block_min, spi_blocks) \ 69feb70818SAndre Przywara (((chip_addr) << GICD_CHIPRx_ADDR_SHIFT) | \ 70feb70818SAndre Przywara ((spi_block_min) << GIC_600_SPI_BLOCK_MIN_SHIFT) | \ 71feb70818SAndre Przywara ((spi_blocks) << GIC_600_SPI_BLOCKS_SHIFT)) 72fcc337cfSVijayenthiran Subramaniam 73fcc337cfSVijayenthiran Subramaniam /* 74fcc337cfSVijayenthiran Subramaniam * Multichip data assertion macros 75fcc337cfSVijayenthiran Subramaniam */ 76fcc337cfSVijayenthiran Subramaniam /* Set bits from 0 to ((spi_id_max + 1) / 32) */ 77*6aea7624SVijayenthiran Subramaniam #define SPI_BLOCKS_TILL_MAX(spi_id_max) \ 78*6aea7624SVijayenthiran Subramaniam ((1ULL << (((spi_id_max) + 1) >> 5)) - 1) 79fcc337cfSVijayenthiran Subramaniam /* Set bits from 0 to (spi_id_min / 32) */ 80fcc337cfSVijayenthiran Subramaniam #define SPI_BLOCKS_TILL_MIN(spi_id_min) ((1 << ((spi_id_min) >> 5)) - 1) 81fcc337cfSVijayenthiran Subramaniam /* Set bits from (spi_id_min / 32) to ((spi_id_max + 1) / 32) */ 82fcc337cfSVijayenthiran Subramaniam #define BLOCKS_OF_32(spi_id_min, spi_id_max) \ 83fcc337cfSVijayenthiran Subramaniam SPI_BLOCKS_TILL_MAX(spi_id_max) ^ \ 84fcc337cfSVijayenthiran Subramaniam SPI_BLOCKS_TILL_MIN(spi_id_min) 85fcc337cfSVijayenthiran Subramaniam 86fcc337cfSVijayenthiran Subramaniam /******************************************************************************* 87fcc337cfSVijayenthiran Subramaniam * GIC-600 multichip operation related helper functions 88fcc337cfSVijayenthiran Subramaniam ******************************************************************************/ 89fcc337cfSVijayenthiran Subramaniam static inline uint32_t read_gicd_dchipr(uintptr_t base) 90fcc337cfSVijayenthiran Subramaniam { 91fcc337cfSVijayenthiran Subramaniam return mmio_read_32(base + GICD_DCHIPR); 92fcc337cfSVijayenthiran Subramaniam } 93fcc337cfSVijayenthiran Subramaniam 94fcc337cfSVijayenthiran Subramaniam static inline uint64_t read_gicd_chipr_n(uintptr_t base, uint8_t n) 95fcc337cfSVijayenthiran Subramaniam { 96fcc337cfSVijayenthiran Subramaniam return mmio_read_64(base + (GICD_CHIPR + (8U * n))); 97fcc337cfSVijayenthiran Subramaniam } 98fcc337cfSVijayenthiran Subramaniam 99fcc337cfSVijayenthiran Subramaniam static inline uint32_t read_gicd_chipsr(uintptr_t base) 100fcc337cfSVijayenthiran Subramaniam { 101fcc337cfSVijayenthiran Subramaniam return mmio_read_32(base + GICD_CHIPSR); 102fcc337cfSVijayenthiran Subramaniam } 103fcc337cfSVijayenthiran Subramaniam 104fcc337cfSVijayenthiran Subramaniam static inline void write_gicd_dchipr(uintptr_t base, uint32_t val) 105fcc337cfSVijayenthiran Subramaniam { 106fcc337cfSVijayenthiran Subramaniam mmio_write_32(base + GICD_DCHIPR, val); 107fcc337cfSVijayenthiran Subramaniam } 108fcc337cfSVijayenthiran Subramaniam 109fcc337cfSVijayenthiran Subramaniam static inline void write_gicd_chipr_n(uintptr_t base, uint8_t n, uint64_t val) 110fcc337cfSVijayenthiran Subramaniam { 111fcc337cfSVijayenthiran Subramaniam mmio_write_64(base + (GICD_CHIPR + (8U * n)), val); 112fcc337cfSVijayenthiran Subramaniam } 113fcc337cfSVijayenthiran Subramaniam 114fcc337cfSVijayenthiran Subramaniam #endif /* GIC600_MULTICHIP_PRIVATE_H */ 115