1464ce2bbSSoby Mathew /* 2eb68ea9bSJeenu Viswambharan * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3464ce2bbSSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5464ce2bbSSoby Mathew */ 6464ce2bbSSoby Mathew 7464ce2bbSSoby Mathew #ifndef __GICV2_PRIVATE_H__ 8464ce2bbSSoby Mathew #define __GICV2_PRIVATE_H__ 9464ce2bbSSoby Mathew 10464ce2bbSSoby Mathew #include <gicv2.h> 11464ce2bbSSoby Mathew #include <mmio.h> 12464ce2bbSSoby Mathew #include <stdint.h> 13464ce2bbSSoby Mathew 14464ce2bbSSoby Mathew /******************************************************************************* 15464ce2bbSSoby Mathew * Private function prototypes 16464ce2bbSSoby Mathew ******************************************************************************/ 17464ce2bbSSoby Mathew void gicv2_spis_configure_defaults(uintptr_t gicd_base); 18*c639e8ebSJeenu Viswambharan #if !ERROR_DEPRECATED 19464ce2bbSSoby Mathew void gicv2_secure_spis_configure(uintptr_t gicd_base, 20464ce2bbSSoby Mathew unsigned int num_ints, 21464ce2bbSSoby Mathew const unsigned int *sec_intr_list); 22464ce2bbSSoby Mathew void gicv2_secure_ppi_sgi_setup(uintptr_t gicd_base, 23464ce2bbSSoby Mathew unsigned int num_ints, 24464ce2bbSSoby Mathew const unsigned int *sec_intr_list); 25*c639e8ebSJeenu Viswambharan #endif 26*c639e8ebSJeenu Viswambharan void gicv2_secure_spis_configure_props(uintptr_t gicd_base, 27*c639e8ebSJeenu Viswambharan const interrupt_prop_t *interrupt_props, 28*c639e8ebSJeenu Viswambharan unsigned int interrupt_props_num); 29*c639e8ebSJeenu Viswambharan void gicv2_secure_ppi_sgi_setup_props(uintptr_t gicd_base, 30*c639e8ebSJeenu Viswambharan const interrupt_prop_t *interrupt_props, 31*c639e8ebSJeenu Viswambharan unsigned int interrupt_props_num); 32464ce2bbSSoby Mathew unsigned int gicv2_get_cpuif_id(uintptr_t base); 33464ce2bbSSoby Mathew 34464ce2bbSSoby Mathew /******************************************************************************* 35464ce2bbSSoby Mathew * GIC Distributor interface accessors for reading entire registers 36464ce2bbSSoby Mathew ******************************************************************************/ 37464ce2bbSSoby Mathew static inline unsigned int gicd_read_pidr2(uintptr_t base) 38464ce2bbSSoby Mathew { 39464ce2bbSSoby Mathew return mmio_read_32(base + GICD_PIDR2_GICV2); 40464ce2bbSSoby Mathew } 41464ce2bbSSoby Mathew 42464ce2bbSSoby Mathew /******************************************************************************* 438db978b5SJeenu Viswambharan * GIC Distributor interface accessors for writing entire registers 448db978b5SJeenu Viswambharan ******************************************************************************/ 45fc529feeSJeenu Viswambharan static inline unsigned int gicd_get_itargetsr(uintptr_t base, unsigned int id) 46fc529feeSJeenu Viswambharan { 47fc529feeSJeenu Viswambharan return mmio_read_8(base + GICD_ITARGETSR + id); 48fc529feeSJeenu Viswambharan } 49fc529feeSJeenu Viswambharan 50fc529feeSJeenu Viswambharan static inline void gicd_set_itargetsr(uintptr_t base, unsigned int id, 51fc529feeSJeenu Viswambharan unsigned int target) 52fc529feeSJeenu Viswambharan { 53fc529feeSJeenu Viswambharan mmio_write_8(base + GICD_ITARGETSR + id, target & GIC_TARGET_CPU_MASK); 54fc529feeSJeenu Viswambharan } 55fc529feeSJeenu Viswambharan 568db978b5SJeenu Viswambharan static inline void gicd_write_sgir(uintptr_t base, unsigned int val) 578db978b5SJeenu Viswambharan { 588db978b5SJeenu Viswambharan mmio_write_32(base + GICD_SGIR, val); 598db978b5SJeenu Viswambharan } 608db978b5SJeenu Viswambharan 618db978b5SJeenu Viswambharan /******************************************************************************* 62464ce2bbSSoby Mathew * GIC CPU interface accessors for reading entire registers 63464ce2bbSSoby Mathew ******************************************************************************/ 64464ce2bbSSoby Mathew 65464ce2bbSSoby Mathew static inline unsigned int gicc_read_ctlr(uintptr_t base) 66464ce2bbSSoby Mathew { 67464ce2bbSSoby Mathew return mmio_read_32(base + GICC_CTLR); 68464ce2bbSSoby Mathew } 69464ce2bbSSoby Mathew 70464ce2bbSSoby Mathew static inline unsigned int gicc_read_pmr(uintptr_t base) 71464ce2bbSSoby Mathew { 72464ce2bbSSoby Mathew return mmio_read_32(base + GICC_PMR); 73464ce2bbSSoby Mathew } 74464ce2bbSSoby Mathew 75464ce2bbSSoby Mathew static inline unsigned int gicc_read_BPR(uintptr_t base) 76464ce2bbSSoby Mathew { 77464ce2bbSSoby Mathew return mmio_read_32(base + GICC_BPR); 78464ce2bbSSoby Mathew } 79464ce2bbSSoby Mathew 80464ce2bbSSoby Mathew static inline unsigned int gicc_read_IAR(uintptr_t base) 81464ce2bbSSoby Mathew { 82464ce2bbSSoby Mathew return mmio_read_32(base + GICC_IAR); 83464ce2bbSSoby Mathew } 84464ce2bbSSoby Mathew 85464ce2bbSSoby Mathew static inline unsigned int gicc_read_EOIR(uintptr_t base) 86464ce2bbSSoby Mathew { 87464ce2bbSSoby Mathew return mmio_read_32(base + GICC_EOIR); 88464ce2bbSSoby Mathew } 89464ce2bbSSoby Mathew 90464ce2bbSSoby Mathew static inline unsigned int gicc_read_hppir(uintptr_t base) 91464ce2bbSSoby Mathew { 92464ce2bbSSoby Mathew return mmio_read_32(base + GICC_HPPIR); 93464ce2bbSSoby Mathew } 94464ce2bbSSoby Mathew 95464ce2bbSSoby Mathew static inline unsigned int gicc_read_ahppir(uintptr_t base) 96464ce2bbSSoby Mathew { 97464ce2bbSSoby Mathew return mmio_read_32(base + GICC_AHPPIR); 98464ce2bbSSoby Mathew } 99464ce2bbSSoby Mathew 100464ce2bbSSoby Mathew static inline unsigned int gicc_read_dir(uintptr_t base) 101464ce2bbSSoby Mathew { 102464ce2bbSSoby Mathew return mmio_read_32(base + GICC_DIR); 103464ce2bbSSoby Mathew } 104464ce2bbSSoby Mathew 105464ce2bbSSoby Mathew static inline unsigned int gicc_read_iidr(uintptr_t base) 106464ce2bbSSoby Mathew { 107464ce2bbSSoby Mathew return mmio_read_32(base + GICC_IIDR); 108464ce2bbSSoby Mathew } 109464ce2bbSSoby Mathew 110eb68ea9bSJeenu Viswambharan static inline unsigned int gicc_read_rpr(uintptr_t base) 111eb68ea9bSJeenu Viswambharan { 112eb68ea9bSJeenu Viswambharan return mmio_read_32(base + GICC_RPR); 113eb68ea9bSJeenu Viswambharan } 114eb68ea9bSJeenu Viswambharan 115464ce2bbSSoby Mathew /******************************************************************************* 116464ce2bbSSoby Mathew * GIC CPU interface accessors for writing entire registers 117464ce2bbSSoby Mathew ******************************************************************************/ 118464ce2bbSSoby Mathew 119464ce2bbSSoby Mathew static inline void gicc_write_ctlr(uintptr_t base, unsigned int val) 120464ce2bbSSoby Mathew { 121464ce2bbSSoby Mathew mmio_write_32(base + GICC_CTLR, val); 122464ce2bbSSoby Mathew } 123464ce2bbSSoby Mathew 124464ce2bbSSoby Mathew static inline void gicc_write_pmr(uintptr_t base, unsigned int val) 125464ce2bbSSoby Mathew { 126464ce2bbSSoby Mathew mmio_write_32(base + GICC_PMR, val); 127464ce2bbSSoby Mathew } 128464ce2bbSSoby Mathew 129464ce2bbSSoby Mathew static inline void gicc_write_BPR(uintptr_t base, unsigned int val) 130464ce2bbSSoby Mathew { 131464ce2bbSSoby Mathew mmio_write_32(base + GICC_BPR, val); 132464ce2bbSSoby Mathew } 133464ce2bbSSoby Mathew 134464ce2bbSSoby Mathew 135464ce2bbSSoby Mathew static inline void gicc_write_IAR(uintptr_t base, unsigned int val) 136464ce2bbSSoby Mathew { 137464ce2bbSSoby Mathew mmio_write_32(base + GICC_IAR, val); 138464ce2bbSSoby Mathew } 139464ce2bbSSoby Mathew 140464ce2bbSSoby Mathew static inline void gicc_write_EOIR(uintptr_t base, unsigned int val) 141464ce2bbSSoby Mathew { 142464ce2bbSSoby Mathew mmio_write_32(base + GICC_EOIR, val); 143464ce2bbSSoby Mathew } 144464ce2bbSSoby Mathew 145464ce2bbSSoby Mathew static inline void gicc_write_hppir(uintptr_t base, unsigned int val) 146464ce2bbSSoby Mathew { 147464ce2bbSSoby Mathew mmio_write_32(base + GICC_HPPIR, val); 148464ce2bbSSoby Mathew } 149464ce2bbSSoby Mathew 150464ce2bbSSoby Mathew static inline void gicc_write_dir(uintptr_t base, unsigned int val) 151464ce2bbSSoby Mathew { 152464ce2bbSSoby Mathew mmio_write_32(base + GICC_DIR, val); 153464ce2bbSSoby Mathew } 154464ce2bbSSoby Mathew 155464ce2bbSSoby Mathew #endif /* __GICV2_PRIVATE_H__ */ 156