176a21174SMikael Olsson /* 2fa37d308SJoshua Pimm * Copyright (c) 2021-2023, Arm Limited. All rights reserved. 376a21174SMikael Olsson * 476a21174SMikael Olsson * SPDX-License-Identifier: BSD-3-Clause 576a21174SMikael Olsson */ 676a21174SMikael Olsson 776a21174SMikael Olsson #include <stdint.h> 876a21174SMikael Olsson #include <stdbool.h> 976a21174SMikael Olsson 1076a21174SMikael Olsson #include <common/debug.h> 1176a21174SMikael Olsson #include <common/runtime_svc.h> 1276a21174SMikael Olsson #include <drivers/arm/ethosn.h> 1376a21174SMikael Olsson #include <drivers/delay_timer.h> 1476a21174SMikael Olsson #include <lib/mmio.h> 15b139f1cfSMikael Olsson #include <lib/utils_def.h> 1676a21174SMikael Olsson #include <plat/arm/common/fconf_ethosn_getter.h> 1776a21174SMikael Olsson 1870a296eeSRajasekaran Kalidoss #include <platform_def.h> 1970a296eeSRajasekaran Kalidoss 20313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 21313b776fSMikael Olsson #include "ethosn_big_fw.h" 22313b776fSMikael Olsson #endif 23313b776fSMikael Olsson 241c65989eSLaurent Carlier /* 25b139f1cfSMikael Olsson * Number of Arm(R) Ethos(TM)-N NPU (NPU) devices available 261c65989eSLaurent Carlier */ 27b139f1cfSMikael Olsson #define ETHOSN_NUM_DEVICES \ 28b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_config, num_devices) 2976a21174SMikael Olsson 30b139f1cfSMikael Olsson #define ETHOSN_GET_DEVICE(dev_idx) \ 31b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_device, dev_idx) 3276a21174SMikael Olsson 3376a21174SMikael Olsson /* NPU core sec registry address */ 3476a21174SMikael Olsson #define ETHOSN_CORE_SEC_REG(core_addr, reg_offset) \ 3576a21174SMikael Olsson (core_addr + reg_offset) 3676a21174SMikael Olsson 37*e9812ddcSMikael Olsson #define ETHOSN_FW_VA_BASE 0x20000000UL 38*e9812ddcSMikael Olsson #define ETHOSN_WORKING_DATA_VA_BASE 0x40000000UL 39*e9812ddcSMikael Olsson #define ETHOSN_COMMAND_STREAM_VA_BASE 0x60000000UL 40*e9812ddcSMikael Olsson 4176a21174SMikael Olsson /* Reset timeout in us */ 4276a21174SMikael Olsson #define ETHOSN_RESET_TIMEOUT_US U(10 * 1000 * 1000) 4376a21174SMikael Olsson #define ETHOSN_RESET_WAIT_US U(1) 4476a21174SMikael Olsson 4576a21174SMikael Olsson #define SEC_DEL_REG U(0x0004) 4676a21174SMikael Olsson #define SEC_DEL_VAL U(0x81C) 4776a21174SMikael Olsson #define SEC_DEL_EXCC_MASK U(0x20) 4876a21174SMikael Olsson 4976a21174SMikael Olsson #define SEC_SECCTLR_REG U(0x0010) 505a89947aSMikael Olsson /* Set bit[10] = 1 to workaround erratum 2838783 */ 515a89947aSMikael Olsson #define SEC_SECCTLR_VAL U(0x403) 5276a21174SMikael Olsson 5376a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_REG U(0x201C) 5476a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_VAL U(0x15) 5576a21174SMikael Olsson 5676a21174SMikael Olsson #define SEC_SYSCTRL0_REG U(0x0018) 572a2e3e87SMikael Olsson #define SEC_SYSCTRL0_SLEEPING U(1U << 4) 5876a21174SMikael Olsson #define SEC_SYSCTRL0_SOFT_RESET U(3U << 29) 5976a21174SMikael Olsson #define SEC_SYSCTRL0_HARD_RESET U(1U << 31) 6076a21174SMikael Olsson 6170a296eeSRajasekaran Kalidoss #define SEC_NSAID_REG_BASE U(0x3004) 6270a296eeSRajasekaran Kalidoss #define SEC_NSAID_OFFSET U(0x1000) 6370a296eeSRajasekaran Kalidoss 64b139f1cfSMikael Olsson #define SEC_MMUSID_REG_BASE U(0x3008) 65b139f1cfSMikael Olsson #define SEC_MMUSID_OFFSET U(0x1000) 66b139f1cfSMikael Olsson 67313b776fSMikael Olsson #define SEC_NPU_ID_REG U(0xF000) 68313b776fSMikael Olsson #define SEC_NPU_ID_ARCH_VER_SHIFT U(0X10) 69313b776fSMikael Olsson 7070a296eeSRajasekaran Kalidoss #define INPUT_STREAM_INDEX U(0x6) 7170a296eeSRajasekaran Kalidoss #define INTERMEDIATE_STREAM_INDEX U(0x7) 7270a296eeSRajasekaran Kalidoss #define OUTPUT_STREAM_INDEX U(0x8) 7370a296eeSRajasekaran Kalidoss 74313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 75313b776fSMikael Olsson CASSERT(ARM_ETHOSN_NPU_FW_IMAGE_BASE > 0U, assert_ethosn_invalid_fw_image_base); 76313b776fSMikael Olsson static const struct ethosn_big_fw *big_fw; 77313b776fSMikael Olsson #endif 78313b776fSMikael Olsson 79b139f1cfSMikael Olsson static bool ethosn_get_device_and_core(uintptr_t core_addr, 80b139f1cfSMikael Olsson const struct ethosn_device_t **dev_match, 81b139f1cfSMikael Olsson const struct ethosn_core_t **core_match) 821c65989eSLaurent Carlier { 83b139f1cfSMikael Olsson uint32_t dev_idx; 84b139f1cfSMikael Olsson uint32_t core_idx; 85b139f1cfSMikael Olsson 86b139f1cfSMikael Olsson for (dev_idx = 0U; dev_idx < ETHOSN_NUM_DEVICES; ++dev_idx) { 87b139f1cfSMikael Olsson const struct ethosn_device_t *dev = ETHOSN_GET_DEVICE(dev_idx); 88b139f1cfSMikael Olsson 89b139f1cfSMikael Olsson for (core_idx = 0U; core_idx < dev->num_cores; ++core_idx) { 90b139f1cfSMikael Olsson const struct ethosn_core_t *core = &(dev->cores[core_idx]); 91b139f1cfSMikael Olsson 92b139f1cfSMikael Olsson if (core->addr == core_addr) { 93b139f1cfSMikael Olsson *dev_match = dev; 94b139f1cfSMikael Olsson *core_match = core; 951c65989eSLaurent Carlier return true; 961c65989eSLaurent Carlier } 971c65989eSLaurent Carlier } 98b139f1cfSMikael Olsson } 991c65989eSLaurent Carlier 100b139f1cfSMikael Olsson WARN("ETHOSN: Unknown core address given to SMC call.\n"); 1011c65989eSLaurent Carlier return false; 1021c65989eSLaurent Carlier } 1031c65989eSLaurent Carlier 10470a296eeSRajasekaran Kalidoss #if ARM_ETHOSN_NPU_TZMP1 105313b776fSMikael Olsson static uint32_t ethosn_core_read_arch_version(uintptr_t core_addr) 106313b776fSMikael Olsson { 107313b776fSMikael Olsson uint32_t npu_id = mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, 108313b776fSMikael Olsson SEC_NPU_ID_REG)); 109313b776fSMikael Olsson 110313b776fSMikael Olsson return (npu_id >> SEC_NPU_ID_ARCH_VER_SHIFT); 111313b776fSMikael Olsson } 112313b776fSMikael Olsson 11370a296eeSRajasekaran Kalidoss static void ethosn_configure_stream_nsaid(const struct ethosn_core_t *core, 11470a296eeSRajasekaran Kalidoss bool is_protected) 11570a296eeSRajasekaran Kalidoss { 11670a296eeSRajasekaran Kalidoss size_t i; 11770a296eeSRajasekaran Kalidoss uint32_t streams[9] = {0, 0, 0, 0, 0, 0, 0, 0, 0}; 11870a296eeSRajasekaran Kalidoss 11970a296eeSRajasekaran Kalidoss if (is_protected) { 12070a296eeSRajasekaran Kalidoss streams[INPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 12170a296eeSRajasekaran Kalidoss streams[INTERMEDIATE_STREAM_INDEX] = 12270a296eeSRajasekaran Kalidoss ARM_ETHOSN_NPU_PROT_DATA_NSAID; 12370a296eeSRajasekaran Kalidoss streams[OUTPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 12470a296eeSRajasekaran Kalidoss } 12570a296eeSRajasekaran Kalidoss 12670a296eeSRajasekaran Kalidoss for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 12770a296eeSRajasekaran Kalidoss const uintptr_t reg_addr = SEC_NSAID_REG_BASE + 12870a296eeSRajasekaran Kalidoss (SEC_NSAID_OFFSET * i); 12970a296eeSRajasekaran Kalidoss mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 13070a296eeSRajasekaran Kalidoss streams[i]); 13170a296eeSRajasekaran Kalidoss } 13270a296eeSRajasekaran Kalidoss } 13370a296eeSRajasekaran Kalidoss #endif 13470a296eeSRajasekaran Kalidoss 135b139f1cfSMikael Olsson static void ethosn_configure_smmu_streams(const struct ethosn_device_t *device, 136b139f1cfSMikael Olsson const struct ethosn_core_t *core, 137b139f1cfSMikael Olsson uint32_t asset_alloc_idx) 138b139f1cfSMikael Olsson { 139b139f1cfSMikael Olsson const struct ethosn_main_allocator_t *main_alloc = 140b139f1cfSMikael Olsson &(core->main_allocator); 141b139f1cfSMikael Olsson const struct ethosn_asset_allocator_t *asset_alloc = 142b139f1cfSMikael Olsson &(device->asset_allocators[asset_alloc_idx]); 143b139f1cfSMikael Olsson const uint32_t streams[9] = { 144b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 145b139f1cfSMikael Olsson main_alloc->working_data.stream_id, 146b139f1cfSMikael Olsson asset_alloc->command_stream.stream_id, 147b139f1cfSMikael Olsson 0U, /* Not used*/ 148b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 149b139f1cfSMikael Olsson asset_alloc->weight_data.stream_id, 150b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id, 151b139f1cfSMikael Olsson asset_alloc->intermediate_data.stream_id, 152b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id 153b139f1cfSMikael Olsson }; 154b139f1cfSMikael Olsson size_t i; 155b139f1cfSMikael Olsson 156b139f1cfSMikael Olsson for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 157b139f1cfSMikael Olsson const uintptr_t reg_addr = SEC_MMUSID_REG_BASE + 158b139f1cfSMikael Olsson (SEC_MMUSID_OFFSET * i); 159b139f1cfSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 160b139f1cfSMikael Olsson streams[i]); 161b139f1cfSMikael Olsson } 162b139f1cfSMikael Olsson } 163b139f1cfSMikael Olsson 16476a21174SMikael Olsson static void ethosn_delegate_to_ns(uintptr_t core_addr) 16576a21174SMikael Olsson { 16676a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SECCTLR_REG), 16776a21174SMikael Olsson SEC_SECCTLR_VAL); 16876a21174SMikael Olsson 16976a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG), 17076a21174SMikael Olsson SEC_DEL_VAL); 17176a21174SMikael Olsson 17276a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_ADDR_EXT_REG), 17376a21174SMikael Olsson SEC_DEL_ADDR_EXT_VAL); 17476a21174SMikael Olsson } 17576a21174SMikael Olsson 1761c65989eSLaurent Carlier static int ethosn_is_sec(uintptr_t core_addr) 17776a21174SMikael Olsson { 1781c65989eSLaurent Carlier if ((mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG)) 17976a21174SMikael Olsson & SEC_DEL_EXCC_MASK) != 0U) { 18076a21174SMikael Olsson return 0; 18176a21174SMikael Olsson } 18276a21174SMikael Olsson 18376a21174SMikael Olsson return 1; 18476a21174SMikael Olsson } 18576a21174SMikael Olsson 1862a2e3e87SMikael Olsson static int ethosn_core_is_sleeping(uintptr_t core_addr) 1872a2e3e87SMikael Olsson { 1882a2e3e87SMikael Olsson const uintptr_t sysctrl0_reg = 1892a2e3e87SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 1902a2e3e87SMikael Olsson const uint32_t sleeping_mask = SEC_SYSCTRL0_SLEEPING; 1912a2e3e87SMikael Olsson 1922a2e3e87SMikael Olsson return ((mmio_read_32(sysctrl0_reg) & sleeping_mask) == sleeping_mask); 1932a2e3e87SMikael Olsson } 1942a2e3e87SMikael Olsson 19518a6b79cSMikael Olsson static bool ethosn_core_reset(uintptr_t core_addr, bool hard_reset) 19676a21174SMikael Olsson { 19776a21174SMikael Olsson unsigned int timeout; 19876a21174SMikael Olsson const uintptr_t sysctrl0_reg = 19976a21174SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 20018a6b79cSMikael Olsson const uint32_t reset_val = hard_reset ? SEC_SYSCTRL0_HARD_RESET : 20118a6b79cSMikael Olsson SEC_SYSCTRL0_SOFT_RESET; 20276a21174SMikael Olsson 20376a21174SMikael Olsson mmio_write_32(sysctrl0_reg, reset_val); 20476a21174SMikael Olsson 20576a21174SMikael Olsson /* Wait for reset to complete */ 20676a21174SMikael Olsson for (timeout = 0U; timeout < ETHOSN_RESET_TIMEOUT_US; 20776a21174SMikael Olsson timeout += ETHOSN_RESET_WAIT_US) { 20876a21174SMikael Olsson 20976a21174SMikael Olsson if ((mmio_read_32(sysctrl0_reg) & reset_val) == 0U) { 21076a21174SMikael Olsson break; 21176a21174SMikael Olsson } 21276a21174SMikael Olsson 21376a21174SMikael Olsson udelay(ETHOSN_RESET_WAIT_US); 21476a21174SMikael Olsson } 21576a21174SMikael Olsson 21676a21174SMikael Olsson return timeout < ETHOSN_RESET_TIMEOUT_US; 21776a21174SMikael Olsson } 21876a21174SMikael Olsson 21918a6b79cSMikael Olsson static int ethosn_core_full_reset(const struct ethosn_device_t *device, 22018a6b79cSMikael Olsson const struct ethosn_core_t *core, 22118a6b79cSMikael Olsson bool hard_reset, 22218a6b79cSMikael Olsson u_register_t asset_alloc_idx, 22318a6b79cSMikael Olsson u_register_t is_protected) 22418a6b79cSMikael Olsson { 22518a6b79cSMikael Olsson if (!device->has_reserved_memory && 22618a6b79cSMikael Olsson asset_alloc_idx >= device->num_allocators) { 22718a6b79cSMikael Olsson WARN("ETHOSN: Unknown asset allocator index given to SMC call.\n"); 22818a6b79cSMikael Olsson return ETHOSN_UNKNOWN_ALLOCATOR_IDX; 22918a6b79cSMikael Olsson } 23018a6b79cSMikael Olsson 23118a6b79cSMikael Olsson if (!ethosn_core_reset(core->addr, hard_reset)) { 23218a6b79cSMikael Olsson return ETHOSN_FAILURE; 23318a6b79cSMikael Olsson } 23418a6b79cSMikael Olsson 23518a6b79cSMikael Olsson if (!device->has_reserved_memory) { 23618a6b79cSMikael Olsson ethosn_configure_smmu_streams(device, core, asset_alloc_idx); 23718a6b79cSMikael Olsson 23818a6b79cSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 23918a6b79cSMikael Olsson ethosn_configure_stream_nsaid(core, is_protected); 24018a6b79cSMikael Olsson #endif 24118a6b79cSMikael Olsson } 24218a6b79cSMikael Olsson 24318a6b79cSMikael Olsson ethosn_delegate_to_ns(core->addr); 24418a6b79cSMikael Olsson 24518a6b79cSMikael Olsson return ETHOSN_SUCCESS; 24618a6b79cSMikael Olsson } 24718a6b79cSMikael Olsson 24818a6b79cSMikael Olsson static uintptr_t ethosn_smc_core_reset_handler(const struct ethosn_device_t *device, 24918a6b79cSMikael Olsson const struct ethosn_core_t *core, 25018a6b79cSMikael Olsson bool hard_reset, 25118a6b79cSMikael Olsson u_register_t asset_alloc_idx, 25218a6b79cSMikael Olsson u_register_t reset_type, 25318a6b79cSMikael Olsson u_register_t is_protected, 25418a6b79cSMikael Olsson void *handle) 25518a6b79cSMikael Olsson { 25618a6b79cSMikael Olsson int ret; 25718a6b79cSMikael Olsson 25818a6b79cSMikael Olsson switch (reset_type) { 25918a6b79cSMikael Olsson case ETHOSN_RESET_TYPE_FULL: 26018a6b79cSMikael Olsson ret = ethosn_core_full_reset(device, core, hard_reset, 26118a6b79cSMikael Olsson asset_alloc_idx, is_protected); 26218a6b79cSMikael Olsson break; 26318a6b79cSMikael Olsson case ETHOSN_RESET_TYPE_HALT: 26418a6b79cSMikael Olsson ret = ethosn_core_reset(core->addr, hard_reset) ? ETHOSN_SUCCESS : ETHOSN_FAILURE; 26518a6b79cSMikael Olsson break; 26618a6b79cSMikael Olsson default: 26718a6b79cSMikael Olsson WARN("ETHOSN: Invalid reset type given to SMC call.\n"); 26818a6b79cSMikael Olsson ret = ETHOSN_INVALID_PARAMETER; 26918a6b79cSMikael Olsson break; 27018a6b79cSMikael Olsson } 27118a6b79cSMikael Olsson 27218a6b79cSMikael Olsson SMC_RET1(handle, ret); 27318a6b79cSMikael Olsson } 27418a6b79cSMikael Olsson 27518a6b79cSMikael Olsson static uintptr_t ethosn_smc_core_handler(uint32_t fid, 2761c65989eSLaurent Carlier u_register_t core_addr, 277b139f1cfSMikael Olsson u_register_t asset_alloc_idx, 278fa37d308SJoshua Pimm u_register_t reset_type, 27970a296eeSRajasekaran Kalidoss u_register_t is_protected, 28018a6b79cSMikael Olsson void *handle) 28118a6b79cSMikael Olsson { 28218a6b79cSMikael Olsson bool hard_reset = false; 28318a6b79cSMikael Olsson const struct ethosn_device_t *device = NULL; 28418a6b79cSMikael Olsson const struct ethosn_core_t *core = NULL; 28518a6b79cSMikael Olsson 28618a6b79cSMikael Olsson if (!ethosn_get_device_and_core(core_addr, &device, &core)) { 28718a6b79cSMikael Olsson SMC_RET1(handle, ETHOSN_UNKNOWN_CORE_ADDRESS); 28818a6b79cSMikael Olsson } 28918a6b79cSMikael Olsson 29018a6b79cSMikael Olsson switch (fid) { 29118a6b79cSMikael Olsson case ETHOSN_FNUM_IS_SEC: 29218a6b79cSMikael Olsson SMC_RET1(handle, ethosn_is_sec(core->addr)); 29318a6b79cSMikael Olsson case ETHOSN_FNUM_IS_SLEEPING: 29418a6b79cSMikael Olsson SMC_RET1(handle, ethosn_core_is_sleeping(core->addr)); 29518a6b79cSMikael Olsson case ETHOSN_FNUM_HARD_RESET: 29618a6b79cSMikael Olsson hard_reset = true; 29718a6b79cSMikael Olsson /* Fallthrough */ 29818a6b79cSMikael Olsson case ETHOSN_FNUM_SOFT_RESET: 29918a6b79cSMikael Olsson return ethosn_smc_core_reset_handler(device, core, 30018a6b79cSMikael Olsson hard_reset, 30118a6b79cSMikael Olsson asset_alloc_idx, 30218a6b79cSMikael Olsson reset_type, 30318a6b79cSMikael Olsson is_protected, 30418a6b79cSMikael Olsson handle); 30518a6b79cSMikael Olsson default: 30618a6b79cSMikael Olsson WARN("ETHOSN: Unimplemented SMC call: 0x%x\n", fid); 30718a6b79cSMikael Olsson SMC_RET1(handle, SMC_UNK); 30818a6b79cSMikael Olsson } 30918a6b79cSMikael Olsson } 31018a6b79cSMikael Olsson 311*e9812ddcSMikael Olsson static uintptr_t ethosn_smc_fw_prop_handler(u_register_t fw_property, 312*e9812ddcSMikael Olsson void *handle) 313*e9812ddcSMikael Olsson { 314*e9812ddcSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 315*e9812ddcSMikael Olsson switch (fw_property) { 316*e9812ddcSMikael Olsson case ETHOSN_FW_PROP_VERSION: 317*e9812ddcSMikael Olsson SMC_RET4(handle, ETHOSN_SUCCESS, 318*e9812ddcSMikael Olsson big_fw->fw_ver_major, 319*e9812ddcSMikael Olsson big_fw->fw_ver_minor, 320*e9812ddcSMikael Olsson big_fw->fw_ver_patch); 321*e9812ddcSMikael Olsson case ETHOSN_FW_PROP_MEM_INFO: 322*e9812ddcSMikael Olsson SMC_RET3(handle, ETHOSN_SUCCESS, 323*e9812ddcSMikael Olsson ((void *)big_fw) + big_fw->offset, 324*e9812ddcSMikael Olsson big_fw->size); 325*e9812ddcSMikael Olsson case ETHOSN_FW_PROP_OFFSETS: 326*e9812ddcSMikael Olsson SMC_RET3(handle, ETHOSN_SUCCESS, 327*e9812ddcSMikael Olsson big_fw->ple_offset, 328*e9812ddcSMikael Olsson big_fw->unpriv_stack_offset); 329*e9812ddcSMikael Olsson case ETHOSN_FW_PROP_VA_MAP: 330*e9812ddcSMikael Olsson SMC_RET4(handle, ETHOSN_SUCCESS, 331*e9812ddcSMikael Olsson ETHOSN_FW_VA_BASE, 332*e9812ddcSMikael Olsson ETHOSN_WORKING_DATA_VA_BASE, 333*e9812ddcSMikael Olsson ETHOSN_COMMAND_STREAM_VA_BASE); 334*e9812ddcSMikael Olsson default: 335*e9812ddcSMikael Olsson WARN("ETHOSN: Unknown firmware property\n"); 336*e9812ddcSMikael Olsson SMC_RET1(handle, ETHOSN_INVALID_PARAMETER); 337*e9812ddcSMikael Olsson } 338*e9812ddcSMikael Olsson #else 339*e9812ddcSMikael Olsson SMC_RET1(handle, ETHOSN_NOT_SUPPORTED); 340*e9812ddcSMikael Olsson #endif 341*e9812ddcSMikael Olsson } 342*e9812ddcSMikael Olsson 34318a6b79cSMikael Olsson uintptr_t ethosn_smc_handler(uint32_t smc_fid, 34418a6b79cSMikael Olsson u_register_t x1, 34518a6b79cSMikael Olsson u_register_t x2, 34618a6b79cSMikael Olsson u_register_t x3, 34718a6b79cSMikael Olsson u_register_t x4, 34876a21174SMikael Olsson void *cookie, 34976a21174SMikael Olsson void *handle, 35076a21174SMikael Olsson u_register_t flags) 35176a21174SMikael Olsson { 3521c65989eSLaurent Carlier const uint32_t fid = smc_fid & FUNCID_NUM_MASK; 35376a21174SMikael Olsson 35476a21174SMikael Olsson /* Only SiP fast calls are expected */ 35576a21174SMikael Olsson if ((GET_SMC_TYPE(smc_fid) != SMC_TYPE_FAST) || 35676a21174SMikael Olsson (GET_SMC_OEN(smc_fid) != OEN_SIP_START)) { 35776a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 35876a21174SMikael Olsson } 35976a21174SMikael Olsson 36076a21174SMikael Olsson /* Truncate parameters to 32-bits for SMC32 */ 36176a21174SMikael Olsson if (GET_SMC_CC(smc_fid) == SMC_32) { 36218a6b79cSMikael Olsson x1 &= 0xFFFFFFFF; 36318a6b79cSMikael Olsson x2 &= 0xFFFFFFFF; 36418a6b79cSMikael Olsson x3 &= 0xFFFFFFFF; 36518a6b79cSMikael Olsson x4 &= 0xFFFFFFFF; 36676a21174SMikael Olsson } 36776a21174SMikael Olsson 368*e9812ddcSMikael Olsson if (!is_ethosn_fid(smc_fid) || (fid > ETHOSN_FNUM_GET_FW_PROP)) { 369b139f1cfSMikael Olsson WARN("ETHOSN: Unknown SMC call: 0x%x\n", smc_fid); 37076a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 37176a21174SMikael Olsson } 37276a21174SMikael Olsson 373*e9812ddcSMikael Olsson switch (fid) { 374*e9812ddcSMikael Olsson case ETHOSN_FNUM_VERSION: 37576a21174SMikael Olsson SMC_RET2(handle, ETHOSN_VERSION_MAJOR, ETHOSN_VERSION_MINOR); 376*e9812ddcSMikael Olsson case ETHOSN_FNUM_GET_FW_PROP: 377*e9812ddcSMikael Olsson return ethosn_smc_fw_prop_handler(x1, handle); 3781c65989eSLaurent Carlier } 3791c65989eSLaurent Carlier 38018a6b79cSMikael Olsson return ethosn_smc_core_handler(fid, x1, x2, x3, x4, handle); 38176a21174SMikael Olsson } 382a2cdbb1dSMikael Olsson 383a2cdbb1dSMikael Olsson int ethosn_smc_setup(void) 384a2cdbb1dSMikael Olsson { 385313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 386313b776fSMikael Olsson struct ethosn_device_t *dev; 387313b776fSMikael Olsson uint32_t arch_ver; 388313b776fSMikael Olsson #endif 389313b776fSMikael Olsson 390a2cdbb1dSMikael Olsson if (ETHOSN_NUM_DEVICES == 0U) { 391a2cdbb1dSMikael Olsson ERROR("ETHOSN: No NPU found\n"); 392a2cdbb1dSMikael Olsson return ETHOSN_FAILURE; 393a2cdbb1dSMikael Olsson } 394a2cdbb1dSMikael Olsson 395313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 396313b776fSMikael Olsson 397313b776fSMikael Olsson /* Only one NPU core is supported in the TZMP1 setup */ 398313b776fSMikael Olsson if ((ETHOSN_NUM_DEVICES != 1U) || 399313b776fSMikael Olsson (ETHOSN_GET_DEVICE(0U)->num_cores != 1U)) { 400313b776fSMikael Olsson ERROR("ETHOSN: TZMP1 doesn't support multiple NPU cores\n"); 401313b776fSMikael Olsson return ETHOSN_FAILURE; 402313b776fSMikael Olsson } 403313b776fSMikael Olsson 404313b776fSMikael Olsson dev = ETHOSN_GET_DEVICE(0U); 405313b776fSMikael Olsson arch_ver = ethosn_core_read_arch_version(dev->cores[0U].addr); 406313b776fSMikael Olsson big_fw = (struct ethosn_big_fw *)ARM_ETHOSN_NPU_FW_IMAGE_BASE; 407313b776fSMikael Olsson 408313b776fSMikael Olsson if (!ethosn_big_fw_verify_header(big_fw, arch_ver)) { 409313b776fSMikael Olsson return ETHOSN_FAILURE; 410313b776fSMikael Olsson } 411313b776fSMikael Olsson 412313b776fSMikael Olsson NOTICE("ETHOSN: TZMP1 setup succeeded with firmware version %u.%u.%u\n", 413313b776fSMikael Olsson big_fw->fw_ver_major, big_fw->fw_ver_minor, 414313b776fSMikael Olsson big_fw->fw_ver_patch); 415313b776fSMikael Olsson #else 416313b776fSMikael Olsson NOTICE("ETHOSN: Setup succeeded\n"); 417313b776fSMikael Olsson #endif 418313b776fSMikael Olsson 419a2cdbb1dSMikael Olsson return 0; 420a2cdbb1dSMikael Olsson } 421