xref: /rk3399_ARM-atf/drivers/arm/ethosn/ethosn_smc.c (revision a2cdbb1df088cde410aea1d5989dfc500aaf7939)
176a21174SMikael Olsson /*
2fa37d308SJoshua Pimm  * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
376a21174SMikael Olsson  *
476a21174SMikael Olsson  * SPDX-License-Identifier: BSD-3-Clause
576a21174SMikael Olsson  */
676a21174SMikael Olsson 
776a21174SMikael Olsson #include <stdint.h>
876a21174SMikael Olsson #include <stdbool.h>
976a21174SMikael Olsson 
1076a21174SMikael Olsson #include <common/debug.h>
1176a21174SMikael Olsson #include <common/runtime_svc.h>
1276a21174SMikael Olsson #include <drivers/arm/ethosn.h>
1376a21174SMikael Olsson #include <drivers/delay_timer.h>
1476a21174SMikael Olsson #include <lib/mmio.h>
15b139f1cfSMikael Olsson #include <lib/utils_def.h>
1676a21174SMikael Olsson #include <plat/arm/common/fconf_ethosn_getter.h>
1776a21174SMikael Olsson 
1870a296eeSRajasekaran Kalidoss #include <platform_def.h>
1970a296eeSRajasekaran Kalidoss 
201c65989eSLaurent Carlier /*
21b139f1cfSMikael Olsson  * Number of Arm(R) Ethos(TM)-N NPU (NPU) devices available
221c65989eSLaurent Carlier  */
23b139f1cfSMikael Olsson #define ETHOSN_NUM_DEVICES \
24b139f1cfSMikael Olsson 	FCONF_GET_PROPERTY(hw_config, ethosn_config, num_devices)
2576a21174SMikael Olsson 
26b139f1cfSMikael Olsson #define ETHOSN_GET_DEVICE(dev_idx) \
27b139f1cfSMikael Olsson 	FCONF_GET_PROPERTY(hw_config, ethosn_device, dev_idx)
2876a21174SMikael Olsson 
2976a21174SMikael Olsson /* NPU core sec registry address */
3076a21174SMikael Olsson #define ETHOSN_CORE_SEC_REG(core_addr, reg_offset) \
3176a21174SMikael Olsson 	(core_addr + reg_offset)
3276a21174SMikael Olsson 
3376a21174SMikael Olsson /* Reset timeout in us */
3476a21174SMikael Olsson #define ETHOSN_RESET_TIMEOUT_US		U(10 * 1000 * 1000)
3576a21174SMikael Olsson #define ETHOSN_RESET_WAIT_US		U(1)
3676a21174SMikael Olsson 
3776a21174SMikael Olsson #define SEC_DEL_REG			U(0x0004)
3876a21174SMikael Olsson #define SEC_DEL_VAL			U(0x81C)
3976a21174SMikael Olsson #define SEC_DEL_EXCC_MASK		U(0x20)
4076a21174SMikael Olsson 
4176a21174SMikael Olsson #define SEC_SECCTLR_REG			U(0x0010)
425a89947aSMikael Olsson /* Set bit[10] = 1 to workaround erratum 2838783 */
435a89947aSMikael Olsson #define SEC_SECCTLR_VAL			U(0x403)
4476a21174SMikael Olsson 
4576a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_REG		U(0x201C)
4676a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_VAL		U(0x15)
4776a21174SMikael Olsson 
4876a21174SMikael Olsson #define SEC_SYSCTRL0_REG		U(0x0018)
492a2e3e87SMikael Olsson #define SEC_SYSCTRL0_SLEEPING		U(1U << 4)
5076a21174SMikael Olsson #define SEC_SYSCTRL0_SOFT_RESET		U(3U << 29)
5176a21174SMikael Olsson #define SEC_SYSCTRL0_HARD_RESET		U(1U << 31)
5276a21174SMikael Olsson 
5370a296eeSRajasekaran Kalidoss #define SEC_NSAID_REG_BASE		U(0x3004)
5470a296eeSRajasekaran Kalidoss #define SEC_NSAID_OFFSET		U(0x1000)
5570a296eeSRajasekaran Kalidoss 
56b139f1cfSMikael Olsson #define SEC_MMUSID_REG_BASE		U(0x3008)
57b139f1cfSMikael Olsson #define SEC_MMUSID_OFFSET		U(0x1000)
58b139f1cfSMikael Olsson 
5970a296eeSRajasekaran Kalidoss #define INPUT_STREAM_INDEX              U(0x6)
6070a296eeSRajasekaran Kalidoss #define INTERMEDIATE_STREAM_INDEX       U(0x7)
6170a296eeSRajasekaran Kalidoss #define OUTPUT_STREAM_INDEX             U(0x8)
6270a296eeSRajasekaran Kalidoss 
63b139f1cfSMikael Olsson static bool ethosn_get_device_and_core(uintptr_t core_addr,
64b139f1cfSMikael Olsson 				       const struct ethosn_device_t **dev_match,
65b139f1cfSMikael Olsson 				       const struct ethosn_core_t **core_match)
661c65989eSLaurent Carlier {
67b139f1cfSMikael Olsson 	uint32_t dev_idx;
68b139f1cfSMikael Olsson 	uint32_t core_idx;
69b139f1cfSMikael Olsson 
70b139f1cfSMikael Olsson 	for (dev_idx = 0U; dev_idx < ETHOSN_NUM_DEVICES; ++dev_idx) {
71b139f1cfSMikael Olsson 		const struct ethosn_device_t *dev = ETHOSN_GET_DEVICE(dev_idx);
72b139f1cfSMikael Olsson 
73b139f1cfSMikael Olsson 		for (core_idx = 0U; core_idx < dev->num_cores; ++core_idx) {
74b139f1cfSMikael Olsson 			const struct ethosn_core_t *core = &(dev->cores[core_idx]);
75b139f1cfSMikael Olsson 
76b139f1cfSMikael Olsson 			if (core->addr == core_addr) {
77b139f1cfSMikael Olsson 				*dev_match = dev;
78b139f1cfSMikael Olsson 				*core_match = core;
791c65989eSLaurent Carlier 				return true;
801c65989eSLaurent Carlier 			}
811c65989eSLaurent Carlier 		}
82b139f1cfSMikael Olsson 	}
831c65989eSLaurent Carlier 
84b139f1cfSMikael Olsson 	WARN("ETHOSN: Unknown core address given to SMC call.\n");
851c65989eSLaurent Carlier 	return false;
861c65989eSLaurent Carlier }
871c65989eSLaurent Carlier 
8870a296eeSRajasekaran Kalidoss #if ARM_ETHOSN_NPU_TZMP1
8970a296eeSRajasekaran Kalidoss static void ethosn_configure_stream_nsaid(const struct ethosn_core_t *core,
9070a296eeSRajasekaran Kalidoss 					  bool is_protected)
9170a296eeSRajasekaran Kalidoss {
9270a296eeSRajasekaran Kalidoss 	size_t i;
9370a296eeSRajasekaran Kalidoss 	uint32_t streams[9] = {0, 0, 0, 0, 0, 0, 0, 0, 0};
9470a296eeSRajasekaran Kalidoss 
9570a296eeSRajasekaran Kalidoss 	if (is_protected) {
9670a296eeSRajasekaran Kalidoss 		streams[INPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID;
9770a296eeSRajasekaran Kalidoss 		streams[INTERMEDIATE_STREAM_INDEX] =
9870a296eeSRajasekaran Kalidoss 			ARM_ETHOSN_NPU_PROT_DATA_NSAID;
9970a296eeSRajasekaran Kalidoss 		streams[OUTPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID;
10070a296eeSRajasekaran Kalidoss 	}
10170a296eeSRajasekaran Kalidoss 
10270a296eeSRajasekaran Kalidoss 	for (i = 0U; i < ARRAY_SIZE(streams); ++i) {
10370a296eeSRajasekaran Kalidoss 		const uintptr_t reg_addr = SEC_NSAID_REG_BASE +
10470a296eeSRajasekaran Kalidoss 			(SEC_NSAID_OFFSET * i);
10570a296eeSRajasekaran Kalidoss 		mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr),
10670a296eeSRajasekaran Kalidoss 			      streams[i]);
10770a296eeSRajasekaran Kalidoss 	}
10870a296eeSRajasekaran Kalidoss }
10970a296eeSRajasekaran Kalidoss #endif
11070a296eeSRajasekaran Kalidoss 
111b139f1cfSMikael Olsson static void ethosn_configure_smmu_streams(const struct ethosn_device_t *device,
112b139f1cfSMikael Olsson 					  const struct ethosn_core_t *core,
113b139f1cfSMikael Olsson 					  uint32_t asset_alloc_idx)
114b139f1cfSMikael Olsson {
115b139f1cfSMikael Olsson 	const struct ethosn_main_allocator_t *main_alloc =
116b139f1cfSMikael Olsson 		&(core->main_allocator);
117b139f1cfSMikael Olsson 	const struct ethosn_asset_allocator_t *asset_alloc =
118b139f1cfSMikael Olsson 		&(device->asset_allocators[asset_alloc_idx]);
119b139f1cfSMikael Olsson 	const uint32_t streams[9] = {
120b139f1cfSMikael Olsson 		main_alloc->firmware.stream_id,
121b139f1cfSMikael Olsson 		main_alloc->working_data.stream_id,
122b139f1cfSMikael Olsson 		asset_alloc->command_stream.stream_id,
123b139f1cfSMikael Olsson 		0U, /* Not used*/
124b139f1cfSMikael Olsson 		main_alloc->firmware.stream_id,
125b139f1cfSMikael Olsson 		asset_alloc->weight_data.stream_id,
126b139f1cfSMikael Olsson 		asset_alloc->buffer_data.stream_id,
127b139f1cfSMikael Olsson 		asset_alloc->intermediate_data.stream_id,
128b139f1cfSMikael Olsson 		asset_alloc->buffer_data.stream_id
129b139f1cfSMikael Olsson 	};
130b139f1cfSMikael Olsson 	size_t i;
131b139f1cfSMikael Olsson 
132b139f1cfSMikael Olsson 	for (i = 0U; i < ARRAY_SIZE(streams); ++i) {
133b139f1cfSMikael Olsson 		const uintptr_t reg_addr = SEC_MMUSID_REG_BASE +
134b139f1cfSMikael Olsson 			(SEC_MMUSID_OFFSET * i);
135b139f1cfSMikael Olsson 		mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr),
136b139f1cfSMikael Olsson 			      streams[i]);
137b139f1cfSMikael Olsson 	}
138b139f1cfSMikael Olsson }
139b139f1cfSMikael Olsson 
14076a21174SMikael Olsson static void ethosn_delegate_to_ns(uintptr_t core_addr)
14176a21174SMikael Olsson {
14276a21174SMikael Olsson 	mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SECCTLR_REG),
14376a21174SMikael Olsson 			SEC_SECCTLR_VAL);
14476a21174SMikael Olsson 
14576a21174SMikael Olsson 	mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG),
14676a21174SMikael Olsson 			SEC_DEL_VAL);
14776a21174SMikael Olsson 
14876a21174SMikael Olsson 	mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_ADDR_EXT_REG),
14976a21174SMikael Olsson 			SEC_DEL_ADDR_EXT_VAL);
15076a21174SMikael Olsson }
15176a21174SMikael Olsson 
1521c65989eSLaurent Carlier static int ethosn_is_sec(uintptr_t core_addr)
15376a21174SMikael Olsson {
1541c65989eSLaurent Carlier 	if ((mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG))
15576a21174SMikael Olsson 		& SEC_DEL_EXCC_MASK) != 0U) {
15676a21174SMikael Olsson 		return 0;
15776a21174SMikael Olsson 	}
15876a21174SMikael Olsson 
15976a21174SMikael Olsson 	return 1;
16076a21174SMikael Olsson }
16176a21174SMikael Olsson 
1622a2e3e87SMikael Olsson static int ethosn_core_is_sleeping(uintptr_t core_addr)
1632a2e3e87SMikael Olsson {
1642a2e3e87SMikael Olsson 	const uintptr_t sysctrl0_reg =
1652a2e3e87SMikael Olsson 		ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG);
1662a2e3e87SMikael Olsson 	const uint32_t sleeping_mask = SEC_SYSCTRL0_SLEEPING;
1672a2e3e87SMikael Olsson 
1682a2e3e87SMikael Olsson 	return ((mmio_read_32(sysctrl0_reg) & sleeping_mask) == sleeping_mask);
1692a2e3e87SMikael Olsson }
1702a2e3e87SMikael Olsson 
17176a21174SMikael Olsson static bool ethosn_reset(uintptr_t core_addr, int hard_reset)
17276a21174SMikael Olsson {
17376a21174SMikael Olsson 	unsigned int timeout;
17476a21174SMikael Olsson 	const uintptr_t sysctrl0_reg =
17576a21174SMikael Olsson 		ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG);
17676a21174SMikael Olsson 	const uint32_t reset_val = (hard_reset != 0) ? SEC_SYSCTRL0_HARD_RESET
17776a21174SMikael Olsson 						    : SEC_SYSCTRL0_SOFT_RESET;
17876a21174SMikael Olsson 
17976a21174SMikael Olsson 	mmio_write_32(sysctrl0_reg, reset_val);
18076a21174SMikael Olsson 
18176a21174SMikael Olsson 	/* Wait for reset to complete */
18276a21174SMikael Olsson 	for (timeout = 0U; timeout < ETHOSN_RESET_TIMEOUT_US;
18376a21174SMikael Olsson 			   timeout += ETHOSN_RESET_WAIT_US) {
18476a21174SMikael Olsson 
18576a21174SMikael Olsson 		if ((mmio_read_32(sysctrl0_reg) & reset_val) == 0U) {
18676a21174SMikael Olsson 			break;
18776a21174SMikael Olsson 		}
18876a21174SMikael Olsson 
18976a21174SMikael Olsson 		udelay(ETHOSN_RESET_WAIT_US);
19076a21174SMikael Olsson 	}
19176a21174SMikael Olsson 
19276a21174SMikael Olsson 	return timeout < ETHOSN_RESET_TIMEOUT_US;
19376a21174SMikael Olsson }
19476a21174SMikael Olsson 
19576a21174SMikael Olsson uintptr_t ethosn_smc_handler(uint32_t smc_fid,
1961c65989eSLaurent Carlier 			     u_register_t core_addr,
197b139f1cfSMikael Olsson 			     u_register_t asset_alloc_idx,
198fa37d308SJoshua Pimm 			     u_register_t reset_type,
19970a296eeSRajasekaran Kalidoss 			     u_register_t is_protected,
20076a21174SMikael Olsson 			     void *cookie,
20176a21174SMikael Olsson 			     void *handle,
20276a21174SMikael Olsson 			     u_register_t flags)
20376a21174SMikael Olsson {
20476a21174SMikael Olsson 	int hard_reset = 0;
205b139f1cfSMikael Olsson 	const struct ethosn_device_t *device = NULL;
206b139f1cfSMikael Olsson 	const struct ethosn_core_t *core = NULL;
2071c65989eSLaurent Carlier 	const uint32_t fid = smc_fid & FUNCID_NUM_MASK;
20876a21174SMikael Olsson 
20976a21174SMikael Olsson 	/* Only SiP fast calls are expected */
21076a21174SMikael Olsson 	if ((GET_SMC_TYPE(smc_fid) != SMC_TYPE_FAST) ||
21176a21174SMikael Olsson 		(GET_SMC_OEN(smc_fid) != OEN_SIP_START)) {
21276a21174SMikael Olsson 		SMC_RET1(handle, SMC_UNK);
21376a21174SMikael Olsson 	}
21476a21174SMikael Olsson 
21576a21174SMikael Olsson 	/* Truncate parameters to 32-bits for SMC32 */
21676a21174SMikael Olsson 	if (GET_SMC_CC(smc_fid) == SMC_32) {
2171c65989eSLaurent Carlier 		core_addr &= 0xFFFFFFFF;
218b139f1cfSMikael Olsson 		asset_alloc_idx &= 0xFFFFFFFF;
219fa37d308SJoshua Pimm 		reset_type &= 0xFFFFFFFF;
22070a296eeSRajasekaran Kalidoss 		is_protected &= 0xFFFFFFFF;
22176a21174SMikael Olsson 	}
22276a21174SMikael Olsson 
2232a2e3e87SMikael Olsson 	if (!is_ethosn_fid(smc_fid) || (fid > ETHOSN_FNUM_IS_SLEEPING)) {
224b139f1cfSMikael Olsson 		WARN("ETHOSN: Unknown SMC call: 0x%x\n", smc_fid);
22576a21174SMikael Olsson 		SMC_RET1(handle, SMC_UNK);
22676a21174SMikael Olsson 	}
22776a21174SMikael Olsson 
2281c65989eSLaurent Carlier 	/* Commands that do not require a valid core address */
2291c65989eSLaurent Carlier 	switch (fid) {
23076a21174SMikael Olsson 	case ETHOSN_FNUM_VERSION:
23176a21174SMikael Olsson 		SMC_RET2(handle, ETHOSN_VERSION_MAJOR, ETHOSN_VERSION_MINOR);
2321c65989eSLaurent Carlier 	}
2331c65989eSLaurent Carlier 
234b139f1cfSMikael Olsson 	if (!ethosn_get_device_and_core(core_addr, &device, &core))  {
2351c65989eSLaurent Carlier 		SMC_RET1(handle, ETHOSN_UNKNOWN_CORE_ADDRESS);
2361c65989eSLaurent Carlier 	}
2371c65989eSLaurent Carlier 
238b139f1cfSMikael Olsson 	/* Commands that require a valid core address */
2391c65989eSLaurent Carlier 	switch (fid) {
24076a21174SMikael Olsson 	case ETHOSN_FNUM_IS_SEC:
241b139f1cfSMikael Olsson 		SMC_RET1(handle, ethosn_is_sec(core->addr));
2422a2e3e87SMikael Olsson 	case ETHOSN_FNUM_IS_SLEEPING:
2432a2e3e87SMikael Olsson 		SMC_RET1(handle, ethosn_core_is_sleeping(core->addr));
244b139f1cfSMikael Olsson 	}
245b139f1cfSMikael Olsson 
246b139f1cfSMikael Olsson 	if (!device->has_reserved_memory &&
247b139f1cfSMikael Olsson 	    asset_alloc_idx >= device->num_allocators) {
248b139f1cfSMikael Olsson 		WARN("ETHOSN: Unknown asset allocator index given to SMC call.\n");
249b139f1cfSMikael Olsson 		SMC_RET1(handle, ETHOSN_UNKNOWN_ALLOCATOR_IDX);
250b139f1cfSMikael Olsson 	}
251b139f1cfSMikael Olsson 
252fa37d308SJoshua Pimm 	if (reset_type > ETHOSN_RESET_TYPE_HALT) {
253fa37d308SJoshua Pimm 		WARN("ETHOSN: Invalid reset type given to SMC call.\n");
254fa37d308SJoshua Pimm 		SMC_RET1(handle, ETHOSN_INVALID_PARAMETER);
255fa37d308SJoshua Pimm 	}
256fa37d308SJoshua Pimm 
257fa37d308SJoshua Pimm 	/*
258fa37d308SJoshua Pimm 	 * Commands that require a valid device, reset type,
259fa37d308SJoshua Pimm 	 * core and asset allocator
260fa37d308SJoshua Pimm 	 */
261b139f1cfSMikael Olsson 	switch (fid) {
26276a21174SMikael Olsson 	case ETHOSN_FNUM_HARD_RESET:
26376a21174SMikael Olsson 		hard_reset = 1;
26476a21174SMikael Olsson 		/* Fallthrough */
26576a21174SMikael Olsson 	case ETHOSN_FNUM_SOFT_RESET:
266b139f1cfSMikael Olsson 		if (!ethosn_reset(core->addr, hard_reset)) {
26776a21174SMikael Olsson 			SMC_RET1(handle, ETHOSN_FAILURE);
26876a21174SMikael Olsson 		}
269b139f1cfSMikael Olsson 
270fa37d308SJoshua Pimm 		if (reset_type == ETHOSN_RESET_TYPE_FULL) {
271b139f1cfSMikael Olsson 			if (!device->has_reserved_memory) {
272b139f1cfSMikael Olsson 				ethosn_configure_smmu_streams(device, core,
273b139f1cfSMikael Olsson 							asset_alloc_idx);
27470a296eeSRajasekaran Kalidoss 
27570a296eeSRajasekaran Kalidoss 				#if ARM_ETHOSN_NPU_TZMP1
27670a296eeSRajasekaran Kalidoss 				ethosn_configure_stream_nsaid(core,
27770a296eeSRajasekaran Kalidoss 							      is_protected);
27870a296eeSRajasekaran Kalidoss 				#endif
279b139f1cfSMikael Olsson 			}
280b139f1cfSMikael Olsson 
281b139f1cfSMikael Olsson 			ethosn_delegate_to_ns(core->addr);
282fa37d308SJoshua Pimm 		}
28376a21174SMikael Olsson 		SMC_RET1(handle, ETHOSN_SUCCESS);
28476a21174SMikael Olsson 	default:
285b139f1cfSMikael Olsson 		WARN("ETHOSN: Unimplemented SMC call: 0x%x\n", fid);
28676a21174SMikael Olsson 		SMC_RET1(handle, SMC_UNK);
28776a21174SMikael Olsson 	}
28876a21174SMikael Olsson }
289*a2cdbb1dSMikael Olsson 
290*a2cdbb1dSMikael Olsson int ethosn_smc_setup(void)
291*a2cdbb1dSMikael Olsson {
292*a2cdbb1dSMikael Olsson 	if (ETHOSN_NUM_DEVICES == 0U) {
293*a2cdbb1dSMikael Olsson 		ERROR("ETHOSN: No NPU found\n");
294*a2cdbb1dSMikael Olsson 		return ETHOSN_FAILURE;
295*a2cdbb1dSMikael Olsson 	}
296*a2cdbb1dSMikael Olsson 
297*a2cdbb1dSMikael Olsson 	return 0;
298*a2cdbb1dSMikael Olsson }
299