176a21174SMikael Olsson /* 2fa37d308SJoshua Pimm * Copyright (c) 2021-2023, Arm Limited. All rights reserved. 376a21174SMikael Olsson * 476a21174SMikael Olsson * SPDX-License-Identifier: BSD-3-Clause 576a21174SMikael Olsson */ 676a21174SMikael Olsson 776a21174SMikael Olsson #include <stdint.h> 876a21174SMikael Olsson #include <stdbool.h> 976a21174SMikael Olsson 1076a21174SMikael Olsson #include <common/debug.h> 1176a21174SMikael Olsson #include <common/runtime_svc.h> 1276a21174SMikael Olsson #include <drivers/arm/ethosn.h> 1376a21174SMikael Olsson #include <drivers/delay_timer.h> 1476a21174SMikael Olsson #include <lib/mmio.h> 15b139f1cfSMikael Olsson #include <lib/utils_def.h> 1676a21174SMikael Olsson #include <plat/arm/common/fconf_ethosn_getter.h> 1776a21174SMikael Olsson 1870a296eeSRajasekaran Kalidoss #include <platform_def.h> 1970a296eeSRajasekaran Kalidoss 20313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 21313b776fSMikael Olsson #include "ethosn_big_fw.h" 22313b776fSMikael Olsson #endif 23313b776fSMikael Olsson 241c65989eSLaurent Carlier /* 25b139f1cfSMikael Olsson * Number of Arm(R) Ethos(TM)-N NPU (NPU) devices available 261c65989eSLaurent Carlier */ 27b139f1cfSMikael Olsson #define ETHOSN_NUM_DEVICES \ 28b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_config, num_devices) 2976a21174SMikael Olsson 30b139f1cfSMikael Olsson #define ETHOSN_GET_DEVICE(dev_idx) \ 31b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_device, dev_idx) 3276a21174SMikael Olsson 3376a21174SMikael Olsson /* NPU core sec registry address */ 3476a21174SMikael Olsson #define ETHOSN_CORE_SEC_REG(core_addr, reg_offset) \ 3576a21174SMikael Olsson (core_addr + reg_offset) 3676a21174SMikael Olsson 37e9812ddcSMikael Olsson #define ETHOSN_FW_VA_BASE 0x20000000UL 38e9812ddcSMikael Olsson #define ETHOSN_WORKING_DATA_VA_BASE 0x40000000UL 39e9812ddcSMikael Olsson #define ETHOSN_COMMAND_STREAM_VA_BASE 0x60000000UL 40e9812ddcSMikael Olsson 4176a21174SMikael Olsson /* Reset timeout in us */ 4276a21174SMikael Olsson #define ETHOSN_RESET_TIMEOUT_US U(10 * 1000 * 1000) 4376a21174SMikael Olsson #define ETHOSN_RESET_WAIT_US U(1) 4476a21174SMikael Olsson 45*7820777fSMikael Olsson #define ETHOSN_AUX_FEAT_LEVEL_IRQ U(0x1) 46*7820777fSMikael Olsson #define ETHOSN_AUX_FEAT_STASHING U(0x2) 47*7820777fSMikael Olsson 48*7820777fSMikael Olsson #define SEC_AUXCTLR_REG U(0x0024) 49*7820777fSMikael Olsson #define SEC_AUXCTLR_VAL U(0x80) 50*7820777fSMikael Olsson #define SEC_AUXCTLR_LEVEL_IRQ_VAL U(0x04) 51*7820777fSMikael Olsson #define SEC_AUXCTLR_STASHING_VAL U(0xA5000000) 52*7820777fSMikael Olsson 5376a21174SMikael Olsson #define SEC_DEL_REG U(0x0004) 54*7820777fSMikael Olsson #define SEC_DEL_VAL U(0x80C) 5576a21174SMikael Olsson #define SEC_DEL_EXCC_MASK U(0x20) 5676a21174SMikael Olsson 5776a21174SMikael Olsson #define SEC_SECCTLR_REG U(0x0010) 585a89947aSMikael Olsson /* Set bit[10] = 1 to workaround erratum 2838783 */ 595a89947aSMikael Olsson #define SEC_SECCTLR_VAL U(0x403) 6076a21174SMikael Olsson 6176a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_REG U(0x201C) 6276a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_VAL U(0x15) 6376a21174SMikael Olsson 6476a21174SMikael Olsson #define SEC_SYSCTRL0_REG U(0x0018) 652a2e3e87SMikael Olsson #define SEC_SYSCTRL0_SLEEPING U(1U << 4) 6676a21174SMikael Olsson #define SEC_SYSCTRL0_SOFT_RESET U(3U << 29) 6776a21174SMikael Olsson #define SEC_SYSCTRL0_HARD_RESET U(1U << 31) 6876a21174SMikael Olsson 69*7820777fSMikael Olsson #define SEC_SYSCTRL1_REG U(0x001C) 70*7820777fSMikael Olsson #define SEC_SYSCTRL1_VAL U(0x180110) 71*7820777fSMikael Olsson 7270a296eeSRajasekaran Kalidoss #define SEC_NSAID_REG_BASE U(0x3004) 7370a296eeSRajasekaran Kalidoss #define SEC_NSAID_OFFSET U(0x1000) 7470a296eeSRajasekaran Kalidoss 75b139f1cfSMikael Olsson #define SEC_MMUSID_REG_BASE U(0x3008) 76b139f1cfSMikael Olsson #define SEC_MMUSID_OFFSET U(0x1000) 77b139f1cfSMikael Olsson 78313b776fSMikael Olsson #define SEC_NPU_ID_REG U(0xF000) 79313b776fSMikael Olsson #define SEC_NPU_ID_ARCH_VER_SHIFT U(0X10) 80313b776fSMikael Olsson 8170a296eeSRajasekaran Kalidoss #define INPUT_STREAM_INDEX U(0x6) 8270a296eeSRajasekaran Kalidoss #define INTERMEDIATE_STREAM_INDEX U(0x7) 8370a296eeSRajasekaran Kalidoss #define OUTPUT_STREAM_INDEX U(0x8) 8470a296eeSRajasekaran Kalidoss 85313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 86313b776fSMikael Olsson CASSERT(ARM_ETHOSN_NPU_FW_IMAGE_BASE > 0U, assert_ethosn_invalid_fw_image_base); 87313b776fSMikael Olsson static const struct ethosn_big_fw *big_fw; 88313b776fSMikael Olsson #endif 89313b776fSMikael Olsson 90b139f1cfSMikael Olsson static bool ethosn_get_device_and_core(uintptr_t core_addr, 91b139f1cfSMikael Olsson const struct ethosn_device_t **dev_match, 92b139f1cfSMikael Olsson const struct ethosn_core_t **core_match) 931c65989eSLaurent Carlier { 94b139f1cfSMikael Olsson uint32_t dev_idx; 95b139f1cfSMikael Olsson uint32_t core_idx; 96b139f1cfSMikael Olsson 97b139f1cfSMikael Olsson for (dev_idx = 0U; dev_idx < ETHOSN_NUM_DEVICES; ++dev_idx) { 98b139f1cfSMikael Olsson const struct ethosn_device_t *dev = ETHOSN_GET_DEVICE(dev_idx); 99b139f1cfSMikael Olsson 100b139f1cfSMikael Olsson for (core_idx = 0U; core_idx < dev->num_cores; ++core_idx) { 101b139f1cfSMikael Olsson const struct ethosn_core_t *core = &(dev->cores[core_idx]); 102b139f1cfSMikael Olsson 103b139f1cfSMikael Olsson if (core->addr == core_addr) { 104b139f1cfSMikael Olsson *dev_match = dev; 105b139f1cfSMikael Olsson *core_match = core; 1061c65989eSLaurent Carlier return true; 1071c65989eSLaurent Carlier } 1081c65989eSLaurent Carlier } 109b139f1cfSMikael Olsson } 1101c65989eSLaurent Carlier 111b139f1cfSMikael Olsson WARN("ETHOSN: Unknown core address given to SMC call.\n"); 1121c65989eSLaurent Carlier return false; 1131c65989eSLaurent Carlier } 1141c65989eSLaurent Carlier 11570a296eeSRajasekaran Kalidoss #if ARM_ETHOSN_NPU_TZMP1 116313b776fSMikael Olsson static uint32_t ethosn_core_read_arch_version(uintptr_t core_addr) 117313b776fSMikael Olsson { 118313b776fSMikael Olsson uint32_t npu_id = mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, 119313b776fSMikael Olsson SEC_NPU_ID_REG)); 120313b776fSMikael Olsson 121313b776fSMikael Olsson return (npu_id >> SEC_NPU_ID_ARCH_VER_SHIFT); 122313b776fSMikael Olsson } 123313b776fSMikael Olsson 12470a296eeSRajasekaran Kalidoss static void ethosn_configure_stream_nsaid(const struct ethosn_core_t *core, 12570a296eeSRajasekaran Kalidoss bool is_protected) 12670a296eeSRajasekaran Kalidoss { 12770a296eeSRajasekaran Kalidoss size_t i; 12870a296eeSRajasekaran Kalidoss uint32_t streams[9] = {0, 0, 0, 0, 0, 0, 0, 0, 0}; 12970a296eeSRajasekaran Kalidoss 13070a296eeSRajasekaran Kalidoss if (is_protected) { 13170a296eeSRajasekaran Kalidoss streams[INPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 13270a296eeSRajasekaran Kalidoss streams[INTERMEDIATE_STREAM_INDEX] = 13370a296eeSRajasekaran Kalidoss ARM_ETHOSN_NPU_PROT_DATA_NSAID; 13470a296eeSRajasekaran Kalidoss streams[OUTPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 13570a296eeSRajasekaran Kalidoss } 13670a296eeSRajasekaran Kalidoss 13770a296eeSRajasekaran Kalidoss for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 13870a296eeSRajasekaran Kalidoss const uintptr_t reg_addr = SEC_NSAID_REG_BASE + 13970a296eeSRajasekaran Kalidoss (SEC_NSAID_OFFSET * i); 14070a296eeSRajasekaran Kalidoss mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 14170a296eeSRajasekaran Kalidoss streams[i]); 14270a296eeSRajasekaran Kalidoss } 14370a296eeSRajasekaran Kalidoss } 14470a296eeSRajasekaran Kalidoss #endif 14570a296eeSRajasekaran Kalidoss 146*7820777fSMikael Olsson static void ethosn_configure_events(uintptr_t core_addr) 147*7820777fSMikael Olsson { 148*7820777fSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL1_REG), SEC_SYSCTRL1_VAL); 149*7820777fSMikael Olsson } 150*7820777fSMikael Olsson 151*7820777fSMikael Olsson static bool ethosn_configure_aux_features(const struct ethosn_device_t *device, 152*7820777fSMikael Olsson uintptr_t core_addr, 153*7820777fSMikael Olsson uint32_t features) 154*7820777fSMikael Olsson { 155*7820777fSMikael Olsson uint32_t val = SEC_AUXCTLR_VAL; 156*7820777fSMikael Olsson 157*7820777fSMikael Olsson if (features & ETHOSN_AUX_FEAT_LEVEL_IRQ) { 158*7820777fSMikael Olsson val |= SEC_AUXCTLR_LEVEL_IRQ_VAL; 159*7820777fSMikael Olsson } 160*7820777fSMikael Olsson 161*7820777fSMikael Olsson if (features & ETHOSN_AUX_FEAT_STASHING) { 162*7820777fSMikael Olsson /* Stashing can't be used with reserved memory */ 163*7820777fSMikael Olsson if (device->has_reserved_memory) { 164*7820777fSMikael Olsson return false; 165*7820777fSMikael Olsson } 166*7820777fSMikael Olsson 167*7820777fSMikael Olsson val |= SEC_AUXCTLR_STASHING_VAL; 168*7820777fSMikael Olsson } 169*7820777fSMikael Olsson 170*7820777fSMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_AUXCTLR_REG), val); 171*7820777fSMikael Olsson 172*7820777fSMikael Olsson return true; 173*7820777fSMikael Olsson } 174*7820777fSMikael Olsson 175b139f1cfSMikael Olsson static void ethosn_configure_smmu_streams(const struct ethosn_device_t *device, 176b139f1cfSMikael Olsson const struct ethosn_core_t *core, 177b139f1cfSMikael Olsson uint32_t asset_alloc_idx) 178b139f1cfSMikael Olsson { 179b139f1cfSMikael Olsson const struct ethosn_main_allocator_t *main_alloc = 180b139f1cfSMikael Olsson &(core->main_allocator); 181b139f1cfSMikael Olsson const struct ethosn_asset_allocator_t *asset_alloc = 182b139f1cfSMikael Olsson &(device->asset_allocators[asset_alloc_idx]); 183b139f1cfSMikael Olsson const uint32_t streams[9] = { 184b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 185b139f1cfSMikael Olsson main_alloc->working_data.stream_id, 186b139f1cfSMikael Olsson asset_alloc->command_stream.stream_id, 187b139f1cfSMikael Olsson 0U, /* Not used*/ 188b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 189b139f1cfSMikael Olsson asset_alloc->weight_data.stream_id, 190b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id, 191b139f1cfSMikael Olsson asset_alloc->intermediate_data.stream_id, 192b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id 193b139f1cfSMikael Olsson }; 194b139f1cfSMikael Olsson size_t i; 195b139f1cfSMikael Olsson 196b139f1cfSMikael Olsson for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 197b139f1cfSMikael Olsson const uintptr_t reg_addr = SEC_MMUSID_REG_BASE + 198b139f1cfSMikael Olsson (SEC_MMUSID_OFFSET * i); 199b139f1cfSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 200b139f1cfSMikael Olsson streams[i]); 201b139f1cfSMikael Olsson } 202b139f1cfSMikael Olsson } 203b139f1cfSMikael Olsson 20476a21174SMikael Olsson static void ethosn_delegate_to_ns(uintptr_t core_addr) 20576a21174SMikael Olsson { 20676a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SECCTLR_REG), 20776a21174SMikael Olsson SEC_SECCTLR_VAL); 20876a21174SMikael Olsson 20976a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG), 21076a21174SMikael Olsson SEC_DEL_VAL); 21176a21174SMikael Olsson 21276a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_ADDR_EXT_REG), 21376a21174SMikael Olsson SEC_DEL_ADDR_EXT_VAL); 21476a21174SMikael Olsson } 21576a21174SMikael Olsson 2161c65989eSLaurent Carlier static int ethosn_is_sec(uintptr_t core_addr) 21776a21174SMikael Olsson { 2181c65989eSLaurent Carlier if ((mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG)) 21976a21174SMikael Olsson & SEC_DEL_EXCC_MASK) != 0U) { 22076a21174SMikael Olsson return 0; 22176a21174SMikael Olsson } 22276a21174SMikael Olsson 22376a21174SMikael Olsson return 1; 22476a21174SMikael Olsson } 22576a21174SMikael Olsson 2262a2e3e87SMikael Olsson static int ethosn_core_is_sleeping(uintptr_t core_addr) 2272a2e3e87SMikael Olsson { 2282a2e3e87SMikael Olsson const uintptr_t sysctrl0_reg = 2292a2e3e87SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 2302a2e3e87SMikael Olsson const uint32_t sleeping_mask = SEC_SYSCTRL0_SLEEPING; 2312a2e3e87SMikael Olsson 2322a2e3e87SMikael Olsson return ((mmio_read_32(sysctrl0_reg) & sleeping_mask) == sleeping_mask); 2332a2e3e87SMikael Olsson } 2342a2e3e87SMikael Olsson 23518a6b79cSMikael Olsson static bool ethosn_core_reset(uintptr_t core_addr, bool hard_reset) 23676a21174SMikael Olsson { 23776a21174SMikael Olsson unsigned int timeout; 23876a21174SMikael Olsson const uintptr_t sysctrl0_reg = 23976a21174SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 24018a6b79cSMikael Olsson const uint32_t reset_val = hard_reset ? SEC_SYSCTRL0_HARD_RESET : 24118a6b79cSMikael Olsson SEC_SYSCTRL0_SOFT_RESET; 24276a21174SMikael Olsson 24376a21174SMikael Olsson mmio_write_32(sysctrl0_reg, reset_val); 24476a21174SMikael Olsson 24576a21174SMikael Olsson /* Wait for reset to complete */ 24676a21174SMikael Olsson for (timeout = 0U; timeout < ETHOSN_RESET_TIMEOUT_US; 24776a21174SMikael Olsson timeout += ETHOSN_RESET_WAIT_US) { 24876a21174SMikael Olsson 24976a21174SMikael Olsson if ((mmio_read_32(sysctrl0_reg) & reset_val) == 0U) { 25076a21174SMikael Olsson break; 25176a21174SMikael Olsson } 25276a21174SMikael Olsson 25376a21174SMikael Olsson udelay(ETHOSN_RESET_WAIT_US); 25476a21174SMikael Olsson } 25576a21174SMikael Olsson 25676a21174SMikael Olsson return timeout < ETHOSN_RESET_TIMEOUT_US; 25776a21174SMikael Olsson } 25876a21174SMikael Olsson 25918a6b79cSMikael Olsson static int ethosn_core_full_reset(const struct ethosn_device_t *device, 26018a6b79cSMikael Olsson const struct ethosn_core_t *core, 26118a6b79cSMikael Olsson bool hard_reset, 26218a6b79cSMikael Olsson u_register_t asset_alloc_idx, 263*7820777fSMikael Olsson u_register_t is_protected, 264*7820777fSMikael Olsson u_register_t aux_features) 26518a6b79cSMikael Olsson { 26618a6b79cSMikael Olsson if (!device->has_reserved_memory && 26718a6b79cSMikael Olsson asset_alloc_idx >= device->num_allocators) { 26818a6b79cSMikael Olsson WARN("ETHOSN: Unknown asset allocator index given to SMC call.\n"); 26918a6b79cSMikael Olsson return ETHOSN_UNKNOWN_ALLOCATOR_IDX; 27018a6b79cSMikael Olsson } 27118a6b79cSMikael Olsson 27218a6b79cSMikael Olsson if (!ethosn_core_reset(core->addr, hard_reset)) { 27318a6b79cSMikael Olsson return ETHOSN_FAILURE; 27418a6b79cSMikael Olsson } 27518a6b79cSMikael Olsson 276*7820777fSMikael Olsson if (!ethosn_configure_aux_features(device, core->addr, aux_features)) { 277*7820777fSMikael Olsson return ETHOSN_INVALID_CONFIGURATION; 278*7820777fSMikael Olsson } 279*7820777fSMikael Olsson 280*7820777fSMikael Olsson ethosn_configure_events(core->addr); 281*7820777fSMikael Olsson 28218a6b79cSMikael Olsson if (!device->has_reserved_memory) { 28318a6b79cSMikael Olsson ethosn_configure_smmu_streams(device, core, asset_alloc_idx); 28418a6b79cSMikael Olsson 28518a6b79cSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 28618a6b79cSMikael Olsson ethosn_configure_stream_nsaid(core, is_protected); 28718a6b79cSMikael Olsson #endif 28818a6b79cSMikael Olsson } 28918a6b79cSMikael Olsson 29018a6b79cSMikael Olsson ethosn_delegate_to_ns(core->addr); 29118a6b79cSMikael Olsson 29218a6b79cSMikael Olsson return ETHOSN_SUCCESS; 29318a6b79cSMikael Olsson } 29418a6b79cSMikael Olsson 29518a6b79cSMikael Olsson static uintptr_t ethosn_smc_core_reset_handler(const struct ethosn_device_t *device, 29618a6b79cSMikael Olsson const struct ethosn_core_t *core, 29718a6b79cSMikael Olsson bool hard_reset, 29818a6b79cSMikael Olsson u_register_t asset_alloc_idx, 29918a6b79cSMikael Olsson u_register_t reset_type, 30018a6b79cSMikael Olsson u_register_t is_protected, 301*7820777fSMikael Olsson u_register_t aux_features, 30218a6b79cSMikael Olsson void *handle) 30318a6b79cSMikael Olsson { 30418a6b79cSMikael Olsson int ret; 30518a6b79cSMikael Olsson 30618a6b79cSMikael Olsson switch (reset_type) { 30718a6b79cSMikael Olsson case ETHOSN_RESET_TYPE_FULL: 30818a6b79cSMikael Olsson ret = ethosn_core_full_reset(device, core, hard_reset, 309*7820777fSMikael Olsson asset_alloc_idx, is_protected, 310*7820777fSMikael Olsson aux_features); 31118a6b79cSMikael Olsson break; 31218a6b79cSMikael Olsson case ETHOSN_RESET_TYPE_HALT: 31318a6b79cSMikael Olsson ret = ethosn_core_reset(core->addr, hard_reset) ? ETHOSN_SUCCESS : ETHOSN_FAILURE; 31418a6b79cSMikael Olsson break; 31518a6b79cSMikael Olsson default: 31618a6b79cSMikael Olsson WARN("ETHOSN: Invalid reset type given to SMC call.\n"); 31718a6b79cSMikael Olsson ret = ETHOSN_INVALID_PARAMETER; 31818a6b79cSMikael Olsson break; 31918a6b79cSMikael Olsson } 32018a6b79cSMikael Olsson 32118a6b79cSMikael Olsson SMC_RET1(handle, ret); 32218a6b79cSMikael Olsson } 32318a6b79cSMikael Olsson 32418a6b79cSMikael Olsson static uintptr_t ethosn_smc_core_handler(uint32_t fid, 3251c65989eSLaurent Carlier u_register_t core_addr, 326b139f1cfSMikael Olsson u_register_t asset_alloc_idx, 327fa37d308SJoshua Pimm u_register_t reset_type, 32870a296eeSRajasekaran Kalidoss u_register_t is_protected, 329*7820777fSMikael Olsson u_register_t aux_features, 33018a6b79cSMikael Olsson void *handle) 33118a6b79cSMikael Olsson { 33218a6b79cSMikael Olsson bool hard_reset = false; 33318a6b79cSMikael Olsson const struct ethosn_device_t *device = NULL; 33418a6b79cSMikael Olsson const struct ethosn_core_t *core = NULL; 33518a6b79cSMikael Olsson 33618a6b79cSMikael Olsson if (!ethosn_get_device_and_core(core_addr, &device, &core)) { 33718a6b79cSMikael Olsson SMC_RET1(handle, ETHOSN_UNKNOWN_CORE_ADDRESS); 33818a6b79cSMikael Olsson } 33918a6b79cSMikael Olsson 34018a6b79cSMikael Olsson switch (fid) { 34118a6b79cSMikael Olsson case ETHOSN_FNUM_IS_SEC: 34218a6b79cSMikael Olsson SMC_RET1(handle, ethosn_is_sec(core->addr)); 34318a6b79cSMikael Olsson case ETHOSN_FNUM_IS_SLEEPING: 34418a6b79cSMikael Olsson SMC_RET1(handle, ethosn_core_is_sleeping(core->addr)); 34518a6b79cSMikael Olsson case ETHOSN_FNUM_HARD_RESET: 34618a6b79cSMikael Olsson hard_reset = true; 34718a6b79cSMikael Olsson /* Fallthrough */ 34818a6b79cSMikael Olsson case ETHOSN_FNUM_SOFT_RESET: 34918a6b79cSMikael Olsson return ethosn_smc_core_reset_handler(device, core, 35018a6b79cSMikael Olsson hard_reset, 35118a6b79cSMikael Olsson asset_alloc_idx, 35218a6b79cSMikael Olsson reset_type, 35318a6b79cSMikael Olsson is_protected, 354*7820777fSMikael Olsson aux_features, 35518a6b79cSMikael Olsson handle); 35618a6b79cSMikael Olsson default: 35718a6b79cSMikael Olsson WARN("ETHOSN: Unimplemented SMC call: 0x%x\n", fid); 35818a6b79cSMikael Olsson SMC_RET1(handle, SMC_UNK); 35918a6b79cSMikael Olsson } 36018a6b79cSMikael Olsson } 36118a6b79cSMikael Olsson 362e9812ddcSMikael Olsson static uintptr_t ethosn_smc_fw_prop_handler(u_register_t fw_property, 363e9812ddcSMikael Olsson void *handle) 364e9812ddcSMikael Olsson { 365e9812ddcSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 366e9812ddcSMikael Olsson switch (fw_property) { 367e9812ddcSMikael Olsson case ETHOSN_FW_PROP_VERSION: 368e9812ddcSMikael Olsson SMC_RET4(handle, ETHOSN_SUCCESS, 369e9812ddcSMikael Olsson big_fw->fw_ver_major, 370e9812ddcSMikael Olsson big_fw->fw_ver_minor, 371e9812ddcSMikael Olsson big_fw->fw_ver_patch); 372e9812ddcSMikael Olsson case ETHOSN_FW_PROP_MEM_INFO: 373e9812ddcSMikael Olsson SMC_RET3(handle, ETHOSN_SUCCESS, 374e9812ddcSMikael Olsson ((void *)big_fw) + big_fw->offset, 375e9812ddcSMikael Olsson big_fw->size); 376e9812ddcSMikael Olsson case ETHOSN_FW_PROP_OFFSETS: 377e9812ddcSMikael Olsson SMC_RET3(handle, ETHOSN_SUCCESS, 378e9812ddcSMikael Olsson big_fw->ple_offset, 379e9812ddcSMikael Olsson big_fw->unpriv_stack_offset); 380e9812ddcSMikael Olsson case ETHOSN_FW_PROP_VA_MAP: 381e9812ddcSMikael Olsson SMC_RET4(handle, ETHOSN_SUCCESS, 382e9812ddcSMikael Olsson ETHOSN_FW_VA_BASE, 383e9812ddcSMikael Olsson ETHOSN_WORKING_DATA_VA_BASE, 384e9812ddcSMikael Olsson ETHOSN_COMMAND_STREAM_VA_BASE); 385e9812ddcSMikael Olsson default: 386e9812ddcSMikael Olsson WARN("ETHOSN: Unknown firmware property\n"); 387e9812ddcSMikael Olsson SMC_RET1(handle, ETHOSN_INVALID_PARAMETER); 388e9812ddcSMikael Olsson } 389e9812ddcSMikael Olsson #else 390e9812ddcSMikael Olsson SMC_RET1(handle, ETHOSN_NOT_SUPPORTED); 391e9812ddcSMikael Olsson #endif 392e9812ddcSMikael Olsson } 393e9812ddcSMikael Olsson 39418a6b79cSMikael Olsson uintptr_t ethosn_smc_handler(uint32_t smc_fid, 39518a6b79cSMikael Olsson u_register_t x1, 39618a6b79cSMikael Olsson u_register_t x2, 39718a6b79cSMikael Olsson u_register_t x3, 39818a6b79cSMikael Olsson u_register_t x4, 39976a21174SMikael Olsson void *cookie, 40076a21174SMikael Olsson void *handle, 40176a21174SMikael Olsson u_register_t flags) 40276a21174SMikael Olsson { 4031c65989eSLaurent Carlier const uint32_t fid = smc_fid & FUNCID_NUM_MASK; 40476a21174SMikael Olsson 40576a21174SMikael Olsson /* Only SiP fast calls are expected */ 40676a21174SMikael Olsson if ((GET_SMC_TYPE(smc_fid) != SMC_TYPE_FAST) || 40776a21174SMikael Olsson (GET_SMC_OEN(smc_fid) != OEN_SIP_START)) { 40876a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 40976a21174SMikael Olsson } 41076a21174SMikael Olsson 41176a21174SMikael Olsson /* Truncate parameters to 32-bits for SMC32 */ 41276a21174SMikael Olsson if (GET_SMC_CC(smc_fid) == SMC_32) { 41318a6b79cSMikael Olsson x1 &= 0xFFFFFFFF; 41418a6b79cSMikael Olsson x2 &= 0xFFFFFFFF; 41518a6b79cSMikael Olsson x3 &= 0xFFFFFFFF; 41618a6b79cSMikael Olsson x4 &= 0xFFFFFFFF; 41776a21174SMikael Olsson } 41876a21174SMikael Olsson 419e9812ddcSMikael Olsson if (!is_ethosn_fid(smc_fid) || (fid > ETHOSN_FNUM_GET_FW_PROP)) { 420b139f1cfSMikael Olsson WARN("ETHOSN: Unknown SMC call: 0x%x\n", smc_fid); 42176a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 42276a21174SMikael Olsson } 42376a21174SMikael Olsson 424e9812ddcSMikael Olsson switch (fid) { 425e9812ddcSMikael Olsson case ETHOSN_FNUM_VERSION: 42676a21174SMikael Olsson SMC_RET2(handle, ETHOSN_VERSION_MAJOR, ETHOSN_VERSION_MINOR); 427e9812ddcSMikael Olsson case ETHOSN_FNUM_GET_FW_PROP: 428e9812ddcSMikael Olsson return ethosn_smc_fw_prop_handler(x1, handle); 4291c65989eSLaurent Carlier } 4301c65989eSLaurent Carlier 431*7820777fSMikael Olsson return ethosn_smc_core_handler(fid, x1, x2, x3, x4, 432*7820777fSMikael Olsson SMC_GET_GP(handle, CTX_GPREG_X5), 433*7820777fSMikael Olsson handle); 43476a21174SMikael Olsson } 435a2cdbb1dSMikael Olsson 436a2cdbb1dSMikael Olsson int ethosn_smc_setup(void) 437a2cdbb1dSMikael Olsson { 438313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 439313b776fSMikael Olsson struct ethosn_device_t *dev; 440313b776fSMikael Olsson uint32_t arch_ver; 441313b776fSMikael Olsson #endif 442313b776fSMikael Olsson 443a2cdbb1dSMikael Olsson if (ETHOSN_NUM_DEVICES == 0U) { 444a2cdbb1dSMikael Olsson ERROR("ETHOSN: No NPU found\n"); 445a2cdbb1dSMikael Olsson return ETHOSN_FAILURE; 446a2cdbb1dSMikael Olsson } 447a2cdbb1dSMikael Olsson 448313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 449313b776fSMikael Olsson 450313b776fSMikael Olsson /* Only one NPU core is supported in the TZMP1 setup */ 451313b776fSMikael Olsson if ((ETHOSN_NUM_DEVICES != 1U) || 452313b776fSMikael Olsson (ETHOSN_GET_DEVICE(0U)->num_cores != 1U)) { 453313b776fSMikael Olsson ERROR("ETHOSN: TZMP1 doesn't support multiple NPU cores\n"); 454313b776fSMikael Olsson return ETHOSN_FAILURE; 455313b776fSMikael Olsson } 456313b776fSMikael Olsson 457313b776fSMikael Olsson dev = ETHOSN_GET_DEVICE(0U); 458313b776fSMikael Olsson arch_ver = ethosn_core_read_arch_version(dev->cores[0U].addr); 459313b776fSMikael Olsson big_fw = (struct ethosn_big_fw *)ARM_ETHOSN_NPU_FW_IMAGE_BASE; 460313b776fSMikael Olsson 461313b776fSMikael Olsson if (!ethosn_big_fw_verify_header(big_fw, arch_ver)) { 462313b776fSMikael Olsson return ETHOSN_FAILURE; 463313b776fSMikael Olsson } 464313b776fSMikael Olsson 465313b776fSMikael Olsson NOTICE("ETHOSN: TZMP1 setup succeeded with firmware version %u.%u.%u\n", 466313b776fSMikael Olsson big_fw->fw_ver_major, big_fw->fw_ver_minor, 467313b776fSMikael Olsson big_fw->fw_ver_patch); 468313b776fSMikael Olsson #else 469313b776fSMikael Olsson NOTICE("ETHOSN: Setup succeeded\n"); 470313b776fSMikael Olsson #endif 471313b776fSMikael Olsson 472a2cdbb1dSMikael Olsson return 0; 473a2cdbb1dSMikael Olsson } 474