176a21174SMikael Olsson /* 2fa37d308SJoshua Pimm * Copyright (c) 2021-2023, Arm Limited. All rights reserved. 376a21174SMikael Olsson * 476a21174SMikael Olsson * SPDX-License-Identifier: BSD-3-Clause 576a21174SMikael Olsson */ 676a21174SMikael Olsson 776a21174SMikael Olsson #include <stdint.h> 876a21174SMikael Olsson #include <stdbool.h> 976a21174SMikael Olsson 1076a21174SMikael Olsson #include <common/debug.h> 1176a21174SMikael Olsson #include <common/runtime_svc.h> 1276a21174SMikael Olsson #include <drivers/arm/ethosn.h> 1376a21174SMikael Olsson #include <drivers/delay_timer.h> 1476a21174SMikael Olsson #include <lib/mmio.h> 15b139f1cfSMikael Olsson #include <lib/utils_def.h> 1676a21174SMikael Olsson #include <plat/arm/common/fconf_ethosn_getter.h> 1776a21174SMikael Olsson 1870a296eeSRajasekaran Kalidoss #include <platform_def.h> 1970a296eeSRajasekaran Kalidoss 20313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 21313b776fSMikael Olsson #include "ethosn_big_fw.h" 22313b776fSMikael Olsson #endif 23313b776fSMikael Olsson 241c65989eSLaurent Carlier /* 25b139f1cfSMikael Olsson * Number of Arm(R) Ethos(TM)-N NPU (NPU) devices available 261c65989eSLaurent Carlier */ 27b139f1cfSMikael Olsson #define ETHOSN_NUM_DEVICES \ 28b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_config, num_devices) 2976a21174SMikael Olsson 30b139f1cfSMikael Olsson #define ETHOSN_GET_DEVICE(dev_idx) \ 31b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_device, dev_idx) 3276a21174SMikael Olsson 3376a21174SMikael Olsson /* NPU core sec registry address */ 3476a21174SMikael Olsson #define ETHOSN_CORE_SEC_REG(core_addr, reg_offset) \ 3576a21174SMikael Olsson (core_addr + reg_offset) 3676a21174SMikael Olsson 37e9812ddcSMikael Olsson #define ETHOSN_FW_VA_BASE 0x20000000UL 38e9812ddcSMikael Olsson #define ETHOSN_WORKING_DATA_VA_BASE 0x40000000UL 39e9812ddcSMikael Olsson #define ETHOSN_COMMAND_STREAM_VA_BASE 0x60000000UL 40e9812ddcSMikael Olsson 4176a21174SMikael Olsson /* Reset timeout in us */ 4276a21174SMikael Olsson #define ETHOSN_RESET_TIMEOUT_US U(10 * 1000 * 1000) 4376a21174SMikael Olsson #define ETHOSN_RESET_WAIT_US U(1) 4476a21174SMikael Olsson 457820777fSMikael Olsson #define ETHOSN_AUX_FEAT_LEVEL_IRQ U(0x1) 467820777fSMikael Olsson #define ETHOSN_AUX_FEAT_STASHING U(0x2) 477820777fSMikael Olsson 487820777fSMikael Olsson #define SEC_AUXCTLR_REG U(0x0024) 497820777fSMikael Olsson #define SEC_AUXCTLR_VAL U(0x80) 507820777fSMikael Olsson #define SEC_AUXCTLR_LEVEL_IRQ_VAL U(0x04) 517820777fSMikael Olsson #define SEC_AUXCTLR_STASHING_VAL U(0xA5000000) 527820777fSMikael Olsson 5376a21174SMikael Olsson #define SEC_DEL_REG U(0x0004) 54*6dcf3e77SMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 55*6dcf3e77SMikael Olsson #define SEC_DEL_VAL U(0x808) 56*6dcf3e77SMikael Olsson #else 577820777fSMikael Olsson #define SEC_DEL_VAL U(0x80C) 58*6dcf3e77SMikael Olsson #endif 5976a21174SMikael Olsson #define SEC_DEL_EXCC_MASK U(0x20) 6076a21174SMikael Olsson 6176a21174SMikael Olsson #define SEC_SECCTLR_REG U(0x0010) 625a89947aSMikael Olsson /* Set bit[10] = 1 to workaround erratum 2838783 */ 635a89947aSMikael Olsson #define SEC_SECCTLR_VAL U(0x403) 6476a21174SMikael Olsson 6576a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_REG U(0x201C) 66e64abe7bSMikael Olsson #define SEC_DEL_ADDR_EXT_VAL U(0x1) 6776a21174SMikael Olsson 6876a21174SMikael Olsson #define SEC_SYSCTRL0_REG U(0x0018) 69*6dcf3e77SMikael Olsson #define SEC_SYSCTRL0_CPU_WAIT U(1) 702a2e3e87SMikael Olsson #define SEC_SYSCTRL0_SLEEPING U(1U << 4) 71*6dcf3e77SMikael Olsson #define SEC_SYSCTRL0_INITVTOR_MASK U(0x1FFFFF80) 7276a21174SMikael Olsson #define SEC_SYSCTRL0_SOFT_RESET U(3U << 29) 7376a21174SMikael Olsson #define SEC_SYSCTRL0_HARD_RESET U(1U << 31) 7476a21174SMikael Olsson 757820777fSMikael Olsson #define SEC_SYSCTRL1_REG U(0x001C) 767820777fSMikael Olsson #define SEC_SYSCTRL1_VAL U(0x180110) 777820777fSMikael Olsson 7870a296eeSRajasekaran Kalidoss #define SEC_NSAID_REG_BASE U(0x3004) 7970a296eeSRajasekaran Kalidoss #define SEC_NSAID_OFFSET U(0x1000) 8070a296eeSRajasekaran Kalidoss 81b139f1cfSMikael Olsson #define SEC_MMUSID_REG_BASE U(0x3008) 82b139f1cfSMikael Olsson #define SEC_MMUSID_OFFSET U(0x1000) 83b139f1cfSMikael Olsson 84e64abe7bSMikael Olsson #define SEC_ADDR_EXT_REG_BASE U(0x3018) 85e64abe7bSMikael Olsson #define SEC_ADDR_EXT_OFFSET U(0x1000) 86e64abe7bSMikael Olsson #define SEC_ADDR_EXT_SHIFT U(0x14) 87e64abe7bSMikael Olsson #define SEC_ADDR_EXT_MASK U(0x1FFFFE00) 88e64abe7bSMikael Olsson 89e64abe7bSMikael Olsson #define SEC_ATTR_CTLR_REG_BASE U(0x3010) 90e64abe7bSMikael Olsson #define SEC_ATTR_CTLR_OFFSET U(0x1000) 91e64abe7bSMikael Olsson #define SEC_ATTR_CTLR_NUM U(9) 92e64abe7bSMikael Olsson #define SEC_ATTR_CTLR_VAL U(0x1) 93e64abe7bSMikael Olsson 94313b776fSMikael Olsson #define SEC_NPU_ID_REG U(0xF000) 95313b776fSMikael Olsson #define SEC_NPU_ID_ARCH_VER_SHIFT U(0X10) 96313b776fSMikael Olsson 97*6dcf3e77SMikael Olsson #define FIRMWARE_STREAM_INDEX U(0x0) 98*6dcf3e77SMikael Olsson #define PLE_STREAM_INDEX U(0x4) 9970a296eeSRajasekaran Kalidoss #define INPUT_STREAM_INDEX U(0x6) 10070a296eeSRajasekaran Kalidoss #define INTERMEDIATE_STREAM_INDEX U(0x7) 10170a296eeSRajasekaran Kalidoss #define OUTPUT_STREAM_INDEX U(0x8) 10270a296eeSRajasekaran Kalidoss 103e64abe7bSMikael Olsson #define TO_EXTEND_ADDR(addr) \ 104e64abe7bSMikael Olsson ((addr >> SEC_ADDR_EXT_SHIFT) & SEC_ADDR_EXT_MASK) 105e64abe7bSMikael Olsson 106313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 107313b776fSMikael Olsson CASSERT(ARM_ETHOSN_NPU_FW_IMAGE_BASE > 0U, assert_ethosn_invalid_fw_image_base); 108313b776fSMikael Olsson static const struct ethosn_big_fw *big_fw; 109*6dcf3e77SMikael Olsson 110*6dcf3e77SMikael Olsson #define FW_INITVTOR_ADDR(big_fw) \ 111*6dcf3e77SMikael Olsson ((ETHOSN_FW_VA_BASE + big_fw->vector_table_offset) & \ 112*6dcf3e77SMikael Olsson SEC_SYSCTRL0_INITVTOR_MASK) 113*6dcf3e77SMikael Olsson 114*6dcf3e77SMikael Olsson #define SYSCTRL0_INITVTOR_ADDR(value) \ 115*6dcf3e77SMikael Olsson (value & SEC_SYSCTRL0_INITVTOR_MASK) 116*6dcf3e77SMikael Olsson 117313b776fSMikael Olsson #endif 118313b776fSMikael Olsson 119b139f1cfSMikael Olsson static bool ethosn_get_device_and_core(uintptr_t core_addr, 120b139f1cfSMikael Olsson const struct ethosn_device_t **dev_match, 121b139f1cfSMikael Olsson const struct ethosn_core_t **core_match) 1221c65989eSLaurent Carlier { 123b139f1cfSMikael Olsson uint32_t dev_idx; 124b139f1cfSMikael Olsson uint32_t core_idx; 125b139f1cfSMikael Olsson 126b139f1cfSMikael Olsson for (dev_idx = 0U; dev_idx < ETHOSN_NUM_DEVICES; ++dev_idx) { 127b139f1cfSMikael Olsson const struct ethosn_device_t *dev = ETHOSN_GET_DEVICE(dev_idx); 128b139f1cfSMikael Olsson 129b139f1cfSMikael Olsson for (core_idx = 0U; core_idx < dev->num_cores; ++core_idx) { 130b139f1cfSMikael Olsson const struct ethosn_core_t *core = &(dev->cores[core_idx]); 131b139f1cfSMikael Olsson 132b139f1cfSMikael Olsson if (core->addr == core_addr) { 133b139f1cfSMikael Olsson *dev_match = dev; 134b139f1cfSMikael Olsson *core_match = core; 1351c65989eSLaurent Carlier return true; 1361c65989eSLaurent Carlier } 1371c65989eSLaurent Carlier } 138b139f1cfSMikael Olsson } 1391c65989eSLaurent Carlier 140b139f1cfSMikael Olsson WARN("ETHOSN: Unknown core address given to SMC call.\n"); 1411c65989eSLaurent Carlier return false; 1421c65989eSLaurent Carlier } 1431c65989eSLaurent Carlier 14470a296eeSRajasekaran Kalidoss #if ARM_ETHOSN_NPU_TZMP1 145313b776fSMikael Olsson static uint32_t ethosn_core_read_arch_version(uintptr_t core_addr) 146313b776fSMikael Olsson { 147313b776fSMikael Olsson uint32_t npu_id = mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, 148313b776fSMikael Olsson SEC_NPU_ID_REG)); 149313b776fSMikael Olsson 150313b776fSMikael Olsson return (npu_id >> SEC_NPU_ID_ARCH_VER_SHIFT); 151313b776fSMikael Olsson } 152313b776fSMikael Olsson 15370a296eeSRajasekaran Kalidoss static void ethosn_configure_stream_nsaid(const struct ethosn_core_t *core, 15470a296eeSRajasekaran Kalidoss bool is_protected) 15570a296eeSRajasekaran Kalidoss { 15670a296eeSRajasekaran Kalidoss size_t i; 15770a296eeSRajasekaran Kalidoss uint32_t streams[9] = {0, 0, 0, 0, 0, 0, 0, 0, 0}; 15870a296eeSRajasekaran Kalidoss 159*6dcf3e77SMikael Olsson streams[FIRMWARE_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_FW_NSAID; 160*6dcf3e77SMikael Olsson streams[PLE_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_FW_NSAID; 161*6dcf3e77SMikael Olsson 16270a296eeSRajasekaran Kalidoss if (is_protected) { 16370a296eeSRajasekaran Kalidoss streams[INPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 16470a296eeSRajasekaran Kalidoss streams[INTERMEDIATE_STREAM_INDEX] = 16570a296eeSRajasekaran Kalidoss ARM_ETHOSN_NPU_PROT_DATA_NSAID; 16670a296eeSRajasekaran Kalidoss streams[OUTPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 16770a296eeSRajasekaran Kalidoss } 16870a296eeSRajasekaran Kalidoss 16970a296eeSRajasekaran Kalidoss for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 17070a296eeSRajasekaran Kalidoss const uintptr_t reg_addr = SEC_NSAID_REG_BASE + 17170a296eeSRajasekaran Kalidoss (SEC_NSAID_OFFSET * i); 17270a296eeSRajasekaran Kalidoss mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 17370a296eeSRajasekaran Kalidoss streams[i]); 17470a296eeSRajasekaran Kalidoss } 17570a296eeSRajasekaran Kalidoss } 176*6dcf3e77SMikael Olsson 177*6dcf3e77SMikael Olsson static void ethosn_configure_vector_table(uintptr_t core_addr) 178*6dcf3e77SMikael Olsson { 179*6dcf3e77SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG), 180*6dcf3e77SMikael Olsson FW_INITVTOR_ADDR(big_fw)); 181*6dcf3e77SMikael Olsson } 182*6dcf3e77SMikael Olsson 18370a296eeSRajasekaran Kalidoss #endif 18470a296eeSRajasekaran Kalidoss 1857820777fSMikael Olsson static void ethosn_configure_events(uintptr_t core_addr) 1867820777fSMikael Olsson { 1877820777fSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL1_REG), SEC_SYSCTRL1_VAL); 1887820777fSMikael Olsson } 1897820777fSMikael Olsson 1907820777fSMikael Olsson static bool ethosn_configure_aux_features(const struct ethosn_device_t *device, 1917820777fSMikael Olsson uintptr_t core_addr, 1927820777fSMikael Olsson uint32_t features) 1937820777fSMikael Olsson { 1947820777fSMikael Olsson uint32_t val = SEC_AUXCTLR_VAL; 1957820777fSMikael Olsson 1967820777fSMikael Olsson if (features & ETHOSN_AUX_FEAT_LEVEL_IRQ) { 1977820777fSMikael Olsson val |= SEC_AUXCTLR_LEVEL_IRQ_VAL; 1987820777fSMikael Olsson } 1997820777fSMikael Olsson 2007820777fSMikael Olsson if (features & ETHOSN_AUX_FEAT_STASHING) { 2017820777fSMikael Olsson /* Stashing can't be used with reserved memory */ 2027820777fSMikael Olsson if (device->has_reserved_memory) { 2037820777fSMikael Olsson return false; 2047820777fSMikael Olsson } 2057820777fSMikael Olsson 2067820777fSMikael Olsson val |= SEC_AUXCTLR_STASHING_VAL; 2077820777fSMikael Olsson } 2087820777fSMikael Olsson 2097820777fSMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_AUXCTLR_REG), val); 2107820777fSMikael Olsson 2117820777fSMikael Olsson return true; 2127820777fSMikael Olsson } 2137820777fSMikael Olsson 214b139f1cfSMikael Olsson static void ethosn_configure_smmu_streams(const struct ethosn_device_t *device, 215b139f1cfSMikael Olsson const struct ethosn_core_t *core, 216b139f1cfSMikael Olsson uint32_t asset_alloc_idx) 217b139f1cfSMikael Olsson { 218b139f1cfSMikael Olsson const struct ethosn_main_allocator_t *main_alloc = 219b139f1cfSMikael Olsson &(core->main_allocator); 220b139f1cfSMikael Olsson const struct ethosn_asset_allocator_t *asset_alloc = 221b139f1cfSMikael Olsson &(device->asset_allocators[asset_alloc_idx]); 222b139f1cfSMikael Olsson const uint32_t streams[9] = { 223b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 224b139f1cfSMikael Olsson main_alloc->working_data.stream_id, 225b139f1cfSMikael Olsson asset_alloc->command_stream.stream_id, 226b139f1cfSMikael Olsson 0U, /* Not used*/ 227b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 228b139f1cfSMikael Olsson asset_alloc->weight_data.stream_id, 229b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id, 230b139f1cfSMikael Olsson asset_alloc->intermediate_data.stream_id, 231b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id 232b139f1cfSMikael Olsson }; 233b139f1cfSMikael Olsson size_t i; 234b139f1cfSMikael Olsson 235b139f1cfSMikael Olsson for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 236b139f1cfSMikael Olsson const uintptr_t reg_addr = SEC_MMUSID_REG_BASE + 237b139f1cfSMikael Olsson (SEC_MMUSID_OFFSET * i); 238b139f1cfSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 239b139f1cfSMikael Olsson streams[i]); 240b139f1cfSMikael Olsson } 241b139f1cfSMikael Olsson } 242b139f1cfSMikael Olsson 243e64abe7bSMikael Olsson static void ethosn_configure_stream_addr_extends(const struct ethosn_device_t *device, 244e64abe7bSMikael Olsson uintptr_t core_addr) 245e64abe7bSMikael Olsson { 246e64abe7bSMikael Olsson uint32_t addr_extends[3] = { 0 }; 247e64abe7bSMikael Olsson size_t i; 248e64abe7bSMikael Olsson 249e64abe7bSMikael Olsson if (device->has_reserved_memory) { 250e64abe7bSMikael Olsson const uint32_t addr = TO_EXTEND_ADDR(device->reserved_memory_addr); 251e64abe7bSMikael Olsson 252e64abe7bSMikael Olsson addr_extends[0] = addr; 253e64abe7bSMikael Olsson addr_extends[1] = addr; 254e64abe7bSMikael Olsson addr_extends[2] = addr; 255e64abe7bSMikael Olsson } else { 256e64abe7bSMikael Olsson addr_extends[0] = TO_EXTEND_ADDR(ETHOSN_FW_VA_BASE); 257e64abe7bSMikael Olsson addr_extends[1] = TO_EXTEND_ADDR(ETHOSN_WORKING_DATA_VA_BASE); 258e64abe7bSMikael Olsson addr_extends[2] = TO_EXTEND_ADDR(ETHOSN_COMMAND_STREAM_VA_BASE); 259e64abe7bSMikael Olsson } 260e64abe7bSMikael Olsson 261e64abe7bSMikael Olsson for (i = 0U; i < ARRAY_SIZE(addr_extends); ++i) { 262e64abe7bSMikael Olsson const uintptr_t reg_addr = SEC_ADDR_EXT_REG_BASE + 263e64abe7bSMikael Olsson (SEC_ADDR_EXT_OFFSET * i); 264e64abe7bSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, reg_addr), 265e64abe7bSMikael Olsson addr_extends[i]); 266e64abe7bSMikael Olsson } 267e64abe7bSMikael Olsson } 268e64abe7bSMikael Olsson 269e64abe7bSMikael Olsson static void ethosn_configure_stream_attr_ctlr(uintptr_t core_addr) 270e64abe7bSMikael Olsson { 271e64abe7bSMikael Olsson size_t i; 272e64abe7bSMikael Olsson 273e64abe7bSMikael Olsson for (i = 0U; i < SEC_ATTR_CTLR_NUM; ++i) { 274e64abe7bSMikael Olsson const uintptr_t reg_addr = SEC_ATTR_CTLR_REG_BASE + 275e64abe7bSMikael Olsson (SEC_ATTR_CTLR_OFFSET * i); 276e64abe7bSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, reg_addr), 277e64abe7bSMikael Olsson SEC_ATTR_CTLR_VAL); 278e64abe7bSMikael Olsson } 279e64abe7bSMikael Olsson } 280e64abe7bSMikael Olsson 28176a21174SMikael Olsson static void ethosn_delegate_to_ns(uintptr_t core_addr) 28276a21174SMikael Olsson { 28376a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SECCTLR_REG), 28476a21174SMikael Olsson SEC_SECCTLR_VAL); 28576a21174SMikael Olsson 28676a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG), 28776a21174SMikael Olsson SEC_DEL_VAL); 28876a21174SMikael Olsson 28976a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_ADDR_EXT_REG), 29076a21174SMikael Olsson SEC_DEL_ADDR_EXT_VAL); 29176a21174SMikael Olsson } 29276a21174SMikael Olsson 2931c65989eSLaurent Carlier static int ethosn_is_sec(uintptr_t core_addr) 29476a21174SMikael Olsson { 2951c65989eSLaurent Carlier if ((mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG)) 29676a21174SMikael Olsson & SEC_DEL_EXCC_MASK) != 0U) { 29776a21174SMikael Olsson return 0; 29876a21174SMikael Olsson } 29976a21174SMikael Olsson 30076a21174SMikael Olsson return 1; 30176a21174SMikael Olsson } 30276a21174SMikael Olsson 3032a2e3e87SMikael Olsson static int ethosn_core_is_sleeping(uintptr_t core_addr) 3042a2e3e87SMikael Olsson { 3052a2e3e87SMikael Olsson const uintptr_t sysctrl0_reg = 3062a2e3e87SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 3072a2e3e87SMikael Olsson const uint32_t sleeping_mask = SEC_SYSCTRL0_SLEEPING; 3082a2e3e87SMikael Olsson 3092a2e3e87SMikael Olsson return ((mmio_read_32(sysctrl0_reg) & sleeping_mask) == sleeping_mask); 3102a2e3e87SMikael Olsson } 3112a2e3e87SMikael Olsson 31218a6b79cSMikael Olsson static bool ethosn_core_reset(uintptr_t core_addr, bool hard_reset) 31376a21174SMikael Olsson { 31476a21174SMikael Olsson unsigned int timeout; 31576a21174SMikael Olsson const uintptr_t sysctrl0_reg = 31676a21174SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 31718a6b79cSMikael Olsson const uint32_t reset_val = hard_reset ? SEC_SYSCTRL0_HARD_RESET : 31818a6b79cSMikael Olsson SEC_SYSCTRL0_SOFT_RESET; 31976a21174SMikael Olsson 32076a21174SMikael Olsson mmio_write_32(sysctrl0_reg, reset_val); 32176a21174SMikael Olsson 32276a21174SMikael Olsson /* Wait for reset to complete */ 32376a21174SMikael Olsson for (timeout = 0U; timeout < ETHOSN_RESET_TIMEOUT_US; 32476a21174SMikael Olsson timeout += ETHOSN_RESET_WAIT_US) { 32576a21174SMikael Olsson 32676a21174SMikael Olsson if ((mmio_read_32(sysctrl0_reg) & reset_val) == 0U) { 32776a21174SMikael Olsson break; 32876a21174SMikael Olsson } 32976a21174SMikael Olsson 33076a21174SMikael Olsson udelay(ETHOSN_RESET_WAIT_US); 33176a21174SMikael Olsson } 33276a21174SMikael Olsson 33376a21174SMikael Olsson return timeout < ETHOSN_RESET_TIMEOUT_US; 33476a21174SMikael Olsson } 33576a21174SMikael Olsson 336*6dcf3e77SMikael Olsson static int ethosn_core_boot_fw(uintptr_t core_addr) 337*6dcf3e77SMikael Olsson { 338*6dcf3e77SMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 339*6dcf3e77SMikael Olsson const uintptr_t sysctrl0_reg = ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 340*6dcf3e77SMikael Olsson const uint32_t sysctrl0_val = mmio_read_32(sysctrl0_reg); 341*6dcf3e77SMikael Olsson const bool waiting = (sysctrl0_val & SEC_SYSCTRL0_CPU_WAIT); 342*6dcf3e77SMikael Olsson 343*6dcf3e77SMikael Olsson if (!waiting) { 344*6dcf3e77SMikael Olsson WARN("ETHOSN: Firmware is already running.\n"); 345*6dcf3e77SMikael Olsson return ETHOSN_INVALID_STATE; 346*6dcf3e77SMikael Olsson } 347*6dcf3e77SMikael Olsson 348*6dcf3e77SMikael Olsson if (SYSCTRL0_INITVTOR_ADDR(sysctrl0_val) != FW_INITVTOR_ADDR(big_fw)) { 349*6dcf3e77SMikael Olsson WARN("ETHOSN: Unknown vector table won't boot firmware.\n"); 350*6dcf3e77SMikael Olsson return ETHOSN_INVALID_CONFIGURATION; 351*6dcf3e77SMikael Olsson } 352*6dcf3e77SMikael Olsson 353*6dcf3e77SMikael Olsson mmio_clrbits_32(sysctrl0_reg, SEC_SYSCTRL0_CPU_WAIT); 354*6dcf3e77SMikael Olsson 355*6dcf3e77SMikael Olsson return ETHOSN_SUCCESS; 356*6dcf3e77SMikael Olsson #else 357*6dcf3e77SMikael Olsson return ETHOSN_NOT_SUPPORTED; 358*6dcf3e77SMikael Olsson #endif 359*6dcf3e77SMikael Olsson } 360*6dcf3e77SMikael Olsson 36118a6b79cSMikael Olsson static int ethosn_core_full_reset(const struct ethosn_device_t *device, 36218a6b79cSMikael Olsson const struct ethosn_core_t *core, 36318a6b79cSMikael Olsson bool hard_reset, 36418a6b79cSMikael Olsson u_register_t asset_alloc_idx, 3657820777fSMikael Olsson u_register_t is_protected, 3667820777fSMikael Olsson u_register_t aux_features) 36718a6b79cSMikael Olsson { 36818a6b79cSMikael Olsson if (!device->has_reserved_memory && 36918a6b79cSMikael Olsson asset_alloc_idx >= device->num_allocators) { 37018a6b79cSMikael Olsson WARN("ETHOSN: Unknown asset allocator index given to SMC call.\n"); 37118a6b79cSMikael Olsson return ETHOSN_UNKNOWN_ALLOCATOR_IDX; 37218a6b79cSMikael Olsson } 37318a6b79cSMikael Olsson 37418a6b79cSMikael Olsson if (!ethosn_core_reset(core->addr, hard_reset)) { 37518a6b79cSMikael Olsson return ETHOSN_FAILURE; 37618a6b79cSMikael Olsson } 37718a6b79cSMikael Olsson 3787820777fSMikael Olsson if (!ethosn_configure_aux_features(device, core->addr, aux_features)) { 3797820777fSMikael Olsson return ETHOSN_INVALID_CONFIGURATION; 3807820777fSMikael Olsson } 3817820777fSMikael Olsson 3827820777fSMikael Olsson ethosn_configure_events(core->addr); 3837820777fSMikael Olsson 38418a6b79cSMikael Olsson if (!device->has_reserved_memory) { 38518a6b79cSMikael Olsson ethosn_configure_smmu_streams(device, core, asset_alloc_idx); 38618a6b79cSMikael Olsson 38718a6b79cSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 38818a6b79cSMikael Olsson ethosn_configure_stream_nsaid(core, is_protected); 38918a6b79cSMikael Olsson #endif 39018a6b79cSMikael Olsson } 39118a6b79cSMikael Olsson 392e64abe7bSMikael Olsson ethosn_configure_stream_addr_extends(device, core->addr); 393e64abe7bSMikael Olsson ethosn_configure_stream_attr_ctlr(core->addr); 394e64abe7bSMikael Olsson 395*6dcf3e77SMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 396*6dcf3e77SMikael Olsson ethosn_configure_vector_table(core->addr); 397*6dcf3e77SMikael Olsson #endif 398*6dcf3e77SMikael Olsson 39918a6b79cSMikael Olsson ethosn_delegate_to_ns(core->addr); 40018a6b79cSMikael Olsson 40118a6b79cSMikael Olsson return ETHOSN_SUCCESS; 40218a6b79cSMikael Olsson } 40318a6b79cSMikael Olsson 40418a6b79cSMikael Olsson static uintptr_t ethosn_smc_core_reset_handler(const struct ethosn_device_t *device, 40518a6b79cSMikael Olsson const struct ethosn_core_t *core, 40618a6b79cSMikael Olsson bool hard_reset, 40718a6b79cSMikael Olsson u_register_t asset_alloc_idx, 40818a6b79cSMikael Olsson u_register_t reset_type, 40918a6b79cSMikael Olsson u_register_t is_protected, 4107820777fSMikael Olsson u_register_t aux_features, 41118a6b79cSMikael Olsson void *handle) 41218a6b79cSMikael Olsson { 41318a6b79cSMikael Olsson int ret; 41418a6b79cSMikael Olsson 41518a6b79cSMikael Olsson switch (reset_type) { 41618a6b79cSMikael Olsson case ETHOSN_RESET_TYPE_FULL: 41718a6b79cSMikael Olsson ret = ethosn_core_full_reset(device, core, hard_reset, 4187820777fSMikael Olsson asset_alloc_idx, is_protected, 4197820777fSMikael Olsson aux_features); 42018a6b79cSMikael Olsson break; 42118a6b79cSMikael Olsson case ETHOSN_RESET_TYPE_HALT: 42218a6b79cSMikael Olsson ret = ethosn_core_reset(core->addr, hard_reset) ? ETHOSN_SUCCESS : ETHOSN_FAILURE; 42318a6b79cSMikael Olsson break; 42418a6b79cSMikael Olsson default: 42518a6b79cSMikael Olsson WARN("ETHOSN: Invalid reset type given to SMC call.\n"); 42618a6b79cSMikael Olsson ret = ETHOSN_INVALID_PARAMETER; 42718a6b79cSMikael Olsson break; 42818a6b79cSMikael Olsson } 42918a6b79cSMikael Olsson 43018a6b79cSMikael Olsson SMC_RET1(handle, ret); 43118a6b79cSMikael Olsson } 43218a6b79cSMikael Olsson 43318a6b79cSMikael Olsson static uintptr_t ethosn_smc_core_handler(uint32_t fid, 4341c65989eSLaurent Carlier u_register_t core_addr, 435b139f1cfSMikael Olsson u_register_t asset_alloc_idx, 436fa37d308SJoshua Pimm u_register_t reset_type, 43770a296eeSRajasekaran Kalidoss u_register_t is_protected, 4387820777fSMikael Olsson u_register_t aux_features, 43918a6b79cSMikael Olsson void *handle) 44018a6b79cSMikael Olsson { 44118a6b79cSMikael Olsson bool hard_reset = false; 44218a6b79cSMikael Olsson const struct ethosn_device_t *device = NULL; 44318a6b79cSMikael Olsson const struct ethosn_core_t *core = NULL; 44418a6b79cSMikael Olsson 44518a6b79cSMikael Olsson if (!ethosn_get_device_and_core(core_addr, &device, &core)) { 44618a6b79cSMikael Olsson SMC_RET1(handle, ETHOSN_UNKNOWN_CORE_ADDRESS); 44718a6b79cSMikael Olsson } 44818a6b79cSMikael Olsson 44918a6b79cSMikael Olsson switch (fid) { 45018a6b79cSMikael Olsson case ETHOSN_FNUM_IS_SEC: 45118a6b79cSMikael Olsson SMC_RET1(handle, ethosn_is_sec(core->addr)); 45218a6b79cSMikael Olsson case ETHOSN_FNUM_IS_SLEEPING: 45318a6b79cSMikael Olsson SMC_RET1(handle, ethosn_core_is_sleeping(core->addr)); 45418a6b79cSMikael Olsson case ETHOSN_FNUM_HARD_RESET: 45518a6b79cSMikael Olsson hard_reset = true; 45618a6b79cSMikael Olsson /* Fallthrough */ 45718a6b79cSMikael Olsson case ETHOSN_FNUM_SOFT_RESET: 45818a6b79cSMikael Olsson return ethosn_smc_core_reset_handler(device, core, 45918a6b79cSMikael Olsson hard_reset, 46018a6b79cSMikael Olsson asset_alloc_idx, 46118a6b79cSMikael Olsson reset_type, 46218a6b79cSMikael Olsson is_protected, 4637820777fSMikael Olsson aux_features, 46418a6b79cSMikael Olsson handle); 465*6dcf3e77SMikael Olsson case ETHOSN_FNUM_BOOT_FW: 466*6dcf3e77SMikael Olsson SMC_RET1(handle, ethosn_core_boot_fw(core->addr)); 46718a6b79cSMikael Olsson default: 46818a6b79cSMikael Olsson WARN("ETHOSN: Unimplemented SMC call: 0x%x\n", fid); 46918a6b79cSMikael Olsson SMC_RET1(handle, SMC_UNK); 47018a6b79cSMikael Olsson } 47118a6b79cSMikael Olsson } 47218a6b79cSMikael Olsson 473e9812ddcSMikael Olsson static uintptr_t ethosn_smc_fw_prop_handler(u_register_t fw_property, 474e9812ddcSMikael Olsson void *handle) 475e9812ddcSMikael Olsson { 476e9812ddcSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 477e9812ddcSMikael Olsson switch (fw_property) { 478e9812ddcSMikael Olsson case ETHOSN_FW_PROP_VERSION: 479e9812ddcSMikael Olsson SMC_RET4(handle, ETHOSN_SUCCESS, 480e9812ddcSMikael Olsson big_fw->fw_ver_major, 481e9812ddcSMikael Olsson big_fw->fw_ver_minor, 482e9812ddcSMikael Olsson big_fw->fw_ver_patch); 483e9812ddcSMikael Olsson case ETHOSN_FW_PROP_MEM_INFO: 484e9812ddcSMikael Olsson SMC_RET3(handle, ETHOSN_SUCCESS, 485e9812ddcSMikael Olsson ((void *)big_fw) + big_fw->offset, 486e9812ddcSMikael Olsson big_fw->size); 487e9812ddcSMikael Olsson case ETHOSN_FW_PROP_OFFSETS: 488e9812ddcSMikael Olsson SMC_RET3(handle, ETHOSN_SUCCESS, 489e9812ddcSMikael Olsson big_fw->ple_offset, 490e9812ddcSMikael Olsson big_fw->unpriv_stack_offset); 491e9812ddcSMikael Olsson case ETHOSN_FW_PROP_VA_MAP: 492e9812ddcSMikael Olsson SMC_RET4(handle, ETHOSN_SUCCESS, 493e9812ddcSMikael Olsson ETHOSN_FW_VA_BASE, 494e9812ddcSMikael Olsson ETHOSN_WORKING_DATA_VA_BASE, 495e9812ddcSMikael Olsson ETHOSN_COMMAND_STREAM_VA_BASE); 496e9812ddcSMikael Olsson default: 497e9812ddcSMikael Olsson WARN("ETHOSN: Unknown firmware property\n"); 498e9812ddcSMikael Olsson SMC_RET1(handle, ETHOSN_INVALID_PARAMETER); 499e9812ddcSMikael Olsson } 500e9812ddcSMikael Olsson #else 501e9812ddcSMikael Olsson SMC_RET1(handle, ETHOSN_NOT_SUPPORTED); 502e9812ddcSMikael Olsson #endif 503e9812ddcSMikael Olsson } 504e9812ddcSMikael Olsson 50518a6b79cSMikael Olsson uintptr_t ethosn_smc_handler(uint32_t smc_fid, 50618a6b79cSMikael Olsson u_register_t x1, 50718a6b79cSMikael Olsson u_register_t x2, 50818a6b79cSMikael Olsson u_register_t x3, 50918a6b79cSMikael Olsson u_register_t x4, 51076a21174SMikael Olsson void *cookie, 51176a21174SMikael Olsson void *handle, 51276a21174SMikael Olsson u_register_t flags) 51376a21174SMikael Olsson { 5141c65989eSLaurent Carlier const uint32_t fid = smc_fid & FUNCID_NUM_MASK; 51576a21174SMikael Olsson 51676a21174SMikael Olsson /* Only SiP fast calls are expected */ 51776a21174SMikael Olsson if ((GET_SMC_TYPE(smc_fid) != SMC_TYPE_FAST) || 51876a21174SMikael Olsson (GET_SMC_OEN(smc_fid) != OEN_SIP_START)) { 51976a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 52076a21174SMikael Olsson } 52176a21174SMikael Olsson 52276a21174SMikael Olsson /* Truncate parameters to 32-bits for SMC32 */ 52376a21174SMikael Olsson if (GET_SMC_CC(smc_fid) == SMC_32) { 52418a6b79cSMikael Olsson x1 &= 0xFFFFFFFF; 52518a6b79cSMikael Olsson x2 &= 0xFFFFFFFF; 52618a6b79cSMikael Olsson x3 &= 0xFFFFFFFF; 52718a6b79cSMikael Olsson x4 &= 0xFFFFFFFF; 52876a21174SMikael Olsson } 52976a21174SMikael Olsson 530*6dcf3e77SMikael Olsson if (!is_ethosn_fid(smc_fid) || (fid > ETHOSN_FNUM_BOOT_FW)) { 531b139f1cfSMikael Olsson WARN("ETHOSN: Unknown SMC call: 0x%x\n", smc_fid); 53276a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 53376a21174SMikael Olsson } 53476a21174SMikael Olsson 535e9812ddcSMikael Olsson switch (fid) { 536e9812ddcSMikael Olsson case ETHOSN_FNUM_VERSION: 53776a21174SMikael Olsson SMC_RET2(handle, ETHOSN_VERSION_MAJOR, ETHOSN_VERSION_MINOR); 538e9812ddcSMikael Olsson case ETHOSN_FNUM_GET_FW_PROP: 539e9812ddcSMikael Olsson return ethosn_smc_fw_prop_handler(x1, handle); 5401c65989eSLaurent Carlier } 5411c65989eSLaurent Carlier 5427820777fSMikael Olsson return ethosn_smc_core_handler(fid, x1, x2, x3, x4, 5437820777fSMikael Olsson SMC_GET_GP(handle, CTX_GPREG_X5), 5447820777fSMikael Olsson handle); 54576a21174SMikael Olsson } 546a2cdbb1dSMikael Olsson 547a2cdbb1dSMikael Olsson int ethosn_smc_setup(void) 548a2cdbb1dSMikael Olsson { 549313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 550313b776fSMikael Olsson struct ethosn_device_t *dev; 551313b776fSMikael Olsson uint32_t arch_ver; 552313b776fSMikael Olsson #endif 553313b776fSMikael Olsson 554a2cdbb1dSMikael Olsson if (ETHOSN_NUM_DEVICES == 0U) { 555a2cdbb1dSMikael Olsson ERROR("ETHOSN: No NPU found\n"); 556a2cdbb1dSMikael Olsson return ETHOSN_FAILURE; 557a2cdbb1dSMikael Olsson } 558a2cdbb1dSMikael Olsson 559313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 560313b776fSMikael Olsson 561313b776fSMikael Olsson /* Only one NPU core is supported in the TZMP1 setup */ 562313b776fSMikael Olsson if ((ETHOSN_NUM_DEVICES != 1U) || 563313b776fSMikael Olsson (ETHOSN_GET_DEVICE(0U)->num_cores != 1U)) { 564313b776fSMikael Olsson ERROR("ETHOSN: TZMP1 doesn't support multiple NPU cores\n"); 565313b776fSMikael Olsson return ETHOSN_FAILURE; 566313b776fSMikael Olsson } 567313b776fSMikael Olsson 568313b776fSMikael Olsson dev = ETHOSN_GET_DEVICE(0U); 569*6dcf3e77SMikael Olsson if (dev->has_reserved_memory) { 570*6dcf3e77SMikael Olsson ERROR("ETHOSN: TZMP1 doesn't support using reserved memory\n"); 571*6dcf3e77SMikael Olsson return ETHOSN_FAILURE; 572*6dcf3e77SMikael Olsson } 573*6dcf3e77SMikael Olsson 574313b776fSMikael Olsson arch_ver = ethosn_core_read_arch_version(dev->cores[0U].addr); 575313b776fSMikael Olsson big_fw = (struct ethosn_big_fw *)ARM_ETHOSN_NPU_FW_IMAGE_BASE; 576313b776fSMikael Olsson 577313b776fSMikael Olsson if (!ethosn_big_fw_verify_header(big_fw, arch_ver)) { 578313b776fSMikael Olsson return ETHOSN_FAILURE; 579313b776fSMikael Olsson } 580313b776fSMikael Olsson 581313b776fSMikael Olsson NOTICE("ETHOSN: TZMP1 setup succeeded with firmware version %u.%u.%u\n", 582313b776fSMikael Olsson big_fw->fw_ver_major, big_fw->fw_ver_minor, 583313b776fSMikael Olsson big_fw->fw_ver_patch); 584313b776fSMikael Olsson #else 585313b776fSMikael Olsson NOTICE("ETHOSN: Setup succeeded\n"); 586313b776fSMikael Olsson #endif 587313b776fSMikael Olsson 588a2cdbb1dSMikael Olsson return 0; 589a2cdbb1dSMikael Olsson } 590