176a21174SMikael Olsson /* 2fa37d308SJoshua Pimm * Copyright (c) 2021-2023, Arm Limited. All rights reserved. 376a21174SMikael Olsson * 476a21174SMikael Olsson * SPDX-License-Identifier: BSD-3-Clause 576a21174SMikael Olsson */ 676a21174SMikael Olsson 776a21174SMikael Olsson #include <stdint.h> 876a21174SMikael Olsson #include <stdbool.h> 976a21174SMikael Olsson 1076a21174SMikael Olsson #include <common/debug.h> 1176a21174SMikael Olsson #include <common/runtime_svc.h> 1276a21174SMikael Olsson #include <drivers/arm/ethosn.h> 1376a21174SMikael Olsson #include <drivers/delay_timer.h> 1476a21174SMikael Olsson #include <lib/mmio.h> 15b139f1cfSMikael Olsson #include <lib/utils_def.h> 1676a21174SMikael Olsson #include <plat/arm/common/fconf_ethosn_getter.h> 1776a21174SMikael Olsson 1870a296eeSRajasekaran Kalidoss #include <platform_def.h> 1970a296eeSRajasekaran Kalidoss 20*313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 21*313b776fSMikael Olsson #include "ethosn_big_fw.h" 22*313b776fSMikael Olsson #endif 23*313b776fSMikael Olsson 241c65989eSLaurent Carlier /* 25b139f1cfSMikael Olsson * Number of Arm(R) Ethos(TM)-N NPU (NPU) devices available 261c65989eSLaurent Carlier */ 27b139f1cfSMikael Olsson #define ETHOSN_NUM_DEVICES \ 28b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_config, num_devices) 2976a21174SMikael Olsson 30b139f1cfSMikael Olsson #define ETHOSN_GET_DEVICE(dev_idx) \ 31b139f1cfSMikael Olsson FCONF_GET_PROPERTY(hw_config, ethosn_device, dev_idx) 3276a21174SMikael Olsson 3376a21174SMikael Olsson /* NPU core sec registry address */ 3476a21174SMikael Olsson #define ETHOSN_CORE_SEC_REG(core_addr, reg_offset) \ 3576a21174SMikael Olsson (core_addr + reg_offset) 3676a21174SMikael Olsson 3776a21174SMikael Olsson /* Reset timeout in us */ 3876a21174SMikael Olsson #define ETHOSN_RESET_TIMEOUT_US U(10 * 1000 * 1000) 3976a21174SMikael Olsson #define ETHOSN_RESET_WAIT_US U(1) 4076a21174SMikael Olsson 4176a21174SMikael Olsson #define SEC_DEL_REG U(0x0004) 4276a21174SMikael Olsson #define SEC_DEL_VAL U(0x81C) 4376a21174SMikael Olsson #define SEC_DEL_EXCC_MASK U(0x20) 4476a21174SMikael Olsson 4576a21174SMikael Olsson #define SEC_SECCTLR_REG U(0x0010) 465a89947aSMikael Olsson /* Set bit[10] = 1 to workaround erratum 2838783 */ 475a89947aSMikael Olsson #define SEC_SECCTLR_VAL U(0x403) 4876a21174SMikael Olsson 4976a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_REG U(0x201C) 5076a21174SMikael Olsson #define SEC_DEL_ADDR_EXT_VAL U(0x15) 5176a21174SMikael Olsson 5276a21174SMikael Olsson #define SEC_SYSCTRL0_REG U(0x0018) 532a2e3e87SMikael Olsson #define SEC_SYSCTRL0_SLEEPING U(1U << 4) 5476a21174SMikael Olsson #define SEC_SYSCTRL0_SOFT_RESET U(3U << 29) 5576a21174SMikael Olsson #define SEC_SYSCTRL0_HARD_RESET U(1U << 31) 5676a21174SMikael Olsson 5770a296eeSRajasekaran Kalidoss #define SEC_NSAID_REG_BASE U(0x3004) 5870a296eeSRajasekaran Kalidoss #define SEC_NSAID_OFFSET U(0x1000) 5970a296eeSRajasekaran Kalidoss 60b139f1cfSMikael Olsson #define SEC_MMUSID_REG_BASE U(0x3008) 61b139f1cfSMikael Olsson #define SEC_MMUSID_OFFSET U(0x1000) 62b139f1cfSMikael Olsson 63*313b776fSMikael Olsson #define SEC_NPU_ID_REG U(0xF000) 64*313b776fSMikael Olsson #define SEC_NPU_ID_ARCH_VER_SHIFT U(0X10) 65*313b776fSMikael Olsson 6670a296eeSRajasekaran Kalidoss #define INPUT_STREAM_INDEX U(0x6) 6770a296eeSRajasekaran Kalidoss #define INTERMEDIATE_STREAM_INDEX U(0x7) 6870a296eeSRajasekaran Kalidoss #define OUTPUT_STREAM_INDEX U(0x8) 6970a296eeSRajasekaran Kalidoss 70*313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 71*313b776fSMikael Olsson CASSERT(ARM_ETHOSN_NPU_FW_IMAGE_BASE > 0U, assert_ethosn_invalid_fw_image_base); 72*313b776fSMikael Olsson static const struct ethosn_big_fw *big_fw; 73*313b776fSMikael Olsson #endif 74*313b776fSMikael Olsson 75b139f1cfSMikael Olsson static bool ethosn_get_device_and_core(uintptr_t core_addr, 76b139f1cfSMikael Olsson const struct ethosn_device_t **dev_match, 77b139f1cfSMikael Olsson const struct ethosn_core_t **core_match) 781c65989eSLaurent Carlier { 79b139f1cfSMikael Olsson uint32_t dev_idx; 80b139f1cfSMikael Olsson uint32_t core_idx; 81b139f1cfSMikael Olsson 82b139f1cfSMikael Olsson for (dev_idx = 0U; dev_idx < ETHOSN_NUM_DEVICES; ++dev_idx) { 83b139f1cfSMikael Olsson const struct ethosn_device_t *dev = ETHOSN_GET_DEVICE(dev_idx); 84b139f1cfSMikael Olsson 85b139f1cfSMikael Olsson for (core_idx = 0U; core_idx < dev->num_cores; ++core_idx) { 86b139f1cfSMikael Olsson const struct ethosn_core_t *core = &(dev->cores[core_idx]); 87b139f1cfSMikael Olsson 88b139f1cfSMikael Olsson if (core->addr == core_addr) { 89b139f1cfSMikael Olsson *dev_match = dev; 90b139f1cfSMikael Olsson *core_match = core; 911c65989eSLaurent Carlier return true; 921c65989eSLaurent Carlier } 931c65989eSLaurent Carlier } 94b139f1cfSMikael Olsson } 951c65989eSLaurent Carlier 96b139f1cfSMikael Olsson WARN("ETHOSN: Unknown core address given to SMC call.\n"); 971c65989eSLaurent Carlier return false; 981c65989eSLaurent Carlier } 991c65989eSLaurent Carlier 10070a296eeSRajasekaran Kalidoss #if ARM_ETHOSN_NPU_TZMP1 101*313b776fSMikael Olsson static uint32_t ethosn_core_read_arch_version(uintptr_t core_addr) 102*313b776fSMikael Olsson { 103*313b776fSMikael Olsson uint32_t npu_id = mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, 104*313b776fSMikael Olsson SEC_NPU_ID_REG)); 105*313b776fSMikael Olsson 106*313b776fSMikael Olsson return (npu_id >> SEC_NPU_ID_ARCH_VER_SHIFT); 107*313b776fSMikael Olsson } 108*313b776fSMikael Olsson 10970a296eeSRajasekaran Kalidoss static void ethosn_configure_stream_nsaid(const struct ethosn_core_t *core, 11070a296eeSRajasekaran Kalidoss bool is_protected) 11170a296eeSRajasekaran Kalidoss { 11270a296eeSRajasekaran Kalidoss size_t i; 11370a296eeSRajasekaran Kalidoss uint32_t streams[9] = {0, 0, 0, 0, 0, 0, 0, 0, 0}; 11470a296eeSRajasekaran Kalidoss 11570a296eeSRajasekaran Kalidoss if (is_protected) { 11670a296eeSRajasekaran Kalidoss streams[INPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 11770a296eeSRajasekaran Kalidoss streams[INTERMEDIATE_STREAM_INDEX] = 11870a296eeSRajasekaran Kalidoss ARM_ETHOSN_NPU_PROT_DATA_NSAID; 11970a296eeSRajasekaran Kalidoss streams[OUTPUT_STREAM_INDEX] = ARM_ETHOSN_NPU_PROT_DATA_NSAID; 12070a296eeSRajasekaran Kalidoss } 12170a296eeSRajasekaran Kalidoss 12270a296eeSRajasekaran Kalidoss for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 12370a296eeSRajasekaran Kalidoss const uintptr_t reg_addr = SEC_NSAID_REG_BASE + 12470a296eeSRajasekaran Kalidoss (SEC_NSAID_OFFSET * i); 12570a296eeSRajasekaran Kalidoss mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 12670a296eeSRajasekaran Kalidoss streams[i]); 12770a296eeSRajasekaran Kalidoss } 12870a296eeSRajasekaran Kalidoss } 12970a296eeSRajasekaran Kalidoss #endif 13070a296eeSRajasekaran Kalidoss 131b139f1cfSMikael Olsson static void ethosn_configure_smmu_streams(const struct ethosn_device_t *device, 132b139f1cfSMikael Olsson const struct ethosn_core_t *core, 133b139f1cfSMikael Olsson uint32_t asset_alloc_idx) 134b139f1cfSMikael Olsson { 135b139f1cfSMikael Olsson const struct ethosn_main_allocator_t *main_alloc = 136b139f1cfSMikael Olsson &(core->main_allocator); 137b139f1cfSMikael Olsson const struct ethosn_asset_allocator_t *asset_alloc = 138b139f1cfSMikael Olsson &(device->asset_allocators[asset_alloc_idx]); 139b139f1cfSMikael Olsson const uint32_t streams[9] = { 140b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 141b139f1cfSMikael Olsson main_alloc->working_data.stream_id, 142b139f1cfSMikael Olsson asset_alloc->command_stream.stream_id, 143b139f1cfSMikael Olsson 0U, /* Not used*/ 144b139f1cfSMikael Olsson main_alloc->firmware.stream_id, 145b139f1cfSMikael Olsson asset_alloc->weight_data.stream_id, 146b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id, 147b139f1cfSMikael Olsson asset_alloc->intermediate_data.stream_id, 148b139f1cfSMikael Olsson asset_alloc->buffer_data.stream_id 149b139f1cfSMikael Olsson }; 150b139f1cfSMikael Olsson size_t i; 151b139f1cfSMikael Olsson 152b139f1cfSMikael Olsson for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 153b139f1cfSMikael Olsson const uintptr_t reg_addr = SEC_MMUSID_REG_BASE + 154b139f1cfSMikael Olsson (SEC_MMUSID_OFFSET * i); 155b139f1cfSMikael Olsson mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 156b139f1cfSMikael Olsson streams[i]); 157b139f1cfSMikael Olsson } 158b139f1cfSMikael Olsson } 159b139f1cfSMikael Olsson 16076a21174SMikael Olsson static void ethosn_delegate_to_ns(uintptr_t core_addr) 16176a21174SMikael Olsson { 16276a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SECCTLR_REG), 16376a21174SMikael Olsson SEC_SECCTLR_VAL); 16476a21174SMikael Olsson 16576a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG), 16676a21174SMikael Olsson SEC_DEL_VAL); 16776a21174SMikael Olsson 16876a21174SMikael Olsson mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_ADDR_EXT_REG), 16976a21174SMikael Olsson SEC_DEL_ADDR_EXT_VAL); 17076a21174SMikael Olsson } 17176a21174SMikael Olsson 1721c65989eSLaurent Carlier static int ethosn_is_sec(uintptr_t core_addr) 17376a21174SMikael Olsson { 1741c65989eSLaurent Carlier if ((mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG)) 17576a21174SMikael Olsson & SEC_DEL_EXCC_MASK) != 0U) { 17676a21174SMikael Olsson return 0; 17776a21174SMikael Olsson } 17876a21174SMikael Olsson 17976a21174SMikael Olsson return 1; 18076a21174SMikael Olsson } 18176a21174SMikael Olsson 1822a2e3e87SMikael Olsson static int ethosn_core_is_sleeping(uintptr_t core_addr) 1832a2e3e87SMikael Olsson { 1842a2e3e87SMikael Olsson const uintptr_t sysctrl0_reg = 1852a2e3e87SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 1862a2e3e87SMikael Olsson const uint32_t sleeping_mask = SEC_SYSCTRL0_SLEEPING; 1872a2e3e87SMikael Olsson 1882a2e3e87SMikael Olsson return ((mmio_read_32(sysctrl0_reg) & sleeping_mask) == sleeping_mask); 1892a2e3e87SMikael Olsson } 1902a2e3e87SMikael Olsson 19176a21174SMikael Olsson static bool ethosn_reset(uintptr_t core_addr, int hard_reset) 19276a21174SMikael Olsson { 19376a21174SMikael Olsson unsigned int timeout; 19476a21174SMikael Olsson const uintptr_t sysctrl0_reg = 19576a21174SMikael Olsson ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 19676a21174SMikael Olsson const uint32_t reset_val = (hard_reset != 0) ? SEC_SYSCTRL0_HARD_RESET 19776a21174SMikael Olsson : SEC_SYSCTRL0_SOFT_RESET; 19876a21174SMikael Olsson 19976a21174SMikael Olsson mmio_write_32(sysctrl0_reg, reset_val); 20076a21174SMikael Olsson 20176a21174SMikael Olsson /* Wait for reset to complete */ 20276a21174SMikael Olsson for (timeout = 0U; timeout < ETHOSN_RESET_TIMEOUT_US; 20376a21174SMikael Olsson timeout += ETHOSN_RESET_WAIT_US) { 20476a21174SMikael Olsson 20576a21174SMikael Olsson if ((mmio_read_32(sysctrl0_reg) & reset_val) == 0U) { 20676a21174SMikael Olsson break; 20776a21174SMikael Olsson } 20876a21174SMikael Olsson 20976a21174SMikael Olsson udelay(ETHOSN_RESET_WAIT_US); 21076a21174SMikael Olsson } 21176a21174SMikael Olsson 21276a21174SMikael Olsson return timeout < ETHOSN_RESET_TIMEOUT_US; 21376a21174SMikael Olsson } 21476a21174SMikael Olsson 21576a21174SMikael Olsson uintptr_t ethosn_smc_handler(uint32_t smc_fid, 2161c65989eSLaurent Carlier u_register_t core_addr, 217b139f1cfSMikael Olsson u_register_t asset_alloc_idx, 218fa37d308SJoshua Pimm u_register_t reset_type, 21970a296eeSRajasekaran Kalidoss u_register_t is_protected, 22076a21174SMikael Olsson void *cookie, 22176a21174SMikael Olsson void *handle, 22276a21174SMikael Olsson u_register_t flags) 22376a21174SMikael Olsson { 22476a21174SMikael Olsson int hard_reset = 0; 225b139f1cfSMikael Olsson const struct ethosn_device_t *device = NULL; 226b139f1cfSMikael Olsson const struct ethosn_core_t *core = NULL; 2271c65989eSLaurent Carlier const uint32_t fid = smc_fid & FUNCID_NUM_MASK; 22876a21174SMikael Olsson 22976a21174SMikael Olsson /* Only SiP fast calls are expected */ 23076a21174SMikael Olsson if ((GET_SMC_TYPE(smc_fid) != SMC_TYPE_FAST) || 23176a21174SMikael Olsson (GET_SMC_OEN(smc_fid) != OEN_SIP_START)) { 23276a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 23376a21174SMikael Olsson } 23476a21174SMikael Olsson 23576a21174SMikael Olsson /* Truncate parameters to 32-bits for SMC32 */ 23676a21174SMikael Olsson if (GET_SMC_CC(smc_fid) == SMC_32) { 2371c65989eSLaurent Carlier core_addr &= 0xFFFFFFFF; 238b139f1cfSMikael Olsson asset_alloc_idx &= 0xFFFFFFFF; 239fa37d308SJoshua Pimm reset_type &= 0xFFFFFFFF; 24070a296eeSRajasekaran Kalidoss is_protected &= 0xFFFFFFFF; 24176a21174SMikael Olsson } 24276a21174SMikael Olsson 2432a2e3e87SMikael Olsson if (!is_ethosn_fid(smc_fid) || (fid > ETHOSN_FNUM_IS_SLEEPING)) { 244b139f1cfSMikael Olsson WARN("ETHOSN: Unknown SMC call: 0x%x\n", smc_fid); 24576a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 24676a21174SMikael Olsson } 24776a21174SMikael Olsson 2481c65989eSLaurent Carlier /* Commands that do not require a valid core address */ 2491c65989eSLaurent Carlier switch (fid) { 25076a21174SMikael Olsson case ETHOSN_FNUM_VERSION: 25176a21174SMikael Olsson SMC_RET2(handle, ETHOSN_VERSION_MAJOR, ETHOSN_VERSION_MINOR); 2521c65989eSLaurent Carlier } 2531c65989eSLaurent Carlier 254b139f1cfSMikael Olsson if (!ethosn_get_device_and_core(core_addr, &device, &core)) { 2551c65989eSLaurent Carlier SMC_RET1(handle, ETHOSN_UNKNOWN_CORE_ADDRESS); 2561c65989eSLaurent Carlier } 2571c65989eSLaurent Carlier 258b139f1cfSMikael Olsson /* Commands that require a valid core address */ 2591c65989eSLaurent Carlier switch (fid) { 26076a21174SMikael Olsson case ETHOSN_FNUM_IS_SEC: 261b139f1cfSMikael Olsson SMC_RET1(handle, ethosn_is_sec(core->addr)); 2622a2e3e87SMikael Olsson case ETHOSN_FNUM_IS_SLEEPING: 2632a2e3e87SMikael Olsson SMC_RET1(handle, ethosn_core_is_sleeping(core->addr)); 264b139f1cfSMikael Olsson } 265b139f1cfSMikael Olsson 266b139f1cfSMikael Olsson if (!device->has_reserved_memory && 267b139f1cfSMikael Olsson asset_alloc_idx >= device->num_allocators) { 268b139f1cfSMikael Olsson WARN("ETHOSN: Unknown asset allocator index given to SMC call.\n"); 269b139f1cfSMikael Olsson SMC_RET1(handle, ETHOSN_UNKNOWN_ALLOCATOR_IDX); 270b139f1cfSMikael Olsson } 271b139f1cfSMikael Olsson 272fa37d308SJoshua Pimm if (reset_type > ETHOSN_RESET_TYPE_HALT) { 273fa37d308SJoshua Pimm WARN("ETHOSN: Invalid reset type given to SMC call.\n"); 274fa37d308SJoshua Pimm SMC_RET1(handle, ETHOSN_INVALID_PARAMETER); 275fa37d308SJoshua Pimm } 276fa37d308SJoshua Pimm 277fa37d308SJoshua Pimm /* 278fa37d308SJoshua Pimm * Commands that require a valid device, reset type, 279fa37d308SJoshua Pimm * core and asset allocator 280fa37d308SJoshua Pimm */ 281b139f1cfSMikael Olsson switch (fid) { 28276a21174SMikael Olsson case ETHOSN_FNUM_HARD_RESET: 28376a21174SMikael Olsson hard_reset = 1; 28476a21174SMikael Olsson /* Fallthrough */ 28576a21174SMikael Olsson case ETHOSN_FNUM_SOFT_RESET: 286b139f1cfSMikael Olsson if (!ethosn_reset(core->addr, hard_reset)) { 28776a21174SMikael Olsson SMC_RET1(handle, ETHOSN_FAILURE); 28876a21174SMikael Olsson } 289b139f1cfSMikael Olsson 290fa37d308SJoshua Pimm if (reset_type == ETHOSN_RESET_TYPE_FULL) { 291b139f1cfSMikael Olsson if (!device->has_reserved_memory) { 292b139f1cfSMikael Olsson ethosn_configure_smmu_streams(device, core, 293b139f1cfSMikael Olsson asset_alloc_idx); 29470a296eeSRajasekaran Kalidoss 29570a296eeSRajasekaran Kalidoss #if ARM_ETHOSN_NPU_TZMP1 29670a296eeSRajasekaran Kalidoss ethosn_configure_stream_nsaid(core, 29770a296eeSRajasekaran Kalidoss is_protected); 29870a296eeSRajasekaran Kalidoss #endif 299b139f1cfSMikael Olsson } 300b139f1cfSMikael Olsson 301b139f1cfSMikael Olsson ethosn_delegate_to_ns(core->addr); 302fa37d308SJoshua Pimm } 30376a21174SMikael Olsson SMC_RET1(handle, ETHOSN_SUCCESS); 30476a21174SMikael Olsson default: 305b139f1cfSMikael Olsson WARN("ETHOSN: Unimplemented SMC call: 0x%x\n", fid); 30676a21174SMikael Olsson SMC_RET1(handle, SMC_UNK); 30776a21174SMikael Olsson } 30876a21174SMikael Olsson } 309a2cdbb1dSMikael Olsson 310a2cdbb1dSMikael Olsson int ethosn_smc_setup(void) 311a2cdbb1dSMikael Olsson { 312*313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 313*313b776fSMikael Olsson struct ethosn_device_t *dev; 314*313b776fSMikael Olsson uint32_t arch_ver; 315*313b776fSMikael Olsson #endif 316*313b776fSMikael Olsson 317a2cdbb1dSMikael Olsson if (ETHOSN_NUM_DEVICES == 0U) { 318a2cdbb1dSMikael Olsson ERROR("ETHOSN: No NPU found\n"); 319a2cdbb1dSMikael Olsson return ETHOSN_FAILURE; 320a2cdbb1dSMikael Olsson } 321a2cdbb1dSMikael Olsson 322*313b776fSMikael Olsson #if ARM_ETHOSN_NPU_TZMP1 323*313b776fSMikael Olsson 324*313b776fSMikael Olsson /* Only one NPU core is supported in the TZMP1 setup */ 325*313b776fSMikael Olsson if ((ETHOSN_NUM_DEVICES != 1U) || 326*313b776fSMikael Olsson (ETHOSN_GET_DEVICE(0U)->num_cores != 1U)) { 327*313b776fSMikael Olsson ERROR("ETHOSN: TZMP1 doesn't support multiple NPU cores\n"); 328*313b776fSMikael Olsson return ETHOSN_FAILURE; 329*313b776fSMikael Olsson } 330*313b776fSMikael Olsson 331*313b776fSMikael Olsson dev = ETHOSN_GET_DEVICE(0U); 332*313b776fSMikael Olsson arch_ver = ethosn_core_read_arch_version(dev->cores[0U].addr); 333*313b776fSMikael Olsson big_fw = (struct ethosn_big_fw *)ARM_ETHOSN_NPU_FW_IMAGE_BASE; 334*313b776fSMikael Olsson 335*313b776fSMikael Olsson if (!ethosn_big_fw_verify_header(big_fw, arch_ver)) { 336*313b776fSMikael Olsson return ETHOSN_FAILURE; 337*313b776fSMikael Olsson } 338*313b776fSMikael Olsson 339*313b776fSMikael Olsson NOTICE("ETHOSN: TZMP1 setup succeeded with firmware version %u.%u.%u\n", 340*313b776fSMikael Olsson big_fw->fw_ver_major, big_fw->fw_ver_minor, 341*313b776fSMikael Olsson big_fw->fw_ver_patch); 342*313b776fSMikael Olsson #else 343*313b776fSMikael Olsson NOTICE("ETHOSN: Setup succeeded\n"); 344*313b776fSMikael Olsson #endif 345*313b776fSMikael Olsson 346a2cdbb1dSMikael Olsson return 0; 347a2cdbb1dSMikael Olsson } 348