12d4135e0SAntonio Nino Diaz /* 2c5c54e20SBoyan Karatotev * Copyright (c) 2017-2025, Arm Limited and Contributors. All rights reserved. 32d4135e0SAntonio Nino Diaz * 42d4135e0SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 52d4135e0SAntonio Nino Diaz */ 62d4135e0SAntonio Nino Diaz 72d4135e0SAntonio Nino Diaz #include <assert.h> 82d4135e0SAntonio Nino Diaz #include <string.h> 92d4135e0SAntonio Nino Diaz 102d4135e0SAntonio Nino Diaz #include <arch_helpers.h> 112d4135e0SAntonio Nino Diaz #include <common/debug.h> 122d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 132d4135e0SAntonio Nino Diaz #include <drivers/arm/css/scmi.h> 145cf9cc13SPranav Madhu #include <lib/mmio.h> 152d4135e0SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 162d4135e0SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 172d4135e0SAntonio Nino Diaz #include <plat/common/platform.h> 182d4135e0SAntonio Nino Diaz #include <platform_def.h> 192d4135e0SAntonio Nino Diaz 202d4135e0SAntonio Nino Diaz /* 212d4135e0SAntonio Nino Diaz * This file implements the SCP helper functions using SCMI protocol. 222d4135e0SAntonio Nino Diaz */ 232d4135e0SAntonio Nino Diaz 242d4135e0SAntonio Nino Diaz /* 252d4135e0SAntonio Nino Diaz * SCMI power state parameter bit field encoding for ARM CSS platforms. 262d4135e0SAntonio Nino Diaz * 272d4135e0SAntonio Nino Diaz * 31 20 19 16 15 12 11 8 7 4 3 0 282d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 292d4135e0SAntonio Nino Diaz * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 302d4135e0SAntonio Nino Diaz * | | | state | state | state | state | 312d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 322d4135e0SAntonio Nino Diaz * 332d4135e0SAntonio Nino Diaz * `Max level` encodes the highest level that has a valid power state 342d4135e0SAntonio Nino Diaz * encoded in the power state. 352d4135e0SAntonio Nino Diaz */ 362d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 372d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 382d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 392d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 402d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 412d4135e0SAntonio Nino Diaz (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 422d4135e0SAntonio Nino Diaz << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 432d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 442d4135e0SAntonio Nino Diaz (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 452d4135e0SAntonio Nino Diaz & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 462d4135e0SAntonio Nino Diaz 472d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_WIDTH 4 482d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_MASK \ 492d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 502d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 512d4135e0SAntonio Nino Diaz (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 522d4135e0SAntonio Nino Diaz << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 532d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 542d4135e0SAntonio Nino Diaz (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 552d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_LVL_MASK) 562d4135e0SAntonio Nino Diaz 57*eb113bcbSJun Wu #if CSS_SCP_SUSPEND_GRACEFUL 58*eb113bcbSJun Wu #define CSS_SCP_SUSPEND_REQ_FLAG SCMI_SYS_PWR_GRACEFUL_REQ 59*eb113bcbSJun Wu #else 60*eb113bcbSJun Wu #define CSS_SCP_SUSPEND_REQ_FLAG SCMI_SYS_PWR_FORCEFUL_REQ 61*eb113bcbSJun Wu #endif 62*eb113bcbSJun Wu 63*eb113bcbSJun Wu #if CSS_SCP_SYSTEM_OFF_GRACEFUL 64*eb113bcbSJun Wu #define CSS_SCP_SYSTEM_OFF_REQ_FLAG SCMI_SYS_PWR_GRACEFUL_REQ 65*eb113bcbSJun Wu #else 66*eb113bcbSJun Wu #define CSS_SCP_SYSTEM_OFF_REQ_FLAG SCMI_SYS_PWR_FORCEFUL_REQ 67*eb113bcbSJun Wu #endif 68*eb113bcbSJun Wu 692d4135e0SAntonio Nino Diaz /* 702d4135e0SAntonio Nino Diaz * The SCMI power state enumeration for a power domain level 712d4135e0SAntonio Nino Diaz */ 722d4135e0SAntonio Nino Diaz typedef enum { 732d4135e0SAntonio Nino Diaz scmi_power_state_off = 0, 742d4135e0SAntonio Nino Diaz scmi_power_state_on = 1, 752d4135e0SAntonio Nino Diaz scmi_power_state_sleep = 2, 762d4135e0SAntonio Nino Diaz } scmi_power_state_t; 772d4135e0SAntonio Nino Diaz 782d4135e0SAntonio Nino Diaz /* 7931e703f9SAditya Angadi * The global handles for invoking the SCMI driver APIs after the driver 802d4135e0SAntonio Nino Diaz * has been initialized. 812d4135e0SAntonio Nino Diaz */ 8231e703f9SAditya Angadi static void *scmi_handles[PLAT_ARM_SCMI_CHANNEL_COUNT]; 832d4135e0SAntonio Nino Diaz 8431e703f9SAditya Angadi /* The global SCMI channels array */ 8531e703f9SAditya Angadi static scmi_channel_t scmi_channels[PLAT_ARM_SCMI_CHANNEL_COUNT]; 862d4135e0SAntonio Nino Diaz 8731e703f9SAditya Angadi /* 8831e703f9SAditya Angadi * Channel ID for the default SCMI channel. 8931e703f9SAditya Angadi * The default channel is used to issue SYSTEM level SCMI requests and is 9031e703f9SAditya Angadi * initialized to the channel which has the boot cpu as its resource. 9131e703f9SAditya Angadi */ 9231e703f9SAditya Angadi static uint32_t default_scmi_channel_id; 9331e703f9SAditya Angadi 9431e703f9SAditya Angadi /* 9531e703f9SAditya Angadi * TODO: Allow use of channel specific lock instead of using a single lock for 9631e703f9SAditya Angadi * all the channels. 9731e703f9SAditya Angadi */ 982d4135e0SAntonio Nino Diaz ARM_SCMI_INSTANTIATE_LOCK; 992d4135e0SAntonio Nino Diaz 1002d4135e0SAntonio Nino Diaz /* 10131e703f9SAditya Angadi * Function to obtain the SCMI Domain ID and SCMI Channel number from the linear 10231e703f9SAditya Angadi * core position. The SCMI Channel number is encoded in the upper 16 bits and 10331e703f9SAditya Angadi * the Domain ID is encoded in the lower 16 bits in each entry of the mapping 10431e703f9SAditya Angadi * array exported by the platform. 10531e703f9SAditya Angadi */ 10631e703f9SAditya Angadi static void css_scp_core_pos_to_scmi_channel(unsigned int core_pos, 10731e703f9SAditya Angadi unsigned int *scmi_domain_id, unsigned int *scmi_channel_id) 10831e703f9SAditya Angadi { 10931e703f9SAditya Angadi unsigned int composite_id; 11031e703f9SAditya Angadi 11131e703f9SAditya Angadi composite_id = plat_css_core_pos_to_scmi_dmn_id_map[core_pos]; 11231e703f9SAditya Angadi 11331e703f9SAditya Angadi *scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id); 11431e703f9SAditya Angadi *scmi_domain_id = GET_SCMI_DOMAIN_ID(composite_id); 11531e703f9SAditya Angadi } 11631e703f9SAditya Angadi 11731e703f9SAditya Angadi /* 1182d4135e0SAntonio Nino Diaz * Helper function to suspend a CPU power domain and its parent power domains 1192d4135e0SAntonio Nino Diaz * if applicable. 1202d4135e0SAntonio Nino Diaz */ 1212d4135e0SAntonio Nino Diaz void css_scp_suspend(const struct psci_power_state *target_state) 1222d4135e0SAntonio Nino Diaz { 1232d4135e0SAntonio Nino Diaz int ret; 1242d4135e0SAntonio Nino Diaz 1252d4135e0SAntonio Nino Diaz /* At least power domain level 0 should be specified to be suspended */ 1262d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 1272d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1282d4135e0SAntonio Nino Diaz 1292d4135e0SAntonio Nino Diaz /* Check if power down at system power domain level is requested */ 1302d4135e0SAntonio Nino Diaz if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 13131e703f9SAditya Angadi /* Issue SCMI command for SYSTEM_SUSPEND on all SCMI channels */ 13231e703f9SAditya Angadi ret = scmi_sys_pwr_state_set( 13331e703f9SAditya Angadi scmi_handles[default_scmi_channel_id], 134*eb113bcbSJun Wu CSS_SCP_SUSPEND_REQ_FLAG, SCMI_SYS_PWR_SUSPEND); 1352d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1362d4135e0SAntonio Nino Diaz ERROR("SCMI system power domain suspend return 0x%x unexpected\n", 1372d4135e0SAntonio Nino Diaz ret); 1382d4135e0SAntonio Nino Diaz panic(); 1392d4135e0SAntonio Nino Diaz } 1402d4135e0SAntonio Nino Diaz return; 1412d4135e0SAntonio Nino Diaz } 1422d4135e0SAntonio Nino Diaz #if !HW_ASSISTED_COHERENCY 14331e703f9SAditya Angadi unsigned int lvl, channel_id, domain_id; 1442d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1452d4135e0SAntonio Nino Diaz /* 1462d4135e0SAntonio Nino Diaz * If we reach here, then assert that power down at system power domain 1472d4135e0SAntonio Nino Diaz * level is running. 1482d4135e0SAntonio Nino Diaz */ 1492d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 1502d4135e0SAntonio Nino Diaz 1512d4135e0SAntonio Nino Diaz /* For level 0, specify `scmi_power_state_sleep` as the power state */ 1522d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, ARM_PWR_LVL0, 1532d4135e0SAntonio Nino Diaz scmi_power_state_sleep); 1542d4135e0SAntonio Nino Diaz 1552d4135e0SAntonio Nino Diaz for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1562d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 1572d4135e0SAntonio Nino Diaz break; 1582d4135e0SAntonio Nino Diaz 1592d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 1602d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1612d4135e0SAntonio Nino Diaz /* 1622d4135e0SAntonio Nino Diaz * Specify `scmi_power_state_off` as power state for higher 1632d4135e0SAntonio Nino Diaz * levels. 1642d4135e0SAntonio Nino Diaz */ 1652d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1662d4135e0SAntonio Nino Diaz scmi_power_state_off); 1672d4135e0SAntonio Nino Diaz } 1682d4135e0SAntonio Nino Diaz 1692d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 1702d4135e0SAntonio Nino Diaz 17131e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(plat_my_core_pos(), 17231e703f9SAditya Angadi &domain_id, &channel_id); 17331e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 17431e703f9SAditya Angadi domain_id, scmi_pwr_state); 1752d4135e0SAntonio Nino Diaz 1762d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1772d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 1782d4135e0SAntonio Nino Diaz ret); 1792d4135e0SAntonio Nino Diaz panic(); 1802d4135e0SAntonio Nino Diaz } 1812d4135e0SAntonio Nino Diaz #endif 1822d4135e0SAntonio Nino Diaz } 1832d4135e0SAntonio Nino Diaz 1842d4135e0SAntonio Nino Diaz /* 1852d4135e0SAntonio Nino Diaz * Helper function to turn off a CPU power domain and its parent power domains 1862d4135e0SAntonio Nino Diaz * if applicable. 1872d4135e0SAntonio Nino Diaz */ 1882d4135e0SAntonio Nino Diaz void css_scp_off(const struct psci_power_state *target_state) 1892d4135e0SAntonio Nino Diaz { 19031e703f9SAditya Angadi unsigned int lvl = 0, channel_id, domain_id; 191bde2836fSAmbroise Vincent int ret; 1922d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1932d4135e0SAntonio Nino Diaz 1942d4135e0SAntonio Nino Diaz /* At-least the CPU level should be specified to be OFF */ 1952d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 1962d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1972d4135e0SAntonio Nino Diaz 1982d4135e0SAntonio Nino Diaz /* PSCI CPU OFF cannot be used to turn OFF system power domain */ 1992d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 2002d4135e0SAntonio Nino Diaz 2012d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2022d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 2032d4135e0SAntonio Nino Diaz break; 2042d4135e0SAntonio Nino Diaz 2052d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 2062d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 2072d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 2082d4135e0SAntonio Nino Diaz scmi_power_state_off); 2092d4135e0SAntonio Nino Diaz } 2102d4135e0SAntonio Nino Diaz 2112d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 2122d4135e0SAntonio Nino Diaz 21331e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(plat_my_core_pos(), 21431e703f9SAditya Angadi &domain_id, &channel_id); 21531e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 21631e703f9SAditya Angadi domain_id, scmi_pwr_state); 2172d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2182d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2192d4135e0SAntonio Nino Diaz ret); 2202d4135e0SAntonio Nino Diaz panic(); 2212d4135e0SAntonio Nino Diaz } 2222d4135e0SAntonio Nino Diaz } 2232d4135e0SAntonio Nino Diaz 2242d4135e0SAntonio Nino Diaz /* 2252d4135e0SAntonio Nino Diaz * Helper function to turn ON a CPU power domain and its parent power domains 2262d4135e0SAntonio Nino Diaz * if applicable. 2272d4135e0SAntonio Nino Diaz */ 2282d4135e0SAntonio Nino Diaz void css_scp_on(u_register_t mpidr) 2292d4135e0SAntonio Nino Diaz { 23031e703f9SAditya Angadi unsigned int lvl = 0, channel_id, core_pos, domain_id; 23131e703f9SAditya Angadi int ret; 2322d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 2332d4135e0SAntonio Nino Diaz 2342d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 2352d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 2362d4135e0SAntonio Nino Diaz scmi_power_state_on); 2372d4135e0SAntonio Nino Diaz 2382d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 2392d4135e0SAntonio Nino Diaz 240cc7f89deSManish Pandey core_pos = (unsigned int)plat_core_pos_by_mpidr(mpidr); 241cc7f89deSManish Pandey assert(core_pos < PLATFORM_CORE_COUNT); 2422d4135e0SAntonio Nino Diaz 24331e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(core_pos, &domain_id, 24431e703f9SAditya Angadi &channel_id); 24531e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 24631e703f9SAditya Angadi domain_id, scmi_pwr_state); 2472d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2482d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2492d4135e0SAntonio Nino Diaz ret); 2502d4135e0SAntonio Nino Diaz panic(); 2512d4135e0SAntonio Nino Diaz } 2522d4135e0SAntonio Nino Diaz } 2532d4135e0SAntonio Nino Diaz 2542d4135e0SAntonio Nino Diaz /* 2552d4135e0SAntonio Nino Diaz * Helper function to get the power state of a power domain node as reported 2562d4135e0SAntonio Nino Diaz * by the SCP. 2572d4135e0SAntonio Nino Diaz */ 2582d4135e0SAntonio Nino Diaz int css_scp_get_power_state(u_register_t mpidr, unsigned int power_level) 2592d4135e0SAntonio Nino Diaz { 26031e703f9SAditya Angadi int ret; 2612d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0, lvl_state; 26231e703f9SAditya Angadi unsigned int channel_id, cpu_idx, domain_id; 2632d4135e0SAntonio Nino Diaz 2642d4135e0SAntonio Nino Diaz /* We don't support get power state at the system power domain level */ 2652d4135e0SAntonio Nino Diaz if ((power_level > PLAT_MAX_PWR_LVL) || 2662d4135e0SAntonio Nino Diaz (power_level == CSS_SYSTEM_PWR_DMN_LVL)) { 2672d4135e0SAntonio Nino Diaz WARN("Invalid power level %u specified for SCMI get power state\n", 2682d4135e0SAntonio Nino Diaz power_level); 2692d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2702d4135e0SAntonio Nino Diaz } 2712d4135e0SAntonio Nino Diaz 272cc7f89deSManish Pandey cpu_idx = (unsigned int)plat_core_pos_by_mpidr(mpidr); 273cc7f89deSManish Pandey assert(cpu_idx < PLATFORM_CORE_COUNT); 2742d4135e0SAntonio Nino Diaz 27531e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(cpu_idx, &domain_id, &channel_id); 27631e703f9SAditya Angadi ret = scmi_pwr_state_get(scmi_handles[channel_id], 27731e703f9SAditya Angadi domain_id, &scmi_pwr_state); 2782d4135e0SAntonio Nino Diaz 2792d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 2802d4135e0SAntonio Nino Diaz WARN("SCMI get power state command return 0x%x unexpected\n", 2812d4135e0SAntonio Nino Diaz ret); 2822d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2832d4135e0SAntonio Nino Diaz } 2842d4135e0SAntonio Nino Diaz 2852d4135e0SAntonio Nino Diaz /* 2862d4135e0SAntonio Nino Diaz * Find the maximum power level described in the get power state 2872d4135e0SAntonio Nino Diaz * command. If it is less than the requested power level, then assume 2882d4135e0SAntonio Nino Diaz * the requested power level is ON. 2892d4135e0SAntonio Nino Diaz */ 2902d4135e0SAntonio Nino Diaz if (SCMI_GET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state) < power_level) 2912d4135e0SAntonio Nino Diaz return HW_ON; 2922d4135e0SAntonio Nino Diaz 2932d4135e0SAntonio Nino Diaz lvl_state = SCMI_GET_PWR_STATE_LVL(scmi_pwr_state, power_level); 2942d4135e0SAntonio Nino Diaz if (lvl_state == scmi_power_state_on) 2952d4135e0SAntonio Nino Diaz return HW_ON; 2962d4135e0SAntonio Nino Diaz 2972d4135e0SAntonio Nino Diaz assert((lvl_state == scmi_power_state_off) || 2982d4135e0SAntonio Nino Diaz (lvl_state == scmi_power_state_sleep)); 2992d4135e0SAntonio Nino Diaz return HW_OFF; 3002d4135e0SAntonio Nino Diaz } 3012d4135e0SAntonio Nino Diaz 30214a28923SPranav Madhu /* 30314a28923SPranav Madhu * Callback function to raise a SGI designated to trigger the CPU power down 30414a28923SPranav Madhu * sequence on all the online secondary cores. 30514a28923SPranav Madhu */ 30614a28923SPranav Madhu static void css_raise_pwr_down_interrupt(u_register_t mpidr) 30714a28923SPranav Madhu { 30814a28923SPranav Madhu #if CSS_SYSTEM_GRACEFUL_RESET 30914a28923SPranav Madhu plat_ic_raise_el3_sgi(CSS_CPU_PWR_DOWN_REQ_INTR, mpidr); 31014a28923SPranav Madhu #endif 31114a28923SPranav Madhu } 31214a28923SPranav Madhu 313da305ec7SBoyan Karatotev void css_scp_system_off(int state) 3142d4135e0SAntonio Nino Diaz { 3152d4135e0SAntonio Nino Diaz int ret; 3162d4135e0SAntonio Nino Diaz 3172d4135e0SAntonio Nino Diaz /* 3185cf9cc13SPranav Madhu * Before issuing the system power down command, set the trusted mailbox 3195cf9cc13SPranav Madhu * to 0. This will ensure that in the case of a warm/cold reset, the 3205cf9cc13SPranav Madhu * primary CPU executes from the cold boot sequence. 3215cf9cc13SPranav Madhu */ 3225cf9cc13SPranav Madhu mmio_write_64(PLAT_ARM_TRUSTED_MAILBOX_BASE, 0U); 3235cf9cc13SPranav Madhu 324c5c54e20SBoyan Karatotev unsigned int core_pos = plat_my_core_pos(); 3255cf9cc13SPranav Madhu /* 32614a28923SPranav Madhu * Send powerdown request to online secondary core(s) 32714a28923SPranav Madhu */ 328c5c54e20SBoyan Karatotev ret = psci_stop_other_cores(core_pos, 0, css_raise_pwr_down_interrupt); 32914a28923SPranav Madhu if (ret != PSCI_E_SUCCESS) { 33014a28923SPranav Madhu ERROR("Failed to powerdown secondary core(s)\n"); 33114a28923SPranav Madhu } 33214a28923SPranav Madhu 33314a28923SPranav Madhu /* 3342d4135e0SAntonio Nino Diaz * Disable GIC CPU interface to prevent pending interrupt from waking 3352d4135e0SAntonio Nino Diaz * up the AP from WFI. 3362d4135e0SAntonio Nino Diaz */ 337c5c54e20SBoyan Karatotev gic_cpuif_disable(core_pos); 338c5c54e20SBoyan Karatotev gic_pcpu_off(core_pos); 3392d4135e0SAntonio Nino Diaz 3402d4135e0SAntonio Nino Diaz /* 341*eb113bcbSJun Wu * Issue SCMI command. 3422d4135e0SAntonio Nino Diaz */ 34331e703f9SAditya Angadi ret = scmi_sys_pwr_state_set(scmi_handles[default_scmi_channel_id], 344*eb113bcbSJun Wu CSS_SCP_SYSTEM_OFF_REQ_FLAG, 3452d4135e0SAntonio Nino Diaz state); 3462d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3472d4135e0SAntonio Nino Diaz ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 3482d4135e0SAntonio Nino Diaz state, ret); 3492d4135e0SAntonio Nino Diaz panic(); 3502d4135e0SAntonio Nino Diaz } 35114a28923SPranav Madhu 35214a28923SPranav Madhu /* Powerdown of primary core */ 3532b5e00d4SBoyan Karatotev psci_pwrdown_cpu_start(PLAT_MAX_PWR_LVL); 3542d4135e0SAntonio Nino Diaz } 3552d4135e0SAntonio Nino Diaz 3562d4135e0SAntonio Nino Diaz /* 3572d4135e0SAntonio Nino Diaz * Helper function to shutdown the system via SCMI. 3582d4135e0SAntonio Nino Diaz */ 359da305ec7SBoyan Karatotev void css_scp_sys_shutdown(void) 3602d4135e0SAntonio Nino Diaz { 3612d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_SHUTDOWN); 3622d4135e0SAntonio Nino Diaz } 3632d4135e0SAntonio Nino Diaz 3642d4135e0SAntonio Nino Diaz /* 3652d4135e0SAntonio Nino Diaz * Helper function to reset the system via SCMI. 3662d4135e0SAntonio Nino Diaz */ 367da305ec7SBoyan Karatotev void css_scp_sys_reboot(void) 3682d4135e0SAntonio Nino Diaz { 3692d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_COLD_RESET); 3702d4135e0SAntonio Nino Diaz } 3712d4135e0SAntonio Nino Diaz 3722d4135e0SAntonio Nino Diaz static int scmi_ap_core_init(scmi_channel_t *ch) 3732d4135e0SAntonio Nino Diaz { 3742d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 3752d4135e0SAntonio Nino Diaz uint32_t version; 3762d4135e0SAntonio Nino Diaz int ret; 3772d4135e0SAntonio Nino Diaz 3782d4135e0SAntonio Nino Diaz ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 3792d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3802d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version message failed\n"); 3812d4135e0SAntonio Nino Diaz return -1; 3822d4135e0SAntonio Nino Diaz } 3832d4135e0SAntonio Nino Diaz 3842d4135e0SAntonio Nino Diaz if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 3852d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 3862d4135e0SAntonio Nino Diaz version, SCMI_AP_CORE_PROTO_VER); 3872d4135e0SAntonio Nino Diaz return -1; 3882d4135e0SAntonio Nino Diaz } 3892d4135e0SAntonio Nino Diaz INFO("SCMI AP core protocol version 0x%x detected\n", version); 3902d4135e0SAntonio Nino Diaz #endif 3912d4135e0SAntonio Nino Diaz return 0; 3922d4135e0SAntonio Nino Diaz } 3932d4135e0SAntonio Nino Diaz 3942d4135e0SAntonio Nino Diaz void __init plat_arm_pwrc_setup(void) 3952d4135e0SAntonio Nino Diaz { 39631e703f9SAditya Angadi unsigned int composite_id, idx; 39731e703f9SAditya Angadi 39831e703f9SAditya Angadi for (idx = 0; idx < PLAT_ARM_SCMI_CHANNEL_COUNT; idx++) { 399e0baae73SAndre Przywara INFO("Initializing SCMI driver on channel %d\n", idx); 40031e703f9SAditya Angadi 40131e703f9SAditya Angadi scmi_channels[idx].info = plat_css_get_scmi_info(idx); 40231e703f9SAditya Angadi scmi_channels[idx].lock = ARM_SCMI_LOCK_GET_INSTANCE; 40331e703f9SAditya Angadi scmi_handles[idx] = scmi_init(&scmi_channels[idx]); 40431e703f9SAditya Angadi 40531e703f9SAditya Angadi if (scmi_handles[idx] == NULL) { 40631e703f9SAditya Angadi ERROR("SCMI Initialization failed on channel %d\n", idx); 4072d4135e0SAntonio Nino Diaz panic(); 4082d4135e0SAntonio Nino Diaz } 40931e703f9SAditya Angadi 41031e703f9SAditya Angadi if (scmi_ap_core_init(&scmi_channels[idx]) < 0) { 4112d4135e0SAntonio Nino Diaz ERROR("SCMI AP core protocol initialization failed\n"); 4122d4135e0SAntonio Nino Diaz panic(); 4132d4135e0SAntonio Nino Diaz } 4142d4135e0SAntonio Nino Diaz } 4152d4135e0SAntonio Nino Diaz 41631e703f9SAditya Angadi composite_id = plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()]; 41731e703f9SAditya Angadi default_scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id); 41831e703f9SAditya Angadi } 41931e703f9SAditya Angadi 4202d4135e0SAntonio Nino Diaz /****************************************************************************** 4212d4135e0SAntonio Nino Diaz * This function overrides the default definition for ARM platforms. Initialize 4222d4135e0SAntonio Nino Diaz * the SCMI driver, query capability via SCMI and modify the PSCI capability 4232d4135e0SAntonio Nino Diaz * based on that. 4242d4135e0SAntonio Nino Diaz *****************************************************************************/ 4252d4135e0SAntonio Nino Diaz const plat_psci_ops_t *css_scmi_override_pm_ops(plat_psci_ops_t *ops) 4262d4135e0SAntonio Nino Diaz { 4272d4135e0SAntonio Nino Diaz uint32_t msg_attr; 4282d4135e0SAntonio Nino Diaz int ret; 42931e703f9SAditya Angadi void *scmi_handle = scmi_handles[default_scmi_channel_id]; 4302d4135e0SAntonio Nino Diaz 4312d4135e0SAntonio Nino Diaz assert(scmi_handle); 4322d4135e0SAntonio Nino Diaz 4332d4135e0SAntonio Nino Diaz /* Check that power domain POWER_STATE_SET message is supported */ 4342d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 4352d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_SET_MSG, &msg_attr); 4362d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4372d4135e0SAntonio Nino Diaz ERROR("Set power state command is not supported by SCMI\n"); 4382d4135e0SAntonio Nino Diaz panic(); 4392d4135e0SAntonio Nino Diaz } 4402d4135e0SAntonio Nino Diaz 4412d4135e0SAntonio Nino Diaz /* 4422d4135e0SAntonio Nino Diaz * Don't support PSCI NODE_HW_STATE call if SCMI doesn't support 4432d4135e0SAntonio Nino Diaz * POWER_STATE_GET message. 4442d4135e0SAntonio Nino Diaz */ 4452d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 4462d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_GET_MSG, &msg_attr); 4472d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) 4482d4135e0SAntonio Nino Diaz ops->get_node_hw_state = NULL; 4492d4135e0SAntonio Nino Diaz 4502d4135e0SAntonio Nino Diaz /* Check if the SCMI SYSTEM_POWER_STATE_SET message is supported */ 4512d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_SYS_PWR_PROTO_ID, 4522d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_STATE_SET_MSG, &msg_attr); 4532d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4542d4135e0SAntonio Nino Diaz /* System power management operations are not supported */ 4552d4135e0SAntonio Nino Diaz ops->system_off = NULL; 4562d4135e0SAntonio Nino Diaz ops->system_reset = NULL; 4572d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 4582d4135e0SAntonio Nino Diaz } else { 4592d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_SUSPEND_SUPPORTED)) { 4602d4135e0SAntonio Nino Diaz /* 4612d4135e0SAntonio Nino Diaz * System power management protocol is available, but 4622d4135e0SAntonio Nino Diaz * it does not support SYSTEM SUSPEND. 4632d4135e0SAntonio Nino Diaz */ 4642d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 4652d4135e0SAntonio Nino Diaz } 4662d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_WARM_RESET_SUPPORTED)) { 4672d4135e0SAntonio Nino Diaz /* 4682d4135e0SAntonio Nino Diaz * WARM reset is not available. 4692d4135e0SAntonio Nino Diaz */ 4702d4135e0SAntonio Nino Diaz ops->system_reset2 = NULL; 4712d4135e0SAntonio Nino Diaz } 4722d4135e0SAntonio Nino Diaz } 4732d4135e0SAntonio Nino Diaz 4742d4135e0SAntonio Nino Diaz return ops; 4752d4135e0SAntonio Nino Diaz } 4762d4135e0SAntonio Nino Diaz 4772d4135e0SAntonio Nino Diaz int css_system_reset2(int is_vendor, int reset_type, u_register_t cookie) 4782d4135e0SAntonio Nino Diaz { 4792d4135e0SAntonio Nino Diaz if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET)) 4802d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 4812d4135e0SAntonio Nino Diaz 4822d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_WARM_RESET); 483da305ec7SBoyan Karatotev /* return SUCCESS to finish the powerdown */ 484da305ec7SBoyan Karatotev return PSCI_E_SUCCESS; 4852d4135e0SAntonio Nino Diaz } 4862d4135e0SAntonio Nino Diaz 4872d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 4882d4135e0SAntonio Nino Diaz void plat_arm_program_trusted_mailbox(uintptr_t address) 4892d4135e0SAntonio Nino Diaz { 49031e703f9SAditya Angadi int ret, i; 4912d4135e0SAntonio Nino Diaz 49231e703f9SAditya Angadi for (i = 0; i < PLAT_ARM_SCMI_CHANNEL_COUNT; i++) { 49331e703f9SAditya Angadi assert(scmi_handles[i]); 49431e703f9SAditya Angadi 49531e703f9SAditya Angadi ret = scmi_ap_core_set_reset_addr(scmi_handles[i], address, 4962d4135e0SAntonio Nino Diaz SCMI_AP_CORE_LOCK_ATTR); 4972d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4982d4135e0SAntonio Nino Diaz ERROR("CSS: Failed to program reset address: %d\n", ret); 4992d4135e0SAntonio Nino Diaz panic(); 5002d4135e0SAntonio Nino Diaz } 5012d4135e0SAntonio Nino Diaz } 50231e703f9SAditya Angadi } 5032d4135e0SAntonio Nino Diaz #endif 504