12d4135e0SAntonio Nino Diaz /* 2*bde2836fSAmbroise Vincent * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 32d4135e0SAntonio Nino Diaz * 42d4135e0SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 52d4135e0SAntonio Nino Diaz */ 62d4135e0SAntonio Nino Diaz 72d4135e0SAntonio Nino Diaz #include <assert.h> 82d4135e0SAntonio Nino Diaz #include <string.h> 92d4135e0SAntonio Nino Diaz 102d4135e0SAntonio Nino Diaz #include <arch_helpers.h> 112d4135e0SAntonio Nino Diaz #include <common/debug.h> 122d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 132d4135e0SAntonio Nino Diaz #include <drivers/arm/css/scmi.h> 142d4135e0SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 152d4135e0SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 162d4135e0SAntonio Nino Diaz #include <plat/common/platform.h> 172d4135e0SAntonio Nino Diaz #include <platform_def.h> 182d4135e0SAntonio Nino Diaz 192d4135e0SAntonio Nino Diaz /* 202d4135e0SAntonio Nino Diaz * This file implements the SCP helper functions using SCMI protocol. 212d4135e0SAntonio Nino Diaz */ 222d4135e0SAntonio Nino Diaz 232d4135e0SAntonio Nino Diaz /* 242d4135e0SAntonio Nino Diaz * SCMI power state parameter bit field encoding for ARM CSS platforms. 252d4135e0SAntonio Nino Diaz * 262d4135e0SAntonio Nino Diaz * 31 20 19 16 15 12 11 8 7 4 3 0 272d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 282d4135e0SAntonio Nino Diaz * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 292d4135e0SAntonio Nino Diaz * | | | state | state | state | state | 302d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 312d4135e0SAntonio Nino Diaz * 322d4135e0SAntonio Nino Diaz * `Max level` encodes the highest level that has a valid power state 332d4135e0SAntonio Nino Diaz * encoded in the power state. 342d4135e0SAntonio Nino Diaz */ 352d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 362d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 372d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 382d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 392d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 402d4135e0SAntonio Nino Diaz (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 412d4135e0SAntonio Nino Diaz << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 422d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 432d4135e0SAntonio Nino Diaz (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 442d4135e0SAntonio Nino Diaz & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 452d4135e0SAntonio Nino Diaz 462d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_WIDTH 4 472d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_MASK \ 482d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 492d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 502d4135e0SAntonio Nino Diaz (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 512d4135e0SAntonio Nino Diaz << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 522d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 532d4135e0SAntonio Nino Diaz (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 542d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_LVL_MASK) 552d4135e0SAntonio Nino Diaz 562d4135e0SAntonio Nino Diaz /* 572d4135e0SAntonio Nino Diaz * The SCMI power state enumeration for a power domain level 582d4135e0SAntonio Nino Diaz */ 592d4135e0SAntonio Nino Diaz typedef enum { 602d4135e0SAntonio Nino Diaz scmi_power_state_off = 0, 612d4135e0SAntonio Nino Diaz scmi_power_state_on = 1, 622d4135e0SAntonio Nino Diaz scmi_power_state_sleep = 2, 632d4135e0SAntonio Nino Diaz } scmi_power_state_t; 642d4135e0SAntonio Nino Diaz 652d4135e0SAntonio Nino Diaz /* 662d4135e0SAntonio Nino Diaz * The global handle for invoking the SCMI driver APIs after the driver 672d4135e0SAntonio Nino Diaz * has been initialized. 682d4135e0SAntonio Nino Diaz */ 692d4135e0SAntonio Nino Diaz static void *scmi_handle; 702d4135e0SAntonio Nino Diaz 712d4135e0SAntonio Nino Diaz /* The SCMI channel global object */ 722d4135e0SAntonio Nino Diaz static scmi_channel_t channel; 732d4135e0SAntonio Nino Diaz 742d4135e0SAntonio Nino Diaz ARM_SCMI_INSTANTIATE_LOCK; 752d4135e0SAntonio Nino Diaz 762d4135e0SAntonio Nino Diaz /* 772d4135e0SAntonio Nino Diaz * Helper function to suspend a CPU power domain and its parent power domains 782d4135e0SAntonio Nino Diaz * if applicable. 792d4135e0SAntonio Nino Diaz */ 802d4135e0SAntonio Nino Diaz void css_scp_suspend(const struct psci_power_state *target_state) 812d4135e0SAntonio Nino Diaz { 822d4135e0SAntonio Nino Diaz int ret; 832d4135e0SAntonio Nino Diaz 842d4135e0SAntonio Nino Diaz /* At least power domain level 0 should be specified to be suspended */ 852d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 862d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 872d4135e0SAntonio Nino Diaz 882d4135e0SAntonio Nino Diaz /* Check if power down at system power domain level is requested */ 892d4135e0SAntonio Nino Diaz if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 902d4135e0SAntonio Nino Diaz /* Issue SCMI command for SYSTEM_SUSPEND */ 912d4135e0SAntonio Nino Diaz ret = scmi_sys_pwr_state_set(scmi_handle, 922d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_FORCEFUL_REQ, 932d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_SUSPEND); 942d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 952d4135e0SAntonio Nino Diaz ERROR("SCMI system power domain suspend return 0x%x unexpected\n", 962d4135e0SAntonio Nino Diaz ret); 972d4135e0SAntonio Nino Diaz panic(); 982d4135e0SAntonio Nino Diaz } 992d4135e0SAntonio Nino Diaz return; 1002d4135e0SAntonio Nino Diaz } 1012d4135e0SAntonio Nino Diaz #if !HW_ASSISTED_COHERENCY 102*bde2836fSAmbroise Vincent unsigned int lvl; 1032d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1042d4135e0SAntonio Nino Diaz /* 1052d4135e0SAntonio Nino Diaz * If we reach here, then assert that power down at system power domain 1062d4135e0SAntonio Nino Diaz * level is running. 1072d4135e0SAntonio Nino Diaz */ 1082d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 1092d4135e0SAntonio Nino Diaz 1102d4135e0SAntonio Nino Diaz /* For level 0, specify `scmi_power_state_sleep` as the power state */ 1112d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, ARM_PWR_LVL0, 1122d4135e0SAntonio Nino Diaz scmi_power_state_sleep); 1132d4135e0SAntonio Nino Diaz 1142d4135e0SAntonio Nino Diaz for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1152d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 1162d4135e0SAntonio Nino Diaz break; 1172d4135e0SAntonio Nino Diaz 1182d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 1192d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1202d4135e0SAntonio Nino Diaz /* 1212d4135e0SAntonio Nino Diaz * Specify `scmi_power_state_off` as power state for higher 1222d4135e0SAntonio Nino Diaz * levels. 1232d4135e0SAntonio Nino Diaz */ 1242d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1252d4135e0SAntonio Nino Diaz scmi_power_state_off); 1262d4135e0SAntonio Nino Diaz } 1272d4135e0SAntonio Nino Diaz 1282d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 1292d4135e0SAntonio Nino Diaz 1302d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_set(scmi_handle, 1312d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()], 1322d4135e0SAntonio Nino Diaz scmi_pwr_state); 1332d4135e0SAntonio Nino Diaz 1342d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1352d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 1362d4135e0SAntonio Nino Diaz ret); 1372d4135e0SAntonio Nino Diaz panic(); 1382d4135e0SAntonio Nino Diaz } 1392d4135e0SAntonio Nino Diaz #endif 1402d4135e0SAntonio Nino Diaz } 1412d4135e0SAntonio Nino Diaz 1422d4135e0SAntonio Nino Diaz /* 1432d4135e0SAntonio Nino Diaz * Helper function to turn off a CPU power domain and its parent power domains 1442d4135e0SAntonio Nino Diaz * if applicable. 1452d4135e0SAntonio Nino Diaz */ 1462d4135e0SAntonio Nino Diaz void css_scp_off(const struct psci_power_state *target_state) 1472d4135e0SAntonio Nino Diaz { 148*bde2836fSAmbroise Vincent unsigned int lvl = 0; 149*bde2836fSAmbroise Vincent int ret; 1502d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1512d4135e0SAntonio Nino Diaz 1522d4135e0SAntonio Nino Diaz /* At-least the CPU level should be specified to be OFF */ 1532d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 1542d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1552d4135e0SAntonio Nino Diaz 1562d4135e0SAntonio Nino Diaz /* PSCI CPU OFF cannot be used to turn OFF system power domain */ 1572d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 1582d4135e0SAntonio Nino Diaz 1592d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1602d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 1612d4135e0SAntonio Nino Diaz break; 1622d4135e0SAntonio Nino Diaz 1632d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 1642d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1652d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1662d4135e0SAntonio Nino Diaz scmi_power_state_off); 1672d4135e0SAntonio Nino Diaz } 1682d4135e0SAntonio Nino Diaz 1692d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 1702d4135e0SAntonio Nino Diaz 1712d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_set(scmi_handle, 1722d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()], 1732d4135e0SAntonio Nino Diaz scmi_pwr_state); 1742d4135e0SAntonio Nino Diaz 1752d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 1762d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 1772d4135e0SAntonio Nino Diaz ret); 1782d4135e0SAntonio Nino Diaz panic(); 1792d4135e0SAntonio Nino Diaz } 1802d4135e0SAntonio Nino Diaz } 1812d4135e0SAntonio Nino Diaz 1822d4135e0SAntonio Nino Diaz /* 1832d4135e0SAntonio Nino Diaz * Helper function to turn ON a CPU power domain and its parent power domains 1842d4135e0SAntonio Nino Diaz * if applicable. 1852d4135e0SAntonio Nino Diaz */ 1862d4135e0SAntonio Nino Diaz void css_scp_on(u_register_t mpidr) 1872d4135e0SAntonio Nino Diaz { 188*bde2836fSAmbroise Vincent unsigned int lvl = 0; 189*bde2836fSAmbroise Vincent int ret, core_pos; 1902d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1912d4135e0SAntonio Nino Diaz 1922d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 1932d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1942d4135e0SAntonio Nino Diaz scmi_power_state_on); 1952d4135e0SAntonio Nino Diaz 1962d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 1972d4135e0SAntonio Nino Diaz 1982d4135e0SAntonio Nino Diaz core_pos = plat_core_pos_by_mpidr(mpidr); 1992d4135e0SAntonio Nino Diaz assert(core_pos >= 0 && core_pos < PLATFORM_CORE_COUNT); 2002d4135e0SAntonio Nino Diaz 2012d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_set(scmi_handle, 2022d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[core_pos], 2032d4135e0SAntonio Nino Diaz scmi_pwr_state); 2042d4135e0SAntonio Nino Diaz 2052d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2062d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2072d4135e0SAntonio Nino Diaz ret); 2082d4135e0SAntonio Nino Diaz panic(); 2092d4135e0SAntonio Nino Diaz } 2102d4135e0SAntonio Nino Diaz } 2112d4135e0SAntonio Nino Diaz 2122d4135e0SAntonio Nino Diaz /* 2132d4135e0SAntonio Nino Diaz * Helper function to get the power state of a power domain node as reported 2142d4135e0SAntonio Nino Diaz * by the SCP. 2152d4135e0SAntonio Nino Diaz */ 2162d4135e0SAntonio Nino Diaz int css_scp_get_power_state(u_register_t mpidr, unsigned int power_level) 2172d4135e0SAntonio Nino Diaz { 2182d4135e0SAntonio Nino Diaz int ret, cpu_idx; 2192d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0, lvl_state; 2202d4135e0SAntonio Nino Diaz 2212d4135e0SAntonio Nino Diaz /* We don't support get power state at the system power domain level */ 2222d4135e0SAntonio Nino Diaz if ((power_level > PLAT_MAX_PWR_LVL) || 2232d4135e0SAntonio Nino Diaz (power_level == CSS_SYSTEM_PWR_DMN_LVL)) { 2242d4135e0SAntonio Nino Diaz WARN("Invalid power level %u specified for SCMI get power state\n", 2252d4135e0SAntonio Nino Diaz power_level); 2262d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2272d4135e0SAntonio Nino Diaz } 2282d4135e0SAntonio Nino Diaz 2292d4135e0SAntonio Nino Diaz cpu_idx = plat_core_pos_by_mpidr(mpidr); 2302d4135e0SAntonio Nino Diaz assert(cpu_idx > -1); 2312d4135e0SAntonio Nino Diaz 2322d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_get(scmi_handle, 2332d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[cpu_idx], 2342d4135e0SAntonio Nino Diaz &scmi_pwr_state); 2352d4135e0SAntonio Nino Diaz 2362d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 2372d4135e0SAntonio Nino Diaz WARN("SCMI get power state command return 0x%x unexpected\n", 2382d4135e0SAntonio Nino Diaz ret); 2392d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2402d4135e0SAntonio Nino Diaz } 2412d4135e0SAntonio Nino Diaz 2422d4135e0SAntonio Nino Diaz /* 2432d4135e0SAntonio Nino Diaz * Find the maximum power level described in the get power state 2442d4135e0SAntonio Nino Diaz * command. If it is less than the requested power level, then assume 2452d4135e0SAntonio Nino Diaz * the requested power level is ON. 2462d4135e0SAntonio Nino Diaz */ 2472d4135e0SAntonio Nino Diaz if (SCMI_GET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state) < power_level) 2482d4135e0SAntonio Nino Diaz return HW_ON; 2492d4135e0SAntonio Nino Diaz 2502d4135e0SAntonio Nino Diaz lvl_state = SCMI_GET_PWR_STATE_LVL(scmi_pwr_state, power_level); 2512d4135e0SAntonio Nino Diaz if (lvl_state == scmi_power_state_on) 2522d4135e0SAntonio Nino Diaz return HW_ON; 2532d4135e0SAntonio Nino Diaz 2542d4135e0SAntonio Nino Diaz assert((lvl_state == scmi_power_state_off) || 2552d4135e0SAntonio Nino Diaz (lvl_state == scmi_power_state_sleep)); 2562d4135e0SAntonio Nino Diaz return HW_OFF; 2572d4135e0SAntonio Nino Diaz } 2582d4135e0SAntonio Nino Diaz 2592d4135e0SAntonio Nino Diaz void __dead2 css_scp_system_off(int state) 2602d4135e0SAntonio Nino Diaz { 2612d4135e0SAntonio Nino Diaz int ret; 2622d4135e0SAntonio Nino Diaz 2632d4135e0SAntonio Nino Diaz /* 2642d4135e0SAntonio Nino Diaz * Disable GIC CPU interface to prevent pending interrupt from waking 2652d4135e0SAntonio Nino Diaz * up the AP from WFI. 2662d4135e0SAntonio Nino Diaz */ 2672d4135e0SAntonio Nino Diaz plat_arm_gic_cpuif_disable(); 2682d4135e0SAntonio Nino Diaz 2692d4135e0SAntonio Nino Diaz /* 2702d4135e0SAntonio Nino Diaz * Issue SCMI command. First issue a graceful 2712d4135e0SAntonio Nino Diaz * request and if that fails force the request. 2722d4135e0SAntonio Nino Diaz */ 2732d4135e0SAntonio Nino Diaz ret = scmi_sys_pwr_state_set(scmi_handle, 2742d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_FORCEFUL_REQ, 2752d4135e0SAntonio Nino Diaz state); 2762d4135e0SAntonio Nino Diaz 2772d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 2782d4135e0SAntonio Nino Diaz ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 2792d4135e0SAntonio Nino Diaz state, ret); 2802d4135e0SAntonio Nino Diaz panic(); 2812d4135e0SAntonio Nino Diaz } 2822d4135e0SAntonio Nino Diaz wfi(); 2832d4135e0SAntonio Nino Diaz ERROR("CSS set power state: operation not handled.\n"); 2842d4135e0SAntonio Nino Diaz panic(); 2852d4135e0SAntonio Nino Diaz } 2862d4135e0SAntonio Nino Diaz 2872d4135e0SAntonio Nino Diaz /* 2882d4135e0SAntonio Nino Diaz * Helper function to shutdown the system via SCMI. 2892d4135e0SAntonio Nino Diaz */ 2902d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_shutdown(void) 2912d4135e0SAntonio Nino Diaz { 2922d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_SHUTDOWN); 2932d4135e0SAntonio Nino Diaz } 2942d4135e0SAntonio Nino Diaz 2952d4135e0SAntonio Nino Diaz /* 2962d4135e0SAntonio Nino Diaz * Helper function to reset the system via SCMI. 2972d4135e0SAntonio Nino Diaz */ 2982d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_reboot(void) 2992d4135e0SAntonio Nino Diaz { 3002d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_COLD_RESET); 3012d4135e0SAntonio Nino Diaz } 3022d4135e0SAntonio Nino Diaz 3032d4135e0SAntonio Nino Diaz static int scmi_ap_core_init(scmi_channel_t *ch) 3042d4135e0SAntonio Nino Diaz { 3052d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 3062d4135e0SAntonio Nino Diaz uint32_t version; 3072d4135e0SAntonio Nino Diaz int ret; 3082d4135e0SAntonio Nino Diaz 3092d4135e0SAntonio Nino Diaz ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 3102d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3112d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version message failed\n"); 3122d4135e0SAntonio Nino Diaz return -1; 3132d4135e0SAntonio Nino Diaz } 3142d4135e0SAntonio Nino Diaz 3152d4135e0SAntonio Nino Diaz if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 3162d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 3172d4135e0SAntonio Nino Diaz version, SCMI_AP_CORE_PROTO_VER); 3182d4135e0SAntonio Nino Diaz return -1; 3192d4135e0SAntonio Nino Diaz } 3202d4135e0SAntonio Nino Diaz INFO("SCMI AP core protocol version 0x%x detected\n", version); 3212d4135e0SAntonio Nino Diaz #endif 3222d4135e0SAntonio Nino Diaz return 0; 3232d4135e0SAntonio Nino Diaz } 3242d4135e0SAntonio Nino Diaz 3252d4135e0SAntonio Nino Diaz void __init plat_arm_pwrc_setup(void) 3262d4135e0SAntonio Nino Diaz { 3272d4135e0SAntonio Nino Diaz channel.info = plat_css_get_scmi_info(); 3282d4135e0SAntonio Nino Diaz channel.lock = ARM_SCMI_LOCK_GET_INSTANCE; 3292d4135e0SAntonio Nino Diaz scmi_handle = scmi_init(&channel); 3302d4135e0SAntonio Nino Diaz if (scmi_handle == NULL) { 3312d4135e0SAntonio Nino Diaz ERROR("SCMI Initialization failed\n"); 3322d4135e0SAntonio Nino Diaz panic(); 3332d4135e0SAntonio Nino Diaz } 3342d4135e0SAntonio Nino Diaz if (scmi_ap_core_init(&channel) < 0) { 3352d4135e0SAntonio Nino Diaz ERROR("SCMI AP core protocol initialization failed\n"); 3362d4135e0SAntonio Nino Diaz panic(); 3372d4135e0SAntonio Nino Diaz } 3382d4135e0SAntonio Nino Diaz } 3392d4135e0SAntonio Nino Diaz 3402d4135e0SAntonio Nino Diaz /****************************************************************************** 3412d4135e0SAntonio Nino Diaz * This function overrides the default definition for ARM platforms. Initialize 3422d4135e0SAntonio Nino Diaz * the SCMI driver, query capability via SCMI and modify the PSCI capability 3432d4135e0SAntonio Nino Diaz * based on that. 3442d4135e0SAntonio Nino Diaz *****************************************************************************/ 3452d4135e0SAntonio Nino Diaz const plat_psci_ops_t *css_scmi_override_pm_ops(plat_psci_ops_t *ops) 3462d4135e0SAntonio Nino Diaz { 3472d4135e0SAntonio Nino Diaz uint32_t msg_attr; 3482d4135e0SAntonio Nino Diaz int ret; 3492d4135e0SAntonio Nino Diaz 3502d4135e0SAntonio Nino Diaz assert(scmi_handle); 3512d4135e0SAntonio Nino Diaz 3522d4135e0SAntonio Nino Diaz /* Check that power domain POWER_STATE_SET message is supported */ 3532d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 3542d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_SET_MSG, &msg_attr); 3552d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3562d4135e0SAntonio Nino Diaz ERROR("Set power state command is not supported by SCMI\n"); 3572d4135e0SAntonio Nino Diaz panic(); 3582d4135e0SAntonio Nino Diaz } 3592d4135e0SAntonio Nino Diaz 3602d4135e0SAntonio Nino Diaz /* 3612d4135e0SAntonio Nino Diaz * Don't support PSCI NODE_HW_STATE call if SCMI doesn't support 3622d4135e0SAntonio Nino Diaz * POWER_STATE_GET message. 3632d4135e0SAntonio Nino Diaz */ 3642d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 3652d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_GET_MSG, &msg_attr); 3662d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) 3672d4135e0SAntonio Nino Diaz ops->get_node_hw_state = NULL; 3682d4135e0SAntonio Nino Diaz 3692d4135e0SAntonio Nino Diaz /* Check if the SCMI SYSTEM_POWER_STATE_SET message is supported */ 3702d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_SYS_PWR_PROTO_ID, 3712d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_STATE_SET_MSG, &msg_attr); 3722d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3732d4135e0SAntonio Nino Diaz /* System power management operations are not supported */ 3742d4135e0SAntonio Nino Diaz ops->system_off = NULL; 3752d4135e0SAntonio Nino Diaz ops->system_reset = NULL; 3762d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 3772d4135e0SAntonio Nino Diaz } else { 3782d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_SUSPEND_SUPPORTED)) { 3792d4135e0SAntonio Nino Diaz /* 3802d4135e0SAntonio Nino Diaz * System power management protocol is available, but 3812d4135e0SAntonio Nino Diaz * it does not support SYSTEM SUSPEND. 3822d4135e0SAntonio Nino Diaz */ 3832d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 3842d4135e0SAntonio Nino Diaz } 3852d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_WARM_RESET_SUPPORTED)) { 3862d4135e0SAntonio Nino Diaz /* 3872d4135e0SAntonio Nino Diaz * WARM reset is not available. 3882d4135e0SAntonio Nino Diaz */ 3892d4135e0SAntonio Nino Diaz ops->system_reset2 = NULL; 3902d4135e0SAntonio Nino Diaz } 3912d4135e0SAntonio Nino Diaz } 3922d4135e0SAntonio Nino Diaz 3932d4135e0SAntonio Nino Diaz return ops; 3942d4135e0SAntonio Nino Diaz } 3952d4135e0SAntonio Nino Diaz 3962d4135e0SAntonio Nino Diaz int css_system_reset2(int is_vendor, int reset_type, u_register_t cookie) 3972d4135e0SAntonio Nino Diaz { 3982d4135e0SAntonio Nino Diaz if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET)) 3992d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 4002d4135e0SAntonio Nino Diaz 4012d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_WARM_RESET); 4022d4135e0SAntonio Nino Diaz /* 4032d4135e0SAntonio Nino Diaz * css_scp_system_off cannot return (it is a __dead function), 4042d4135e0SAntonio Nino Diaz * but css_system_reset2 has to return some value, even in 4052d4135e0SAntonio Nino Diaz * this case. 4062d4135e0SAntonio Nino Diaz */ 4072d4135e0SAntonio Nino Diaz return 0; 4082d4135e0SAntonio Nino Diaz } 4092d4135e0SAntonio Nino Diaz 4102d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 4112d4135e0SAntonio Nino Diaz void plat_arm_program_trusted_mailbox(uintptr_t address) 4122d4135e0SAntonio Nino Diaz { 4132d4135e0SAntonio Nino Diaz int ret; 4142d4135e0SAntonio Nino Diaz 4152d4135e0SAntonio Nino Diaz assert(scmi_handle); 4162d4135e0SAntonio Nino Diaz ret = scmi_ap_core_set_reset_addr(scmi_handle, address, 4172d4135e0SAntonio Nino Diaz SCMI_AP_CORE_LOCK_ATTR); 4182d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4192d4135e0SAntonio Nino Diaz ERROR("CSS: Failed to program reset address: %d\n", ret); 4202d4135e0SAntonio Nino Diaz panic(); 4212d4135e0SAntonio Nino Diaz } 4222d4135e0SAntonio Nino Diaz } 4232d4135e0SAntonio Nino Diaz #endif 424