12d4135e0SAntonio Nino Diaz /* 2c5c54e20SBoyan Karatotev * Copyright (c) 2017-2025, Arm Limited and Contributors. All rights reserved. 32d4135e0SAntonio Nino Diaz * 42d4135e0SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 52d4135e0SAntonio Nino Diaz */ 62d4135e0SAntonio Nino Diaz 72d4135e0SAntonio Nino Diaz #include <assert.h> 82d4135e0SAntonio Nino Diaz #include <string.h> 92d4135e0SAntonio Nino Diaz 102d4135e0SAntonio Nino Diaz #include <arch_helpers.h> 112d4135e0SAntonio Nino Diaz #include <common/debug.h> 122d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 132d4135e0SAntonio Nino Diaz #include <drivers/arm/css/scmi.h> 145cf9cc13SPranav Madhu #include <lib/mmio.h> 152d4135e0SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 162d4135e0SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 172d4135e0SAntonio Nino Diaz #include <plat/common/platform.h> 182d4135e0SAntonio Nino Diaz #include <platform_def.h> 192d4135e0SAntonio Nino Diaz 202d4135e0SAntonio Nino Diaz /* 212d4135e0SAntonio Nino Diaz * This file implements the SCP helper functions using SCMI protocol. 222d4135e0SAntonio Nino Diaz */ 232d4135e0SAntonio Nino Diaz 242d4135e0SAntonio Nino Diaz /* 252d4135e0SAntonio Nino Diaz * SCMI power state parameter bit field encoding for ARM CSS platforms. 262d4135e0SAntonio Nino Diaz * 272d4135e0SAntonio Nino Diaz * 31 20 19 16 15 12 11 8 7 4 3 0 282d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 292d4135e0SAntonio Nino Diaz * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 302d4135e0SAntonio Nino Diaz * | | | state | state | state | state | 312d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 322d4135e0SAntonio Nino Diaz * 332d4135e0SAntonio Nino Diaz * `Max level` encodes the highest level that has a valid power state 342d4135e0SAntonio Nino Diaz * encoded in the power state. 352d4135e0SAntonio Nino Diaz */ 362d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 372d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 382d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 392d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 402d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 412d4135e0SAntonio Nino Diaz (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 422d4135e0SAntonio Nino Diaz << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 432d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 442d4135e0SAntonio Nino Diaz (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 452d4135e0SAntonio Nino Diaz & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 462d4135e0SAntonio Nino Diaz 472d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_WIDTH 4 482d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_MASK \ 492d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 502d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 512d4135e0SAntonio Nino Diaz (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 522d4135e0SAntonio Nino Diaz << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 532d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 542d4135e0SAntonio Nino Diaz (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 552d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_LVL_MASK) 562d4135e0SAntonio Nino Diaz 57eb113bcbSJun Wu #if CSS_SCP_SUSPEND_GRACEFUL 58eb113bcbSJun Wu #define CSS_SCP_SUSPEND_REQ_FLAG SCMI_SYS_PWR_GRACEFUL_REQ 59eb113bcbSJun Wu #else 60eb113bcbSJun Wu #define CSS_SCP_SUSPEND_REQ_FLAG SCMI_SYS_PWR_FORCEFUL_REQ 61eb113bcbSJun Wu #endif 62eb113bcbSJun Wu 63eb113bcbSJun Wu #if CSS_SCP_SYSTEM_OFF_GRACEFUL 64eb113bcbSJun Wu #define CSS_SCP_SYSTEM_OFF_REQ_FLAG SCMI_SYS_PWR_GRACEFUL_REQ 65eb113bcbSJun Wu #else 66eb113bcbSJun Wu #define CSS_SCP_SYSTEM_OFF_REQ_FLAG SCMI_SYS_PWR_FORCEFUL_REQ 67eb113bcbSJun Wu #endif 68eb113bcbSJun Wu 692d4135e0SAntonio Nino Diaz /* 702d4135e0SAntonio Nino Diaz * The SCMI power state enumeration for a power domain level 712d4135e0SAntonio Nino Diaz */ 722d4135e0SAntonio Nino Diaz typedef enum { 732d4135e0SAntonio Nino Diaz scmi_power_state_off = 0, 742d4135e0SAntonio Nino Diaz scmi_power_state_on = 1, 752d4135e0SAntonio Nino Diaz scmi_power_state_sleep = 2, 762d4135e0SAntonio Nino Diaz } scmi_power_state_t; 772d4135e0SAntonio Nino Diaz 782d4135e0SAntonio Nino Diaz /* 7931e703f9SAditya Angadi * The global handles for invoking the SCMI driver APIs after the driver 802d4135e0SAntonio Nino Diaz * has been initialized. 812d4135e0SAntonio Nino Diaz */ 8231e703f9SAditya Angadi static void *scmi_handles[PLAT_ARM_SCMI_CHANNEL_COUNT]; 832d4135e0SAntonio Nino Diaz 8431e703f9SAditya Angadi /* The global SCMI channels array */ 8531e703f9SAditya Angadi static scmi_channel_t scmi_channels[PLAT_ARM_SCMI_CHANNEL_COUNT]; 862d4135e0SAntonio Nino Diaz 8731e703f9SAditya Angadi /* 8831e703f9SAditya Angadi * Channel ID for the default SCMI channel. 8931e703f9SAditya Angadi * The default channel is used to issue SYSTEM level SCMI requests and is 9031e703f9SAditya Angadi * initialized to the channel which has the boot cpu as its resource. 9131e703f9SAditya Angadi */ 9231e703f9SAditya Angadi static uint32_t default_scmi_channel_id; 9331e703f9SAditya Angadi 9431e703f9SAditya Angadi /* 9531e703f9SAditya Angadi * TODO: Allow use of channel specific lock instead of using a single lock for 9631e703f9SAditya Angadi * all the channels. 9731e703f9SAditya Angadi */ 982d4135e0SAntonio Nino Diaz ARM_SCMI_INSTANTIATE_LOCK; 992d4135e0SAntonio Nino Diaz 1002d4135e0SAntonio Nino Diaz /* 10131e703f9SAditya Angadi * Function to obtain the SCMI Domain ID and SCMI Channel number from the linear 10231e703f9SAditya Angadi * core position. The SCMI Channel number is encoded in the upper 16 bits and 10331e703f9SAditya Angadi * the Domain ID is encoded in the lower 16 bits in each entry of the mapping 10431e703f9SAditya Angadi * array exported by the platform. 10531e703f9SAditya Angadi */ 10631e703f9SAditya Angadi static void css_scp_core_pos_to_scmi_channel(unsigned int core_pos, 10731e703f9SAditya Angadi unsigned int *scmi_domain_id, unsigned int *scmi_channel_id) 10831e703f9SAditya Angadi { 10931e703f9SAditya Angadi unsigned int composite_id; 11031e703f9SAditya Angadi 11131e703f9SAditya Angadi composite_id = plat_css_core_pos_to_scmi_dmn_id_map[core_pos]; 11231e703f9SAditya Angadi 11331e703f9SAditya Angadi *scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id); 11431e703f9SAditya Angadi *scmi_domain_id = GET_SCMI_DOMAIN_ID(composite_id); 11531e703f9SAditya Angadi } 11631e703f9SAditya Angadi 117*a443fbd0SGovindraj Raja static inline void css_scp_set_state_pwr_lvl(uint32_t *pwr_state, unsigned int lvl) 118*a443fbd0SGovindraj Raja { 119*a443fbd0SGovindraj Raja unsigned int max_lvl = (lvl == 0U) ? 0U : (lvl - 1U); 120*a443fbd0SGovindraj Raja 121*a443fbd0SGovindraj Raja SCMI_SET_PWR_STATE_MAX_PWR_LVL(*pwr_state, max_lvl); 122*a443fbd0SGovindraj Raja } 123*a443fbd0SGovindraj Raja 12431e703f9SAditya Angadi /* 1252d4135e0SAntonio Nino Diaz * Helper function to suspend a CPU power domain and its parent power domains 1262d4135e0SAntonio Nino Diaz * if applicable. 1272d4135e0SAntonio Nino Diaz */ 1282d4135e0SAntonio Nino Diaz void css_scp_suspend(const struct psci_power_state *target_state) 1292d4135e0SAntonio Nino Diaz { 1302d4135e0SAntonio Nino Diaz int ret; 1312d4135e0SAntonio Nino Diaz 1322d4135e0SAntonio Nino Diaz /* At least power domain level 0 should be specified to be suspended */ 1332d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 1342d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1352d4135e0SAntonio Nino Diaz 1362d4135e0SAntonio Nino Diaz /* Check if power down at system power domain level is requested */ 1372d4135e0SAntonio Nino Diaz if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 13831e703f9SAditya Angadi /* Issue SCMI command for SYSTEM_SUSPEND on all SCMI channels */ 13931e703f9SAditya Angadi ret = scmi_sys_pwr_state_set( 14031e703f9SAditya Angadi scmi_handles[default_scmi_channel_id], 141eb113bcbSJun Wu CSS_SCP_SUSPEND_REQ_FLAG, SCMI_SYS_PWR_SUSPEND); 1422d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1432d4135e0SAntonio Nino Diaz ERROR("SCMI system power domain suspend return 0x%x unexpected\n", 1442d4135e0SAntonio Nino Diaz ret); 1452d4135e0SAntonio Nino Diaz panic(); 1462d4135e0SAntonio Nino Diaz } 1472d4135e0SAntonio Nino Diaz return; 1482d4135e0SAntonio Nino Diaz } 1492d4135e0SAntonio Nino Diaz #if !HW_ASSISTED_COHERENCY 15031e703f9SAditya Angadi unsigned int lvl, channel_id, domain_id; 1512d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1522d4135e0SAntonio Nino Diaz /* 1532d4135e0SAntonio Nino Diaz * If we reach here, then assert that power down at system power domain 1542d4135e0SAntonio Nino Diaz * level is running. 1552d4135e0SAntonio Nino Diaz */ 1562d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 1572d4135e0SAntonio Nino Diaz 1582d4135e0SAntonio Nino Diaz /* For level 0, specify `scmi_power_state_sleep` as the power state */ 1592d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, ARM_PWR_LVL0, 1602d4135e0SAntonio Nino Diaz scmi_power_state_sleep); 1612d4135e0SAntonio Nino Diaz 1622d4135e0SAntonio Nino Diaz for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1632d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 1642d4135e0SAntonio Nino Diaz break; 1652d4135e0SAntonio Nino Diaz 1662d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 1672d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1682d4135e0SAntonio Nino Diaz /* 1692d4135e0SAntonio Nino Diaz * Specify `scmi_power_state_off` as power state for higher 1702d4135e0SAntonio Nino Diaz * levels. 1712d4135e0SAntonio Nino Diaz */ 1722d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1732d4135e0SAntonio Nino Diaz scmi_power_state_off); 1742d4135e0SAntonio Nino Diaz } 1752d4135e0SAntonio Nino Diaz 176*a443fbd0SGovindraj Raja css_scp_set_state_pwr_lvl(&scmi_pwr_state, lvl); 1772d4135e0SAntonio Nino Diaz 17831e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(plat_my_core_pos(), 17931e703f9SAditya Angadi &domain_id, &channel_id); 18031e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 18131e703f9SAditya Angadi domain_id, scmi_pwr_state); 1822d4135e0SAntonio Nino Diaz 1832d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1842d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 1852d4135e0SAntonio Nino Diaz ret); 1862d4135e0SAntonio Nino Diaz panic(); 1872d4135e0SAntonio Nino Diaz } 1882d4135e0SAntonio Nino Diaz #endif 1892d4135e0SAntonio Nino Diaz } 1902d4135e0SAntonio Nino Diaz 1912d4135e0SAntonio Nino Diaz /* 1922d4135e0SAntonio Nino Diaz * Helper function to turn off a CPU power domain and its parent power domains 1932d4135e0SAntonio Nino Diaz * if applicable. 1942d4135e0SAntonio Nino Diaz */ 1952d4135e0SAntonio Nino Diaz void css_scp_off(const struct psci_power_state *target_state) 1962d4135e0SAntonio Nino Diaz { 19731e703f9SAditya Angadi unsigned int lvl = 0, channel_id, domain_id; 198bde2836fSAmbroise Vincent int ret; 1992d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 2002d4135e0SAntonio Nino Diaz 2012d4135e0SAntonio Nino Diaz /* At-least the CPU level should be specified to be OFF */ 2022d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 2032d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 2042d4135e0SAntonio Nino Diaz 2052d4135e0SAntonio Nino Diaz /* PSCI CPU OFF cannot be used to turn OFF system power domain */ 2062d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 2072d4135e0SAntonio Nino Diaz 2082d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2092d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 2102d4135e0SAntonio Nino Diaz break; 2112d4135e0SAntonio Nino Diaz 2122d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 2132d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 2142d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 2152d4135e0SAntonio Nino Diaz scmi_power_state_off); 2162d4135e0SAntonio Nino Diaz } 2172d4135e0SAntonio Nino Diaz 218*a443fbd0SGovindraj Raja css_scp_set_state_pwr_lvl(&scmi_pwr_state, lvl); 2192d4135e0SAntonio Nino Diaz 22031e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(plat_my_core_pos(), 22131e703f9SAditya Angadi &domain_id, &channel_id); 22231e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 22331e703f9SAditya Angadi domain_id, scmi_pwr_state); 2242d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2252d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2262d4135e0SAntonio Nino Diaz ret); 2272d4135e0SAntonio Nino Diaz panic(); 2282d4135e0SAntonio Nino Diaz } 2292d4135e0SAntonio Nino Diaz } 2302d4135e0SAntonio Nino Diaz 2312d4135e0SAntonio Nino Diaz /* 2322d4135e0SAntonio Nino Diaz * Helper function to turn ON a CPU power domain and its parent power domains 2332d4135e0SAntonio Nino Diaz * if applicable. 2342d4135e0SAntonio Nino Diaz */ 2352d4135e0SAntonio Nino Diaz void css_scp_on(u_register_t mpidr) 2362d4135e0SAntonio Nino Diaz { 23731e703f9SAditya Angadi unsigned int lvl = 0, channel_id, core_pos, domain_id; 23831e703f9SAditya Angadi int ret; 2392d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 2402d4135e0SAntonio Nino Diaz 2412d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 2422d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 2432d4135e0SAntonio Nino Diaz scmi_power_state_on); 2442d4135e0SAntonio Nino Diaz 245*a443fbd0SGovindraj Raja css_scp_set_state_pwr_lvl(&scmi_pwr_state, lvl); 2462d4135e0SAntonio Nino Diaz 247cc7f89deSManish Pandey core_pos = (unsigned int)plat_core_pos_by_mpidr(mpidr); 248cc7f89deSManish Pandey assert(core_pos < PLATFORM_CORE_COUNT); 2492d4135e0SAntonio Nino Diaz 25031e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(core_pos, &domain_id, 25131e703f9SAditya Angadi &channel_id); 25231e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 25331e703f9SAditya Angadi domain_id, scmi_pwr_state); 2542d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2552d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2562d4135e0SAntonio Nino Diaz ret); 2572d4135e0SAntonio Nino Diaz panic(); 2582d4135e0SAntonio Nino Diaz } 2592d4135e0SAntonio Nino Diaz } 2602d4135e0SAntonio Nino Diaz 2612d4135e0SAntonio Nino Diaz /* 2622d4135e0SAntonio Nino Diaz * Helper function to get the power state of a power domain node as reported 2632d4135e0SAntonio Nino Diaz * by the SCP. 2642d4135e0SAntonio Nino Diaz */ 2652d4135e0SAntonio Nino Diaz int css_scp_get_power_state(u_register_t mpidr, unsigned int power_level) 2662d4135e0SAntonio Nino Diaz { 26731e703f9SAditya Angadi int ret; 2682d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0, lvl_state; 26931e703f9SAditya Angadi unsigned int channel_id, cpu_idx, domain_id; 2702d4135e0SAntonio Nino Diaz 2712d4135e0SAntonio Nino Diaz /* We don't support get power state at the system power domain level */ 2722d4135e0SAntonio Nino Diaz if ((power_level > PLAT_MAX_PWR_LVL) || 2732d4135e0SAntonio Nino Diaz (power_level == CSS_SYSTEM_PWR_DMN_LVL)) { 2742d4135e0SAntonio Nino Diaz WARN("Invalid power level %u specified for SCMI get power state\n", 2752d4135e0SAntonio Nino Diaz power_level); 2762d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2772d4135e0SAntonio Nino Diaz } 2782d4135e0SAntonio Nino Diaz 279cc7f89deSManish Pandey cpu_idx = (unsigned int)plat_core_pos_by_mpidr(mpidr); 280cc7f89deSManish Pandey assert(cpu_idx < PLATFORM_CORE_COUNT); 2812d4135e0SAntonio Nino Diaz 28231e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(cpu_idx, &domain_id, &channel_id); 28331e703f9SAditya Angadi ret = scmi_pwr_state_get(scmi_handles[channel_id], 28431e703f9SAditya Angadi domain_id, &scmi_pwr_state); 2852d4135e0SAntonio Nino Diaz 2862d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 2872d4135e0SAntonio Nino Diaz WARN("SCMI get power state command return 0x%x unexpected\n", 2882d4135e0SAntonio Nino Diaz ret); 2892d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2902d4135e0SAntonio Nino Diaz } 2912d4135e0SAntonio Nino Diaz 2922d4135e0SAntonio Nino Diaz /* 2932d4135e0SAntonio Nino Diaz * Find the maximum power level described in the get power state 2942d4135e0SAntonio Nino Diaz * command. If it is less than the requested power level, then assume 2952d4135e0SAntonio Nino Diaz * the requested power level is ON. 2962d4135e0SAntonio Nino Diaz */ 2972d4135e0SAntonio Nino Diaz if (SCMI_GET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state) < power_level) 2982d4135e0SAntonio Nino Diaz return HW_ON; 2992d4135e0SAntonio Nino Diaz 3002d4135e0SAntonio Nino Diaz lvl_state = SCMI_GET_PWR_STATE_LVL(scmi_pwr_state, power_level); 3012d4135e0SAntonio Nino Diaz if (lvl_state == scmi_power_state_on) 3022d4135e0SAntonio Nino Diaz return HW_ON; 3032d4135e0SAntonio Nino Diaz 3042d4135e0SAntonio Nino Diaz assert((lvl_state == scmi_power_state_off) || 3052d4135e0SAntonio Nino Diaz (lvl_state == scmi_power_state_sleep)); 3062d4135e0SAntonio Nino Diaz return HW_OFF; 3072d4135e0SAntonio Nino Diaz } 3082d4135e0SAntonio Nino Diaz 30914a28923SPranav Madhu /* 31014a28923SPranav Madhu * Callback function to raise a SGI designated to trigger the CPU power down 31114a28923SPranav Madhu * sequence on all the online secondary cores. 31214a28923SPranav Madhu */ 31314a28923SPranav Madhu static void css_raise_pwr_down_interrupt(u_register_t mpidr) 31414a28923SPranav Madhu { 31514a28923SPranav Madhu #if CSS_SYSTEM_GRACEFUL_RESET 31614a28923SPranav Madhu plat_ic_raise_el3_sgi(CSS_CPU_PWR_DOWN_REQ_INTR, mpidr); 31714a28923SPranav Madhu #endif 31814a28923SPranav Madhu } 31914a28923SPranav Madhu 320da305ec7SBoyan Karatotev void css_scp_system_off(int state) 3212d4135e0SAntonio Nino Diaz { 3222d4135e0SAntonio Nino Diaz int ret; 3232d4135e0SAntonio Nino Diaz 3242d4135e0SAntonio Nino Diaz /* 3255cf9cc13SPranav Madhu * Before issuing the system power down command, set the trusted mailbox 3265cf9cc13SPranav Madhu * to 0. This will ensure that in the case of a warm/cold reset, the 3275cf9cc13SPranav Madhu * primary CPU executes from the cold boot sequence. 3285cf9cc13SPranav Madhu */ 3295cf9cc13SPranav Madhu mmio_write_64(PLAT_ARM_TRUSTED_MAILBOX_BASE, 0U); 3305cf9cc13SPranav Madhu 331c5c54e20SBoyan Karatotev unsigned int core_pos = plat_my_core_pos(); 3325cf9cc13SPranav Madhu /* 33314a28923SPranav Madhu * Send powerdown request to online secondary core(s) 33414a28923SPranav Madhu */ 335c5c54e20SBoyan Karatotev ret = psci_stop_other_cores(core_pos, 0, css_raise_pwr_down_interrupt); 33614a28923SPranav Madhu if (ret != PSCI_E_SUCCESS) { 33714a28923SPranav Madhu ERROR("Failed to powerdown secondary core(s)\n"); 33814a28923SPranav Madhu } 33914a28923SPranav Madhu 34014a28923SPranav Madhu /* 3412d4135e0SAntonio Nino Diaz * Disable GIC CPU interface to prevent pending interrupt from waking 3422d4135e0SAntonio Nino Diaz * up the AP from WFI. 3432d4135e0SAntonio Nino Diaz */ 344c5c54e20SBoyan Karatotev gic_cpuif_disable(core_pos); 345c5c54e20SBoyan Karatotev gic_pcpu_off(core_pos); 3462d4135e0SAntonio Nino Diaz 3472d4135e0SAntonio Nino Diaz /* 348eb113bcbSJun Wu * Issue SCMI command. 3492d4135e0SAntonio Nino Diaz */ 35031e703f9SAditya Angadi ret = scmi_sys_pwr_state_set(scmi_handles[default_scmi_channel_id], 351eb113bcbSJun Wu CSS_SCP_SYSTEM_OFF_REQ_FLAG, 3522d4135e0SAntonio Nino Diaz state); 3532d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3542d4135e0SAntonio Nino Diaz ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 3552d4135e0SAntonio Nino Diaz state, ret); 3562d4135e0SAntonio Nino Diaz panic(); 3572d4135e0SAntonio Nino Diaz } 35814a28923SPranav Madhu 35914a28923SPranav Madhu /* Powerdown of primary core */ 3602b5e00d4SBoyan Karatotev psci_pwrdown_cpu_start(PLAT_MAX_PWR_LVL); 3612d4135e0SAntonio Nino Diaz } 3622d4135e0SAntonio Nino Diaz 3632d4135e0SAntonio Nino Diaz /* 3642d4135e0SAntonio Nino Diaz * Helper function to shutdown the system via SCMI. 3652d4135e0SAntonio Nino Diaz */ 366da305ec7SBoyan Karatotev void css_scp_sys_shutdown(void) 3672d4135e0SAntonio Nino Diaz { 3682d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_SHUTDOWN); 3692d4135e0SAntonio Nino Diaz } 3702d4135e0SAntonio Nino Diaz 3712d4135e0SAntonio Nino Diaz /* 3722d4135e0SAntonio Nino Diaz * Helper function to reset the system via SCMI. 3732d4135e0SAntonio Nino Diaz */ 374da305ec7SBoyan Karatotev void css_scp_sys_reboot(void) 3752d4135e0SAntonio Nino Diaz { 3762d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_COLD_RESET); 3772d4135e0SAntonio Nino Diaz } 3782d4135e0SAntonio Nino Diaz 3792d4135e0SAntonio Nino Diaz static int scmi_ap_core_init(scmi_channel_t *ch) 3802d4135e0SAntonio Nino Diaz { 3812d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 3822d4135e0SAntonio Nino Diaz uint32_t version; 3832d4135e0SAntonio Nino Diaz int ret; 3842d4135e0SAntonio Nino Diaz 3852d4135e0SAntonio Nino Diaz ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 3862d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3872d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version message failed\n"); 3882d4135e0SAntonio Nino Diaz return -1; 3892d4135e0SAntonio Nino Diaz } 3902d4135e0SAntonio Nino Diaz 3912d4135e0SAntonio Nino Diaz if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 3922d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 3932d4135e0SAntonio Nino Diaz version, SCMI_AP_CORE_PROTO_VER); 3942d4135e0SAntonio Nino Diaz return -1; 3952d4135e0SAntonio Nino Diaz } 3962d4135e0SAntonio Nino Diaz INFO("SCMI AP core protocol version 0x%x detected\n", version); 3972d4135e0SAntonio Nino Diaz #endif 3982d4135e0SAntonio Nino Diaz return 0; 3992d4135e0SAntonio Nino Diaz } 4002d4135e0SAntonio Nino Diaz 4012d4135e0SAntonio Nino Diaz void __init plat_arm_pwrc_setup(void) 4022d4135e0SAntonio Nino Diaz { 40331e703f9SAditya Angadi unsigned int composite_id, idx; 40431e703f9SAditya Angadi 40531e703f9SAditya Angadi for (idx = 0; idx < PLAT_ARM_SCMI_CHANNEL_COUNT; idx++) { 406e0baae73SAndre Przywara INFO("Initializing SCMI driver on channel %d\n", idx); 40731e703f9SAditya Angadi 40831e703f9SAditya Angadi scmi_channels[idx].info = plat_css_get_scmi_info(idx); 40931e703f9SAditya Angadi scmi_channels[idx].lock = ARM_SCMI_LOCK_GET_INSTANCE; 41031e703f9SAditya Angadi scmi_handles[idx] = scmi_init(&scmi_channels[idx]); 41131e703f9SAditya Angadi 41231e703f9SAditya Angadi if (scmi_handles[idx] == NULL) { 41331e703f9SAditya Angadi ERROR("SCMI Initialization failed on channel %d\n", idx); 4142d4135e0SAntonio Nino Diaz panic(); 4152d4135e0SAntonio Nino Diaz } 41631e703f9SAditya Angadi 41731e703f9SAditya Angadi if (scmi_ap_core_init(&scmi_channels[idx]) < 0) { 4182d4135e0SAntonio Nino Diaz ERROR("SCMI AP core protocol initialization failed\n"); 4192d4135e0SAntonio Nino Diaz panic(); 4202d4135e0SAntonio Nino Diaz } 4212d4135e0SAntonio Nino Diaz } 4222d4135e0SAntonio Nino Diaz 42331e703f9SAditya Angadi composite_id = plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()]; 42431e703f9SAditya Angadi default_scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id); 42531e703f9SAditya Angadi } 42631e703f9SAditya Angadi 4272d4135e0SAntonio Nino Diaz /****************************************************************************** 4282d4135e0SAntonio Nino Diaz * This function overrides the default definition for ARM platforms. Initialize 4292d4135e0SAntonio Nino Diaz * the SCMI driver, query capability via SCMI and modify the PSCI capability 4302d4135e0SAntonio Nino Diaz * based on that. 4312d4135e0SAntonio Nino Diaz *****************************************************************************/ 4322d4135e0SAntonio Nino Diaz const plat_psci_ops_t *css_scmi_override_pm_ops(plat_psci_ops_t *ops) 4332d4135e0SAntonio Nino Diaz { 4342d4135e0SAntonio Nino Diaz uint32_t msg_attr; 4352d4135e0SAntonio Nino Diaz int ret; 43631e703f9SAditya Angadi void *scmi_handle = scmi_handles[default_scmi_channel_id]; 4372d4135e0SAntonio Nino Diaz 4382d4135e0SAntonio Nino Diaz assert(scmi_handle); 4392d4135e0SAntonio Nino Diaz 4402d4135e0SAntonio Nino Diaz /* Check that power domain POWER_STATE_SET message is supported */ 4412d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 4422d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_SET_MSG, &msg_attr); 4432d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4442d4135e0SAntonio Nino Diaz ERROR("Set power state command is not supported by SCMI\n"); 4452d4135e0SAntonio Nino Diaz panic(); 4462d4135e0SAntonio Nino Diaz } 4472d4135e0SAntonio Nino Diaz 4482d4135e0SAntonio Nino Diaz /* 4492d4135e0SAntonio Nino Diaz * Don't support PSCI NODE_HW_STATE call if SCMI doesn't support 4502d4135e0SAntonio Nino Diaz * POWER_STATE_GET message. 4512d4135e0SAntonio Nino Diaz */ 4522d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 4532d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_GET_MSG, &msg_attr); 4542d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) 4552d4135e0SAntonio Nino Diaz ops->get_node_hw_state = NULL; 4562d4135e0SAntonio Nino Diaz 4572d4135e0SAntonio Nino Diaz /* Check if the SCMI SYSTEM_POWER_STATE_SET message is supported */ 4582d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_SYS_PWR_PROTO_ID, 4592d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_STATE_SET_MSG, &msg_attr); 4602d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4612d4135e0SAntonio Nino Diaz /* System power management operations are not supported */ 4622d4135e0SAntonio Nino Diaz ops->system_off = NULL; 4632d4135e0SAntonio Nino Diaz ops->system_reset = NULL; 4642d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 4652d4135e0SAntonio Nino Diaz } else { 4662d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_SUSPEND_SUPPORTED)) { 4672d4135e0SAntonio Nino Diaz /* 4682d4135e0SAntonio Nino Diaz * System power management protocol is available, but 4692d4135e0SAntonio Nino Diaz * it does not support SYSTEM SUSPEND. 4702d4135e0SAntonio Nino Diaz */ 4712d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 4722d4135e0SAntonio Nino Diaz } 4732d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_WARM_RESET_SUPPORTED)) { 4742d4135e0SAntonio Nino Diaz /* 4752d4135e0SAntonio Nino Diaz * WARM reset is not available. 4762d4135e0SAntonio Nino Diaz */ 4772d4135e0SAntonio Nino Diaz ops->system_reset2 = NULL; 4782d4135e0SAntonio Nino Diaz } 4792d4135e0SAntonio Nino Diaz } 4802d4135e0SAntonio Nino Diaz 4812d4135e0SAntonio Nino Diaz return ops; 4822d4135e0SAntonio Nino Diaz } 4832d4135e0SAntonio Nino Diaz 4842d4135e0SAntonio Nino Diaz int css_system_reset2(int is_vendor, int reset_type, u_register_t cookie) 4852d4135e0SAntonio Nino Diaz { 4862d4135e0SAntonio Nino Diaz if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET)) 4872d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 4882d4135e0SAntonio Nino Diaz 4892d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_WARM_RESET); 490da305ec7SBoyan Karatotev /* return SUCCESS to finish the powerdown */ 491da305ec7SBoyan Karatotev return PSCI_E_SUCCESS; 4922d4135e0SAntonio Nino Diaz } 4932d4135e0SAntonio Nino Diaz 4942d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 4952d4135e0SAntonio Nino Diaz void plat_arm_program_trusted_mailbox(uintptr_t address) 4962d4135e0SAntonio Nino Diaz { 49731e703f9SAditya Angadi int ret, i; 4982d4135e0SAntonio Nino Diaz 49931e703f9SAditya Angadi for (i = 0; i < PLAT_ARM_SCMI_CHANNEL_COUNT; i++) { 50031e703f9SAditya Angadi assert(scmi_handles[i]); 50131e703f9SAditya Angadi 50231e703f9SAditya Angadi ret = scmi_ap_core_set_reset_addr(scmi_handles[i], address, 5032d4135e0SAntonio Nino Diaz SCMI_AP_CORE_LOCK_ATTR); 5042d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 5052d4135e0SAntonio Nino Diaz ERROR("CSS: Failed to program reset address: %d\n", ret); 5062d4135e0SAntonio Nino Diaz panic(); 5072d4135e0SAntonio Nino Diaz } 5082d4135e0SAntonio Nino Diaz } 50931e703f9SAditya Angadi } 5102d4135e0SAntonio Nino Diaz #endif 511