xref: /rk3399_ARM-atf/drivers/arm/css/scp/css_pm_scmi.c (revision 5cf9cc130a90fd8c4503c57ec4af235b469fd473)
12d4135e0SAntonio Nino Diaz /*
2*5cf9cc13SPranav Madhu  * Copyright (c) 2017-2022, Arm Limited and Contributors. All rights reserved.
32d4135e0SAntonio Nino Diaz  *
42d4135e0SAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
52d4135e0SAntonio Nino Diaz  */
62d4135e0SAntonio Nino Diaz 
72d4135e0SAntonio Nino Diaz #include <assert.h>
82d4135e0SAntonio Nino Diaz #include <string.h>
92d4135e0SAntonio Nino Diaz 
102d4135e0SAntonio Nino Diaz #include <arch_helpers.h>
112d4135e0SAntonio Nino Diaz #include <common/debug.h>
122d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h>
132d4135e0SAntonio Nino Diaz #include <drivers/arm/css/scmi.h>
14*5cf9cc13SPranav Madhu #include <lib/mmio.h>
152d4135e0SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
162d4135e0SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h>
172d4135e0SAntonio Nino Diaz #include <plat/common/platform.h>
182d4135e0SAntonio Nino Diaz #include <platform_def.h>
192d4135e0SAntonio Nino Diaz 
202d4135e0SAntonio Nino Diaz /*
212d4135e0SAntonio Nino Diaz  * This file implements the SCP helper functions using SCMI protocol.
222d4135e0SAntonio Nino Diaz  */
232d4135e0SAntonio Nino Diaz 
242d4135e0SAntonio Nino Diaz /*
252d4135e0SAntonio Nino Diaz  * SCMI power state parameter bit field encoding for ARM CSS platforms.
262d4135e0SAntonio Nino Diaz  *
272d4135e0SAntonio Nino Diaz  * 31  20 19       16 15      12 11       8 7        4 3         0
282d4135e0SAntonio Nino Diaz  * +-------------------------------------------------------------+
292d4135e0SAntonio Nino Diaz  * | SBZ | Max level |  Level 3 |  Level 2 |  Level 1 |  Level 0 |
302d4135e0SAntonio Nino Diaz  * |     |           |   state  |   state  |   state  |   state  |
312d4135e0SAntonio Nino Diaz  * +-------------------------------------------------------------+
322d4135e0SAntonio Nino Diaz  *
332d4135e0SAntonio Nino Diaz  * `Max level` encodes the highest level that has a valid power state
342d4135e0SAntonio Nino Diaz  * encoded in the power state.
352d4135e0SAntonio Nino Diaz  */
362d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT	16
372d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH	4
382d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK		\
392d4135e0SAntonio Nino Diaz 				((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1)
402d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level)		\
412d4135e0SAntonio Nino Diaz 		(_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\
422d4135e0SAntonio Nino Diaz 				<< SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT
432d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state)		\
442d4135e0SAntonio Nino Diaz 		(((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT)	\
452d4135e0SAntonio Nino Diaz 				& SCMI_PWR_STATE_MAX_PWR_LVL_MASK)
462d4135e0SAntonio Nino Diaz 
472d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_WIDTH		4
482d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_MASK			\
492d4135e0SAntonio Nino Diaz 				((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1)
502d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state)		\
512d4135e0SAntonio Nino Diaz 		(_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK)	\
522d4135e0SAntonio Nino Diaz 				<< (SCMI_PWR_STATE_LVL_WIDTH * (_level))
532d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_LVL(_power_state, _level)		\
542d4135e0SAntonio Nino Diaz 		(((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) &	\
552d4135e0SAntonio Nino Diaz 				SCMI_PWR_STATE_LVL_MASK)
562d4135e0SAntonio Nino Diaz 
572d4135e0SAntonio Nino Diaz /*
582d4135e0SAntonio Nino Diaz  * The SCMI power state enumeration for a power domain level
592d4135e0SAntonio Nino Diaz  */
602d4135e0SAntonio Nino Diaz typedef enum {
612d4135e0SAntonio Nino Diaz 	scmi_power_state_off = 0,
622d4135e0SAntonio Nino Diaz 	scmi_power_state_on = 1,
632d4135e0SAntonio Nino Diaz 	scmi_power_state_sleep = 2,
642d4135e0SAntonio Nino Diaz } scmi_power_state_t;
652d4135e0SAntonio Nino Diaz 
662d4135e0SAntonio Nino Diaz /*
6731e703f9SAditya Angadi  * The global handles for invoking the SCMI driver APIs after the driver
682d4135e0SAntonio Nino Diaz  * has been initialized.
692d4135e0SAntonio Nino Diaz  */
7031e703f9SAditya Angadi static void *scmi_handles[PLAT_ARM_SCMI_CHANNEL_COUNT];
712d4135e0SAntonio Nino Diaz 
7231e703f9SAditya Angadi /* The global SCMI channels array */
7331e703f9SAditya Angadi static scmi_channel_t scmi_channels[PLAT_ARM_SCMI_CHANNEL_COUNT];
742d4135e0SAntonio Nino Diaz 
7531e703f9SAditya Angadi /*
7631e703f9SAditya Angadi  * Channel ID for the default SCMI channel.
7731e703f9SAditya Angadi  * The default channel is used to issue SYSTEM level SCMI requests and is
7831e703f9SAditya Angadi  * initialized to the channel which has the boot cpu as its resource.
7931e703f9SAditya Angadi  */
8031e703f9SAditya Angadi static uint32_t default_scmi_channel_id;
8131e703f9SAditya Angadi 
8231e703f9SAditya Angadi /*
8331e703f9SAditya Angadi  * TODO: Allow use of channel specific lock instead of using a single lock for
8431e703f9SAditya Angadi  * all the channels.
8531e703f9SAditya Angadi  */
862d4135e0SAntonio Nino Diaz ARM_SCMI_INSTANTIATE_LOCK;
872d4135e0SAntonio Nino Diaz 
882d4135e0SAntonio Nino Diaz /*
8931e703f9SAditya Angadi  * Function to obtain the SCMI Domain ID and SCMI Channel number from the linear
9031e703f9SAditya Angadi  * core position. The SCMI Channel number is encoded in the upper 16 bits and
9131e703f9SAditya Angadi  * the Domain ID is encoded in the lower 16 bits in each entry of the mapping
9231e703f9SAditya Angadi  * array exported by the platform.
9331e703f9SAditya Angadi  */
9431e703f9SAditya Angadi static void css_scp_core_pos_to_scmi_channel(unsigned int core_pos,
9531e703f9SAditya Angadi 		unsigned int *scmi_domain_id, unsigned int *scmi_channel_id)
9631e703f9SAditya Angadi {
9731e703f9SAditya Angadi 	unsigned int composite_id;
9831e703f9SAditya Angadi 
9931e703f9SAditya Angadi 	composite_id = plat_css_core_pos_to_scmi_dmn_id_map[core_pos];
10031e703f9SAditya Angadi 
10131e703f9SAditya Angadi 	*scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id);
10231e703f9SAditya Angadi 	*scmi_domain_id = GET_SCMI_DOMAIN_ID(composite_id);
10331e703f9SAditya Angadi }
10431e703f9SAditya Angadi 
10531e703f9SAditya Angadi /*
1062d4135e0SAntonio Nino Diaz  * Helper function to suspend a CPU power domain and its parent power domains
1072d4135e0SAntonio Nino Diaz  * if applicable.
1082d4135e0SAntonio Nino Diaz  */
1092d4135e0SAntonio Nino Diaz void css_scp_suspend(const struct psci_power_state *target_state)
1102d4135e0SAntonio Nino Diaz {
1112d4135e0SAntonio Nino Diaz 	int ret;
1122d4135e0SAntonio Nino Diaz 
1132d4135e0SAntonio Nino Diaz 	/* At least power domain level 0 should be specified to be suspended */
1142d4135e0SAntonio Nino Diaz 	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
1152d4135e0SAntonio Nino Diaz 						ARM_LOCAL_STATE_OFF);
1162d4135e0SAntonio Nino Diaz 
1172d4135e0SAntonio Nino Diaz 	/* Check if power down at system power domain level is requested */
1182d4135e0SAntonio Nino Diaz 	if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
11931e703f9SAditya Angadi 		/* Issue SCMI command for SYSTEM_SUSPEND on all SCMI channels */
12031e703f9SAditya Angadi 		ret = scmi_sys_pwr_state_set(
12131e703f9SAditya Angadi 				scmi_handles[default_scmi_channel_id],
12231e703f9SAditya Angadi 				SCMI_SYS_PWR_FORCEFUL_REQ, SCMI_SYS_PWR_SUSPEND);
1232d4135e0SAntonio Nino Diaz 		if (ret != SCMI_E_SUCCESS) {
1242d4135e0SAntonio Nino Diaz 			ERROR("SCMI system power domain suspend return 0x%x unexpected\n",
1252d4135e0SAntonio Nino Diaz 					ret);
1262d4135e0SAntonio Nino Diaz 			panic();
1272d4135e0SAntonio Nino Diaz 		}
1282d4135e0SAntonio Nino Diaz 		return;
1292d4135e0SAntonio Nino Diaz 	}
1302d4135e0SAntonio Nino Diaz #if !HW_ASSISTED_COHERENCY
13131e703f9SAditya Angadi 	unsigned int lvl, channel_id, domain_id;
1322d4135e0SAntonio Nino Diaz 	uint32_t scmi_pwr_state = 0;
1332d4135e0SAntonio Nino Diaz 	/*
1342d4135e0SAntonio Nino Diaz 	 * If we reach here, then assert that power down at system power domain
1352d4135e0SAntonio Nino Diaz 	 * level is running.
1362d4135e0SAntonio Nino Diaz 	 */
1372d4135e0SAntonio Nino Diaz 	assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
1382d4135e0SAntonio Nino Diaz 
1392d4135e0SAntonio Nino Diaz 	/* For level 0, specify `scmi_power_state_sleep` as the power state */
1402d4135e0SAntonio Nino Diaz 	SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, ARM_PWR_LVL0,
1412d4135e0SAntonio Nino Diaz 						scmi_power_state_sleep);
1422d4135e0SAntonio Nino Diaz 
1432d4135e0SAntonio Nino Diaz 	for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
1442d4135e0SAntonio Nino Diaz 		if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN)
1452d4135e0SAntonio Nino Diaz 			break;
1462d4135e0SAntonio Nino Diaz 
1472d4135e0SAntonio Nino Diaz 		assert(target_state->pwr_domain_state[lvl] ==
1482d4135e0SAntonio Nino Diaz 							ARM_LOCAL_STATE_OFF);
1492d4135e0SAntonio Nino Diaz 		/*
1502d4135e0SAntonio Nino Diaz 		 * Specify `scmi_power_state_off` as power state for higher
1512d4135e0SAntonio Nino Diaz 		 * levels.
1522d4135e0SAntonio Nino Diaz 		 */
1532d4135e0SAntonio Nino Diaz 		SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl,
1542d4135e0SAntonio Nino Diaz 						scmi_power_state_off);
1552d4135e0SAntonio Nino Diaz 	}
1562d4135e0SAntonio Nino Diaz 
1572d4135e0SAntonio Nino Diaz 	SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1);
1582d4135e0SAntonio Nino Diaz 
15931e703f9SAditya Angadi 	css_scp_core_pos_to_scmi_channel(plat_my_core_pos(),
16031e703f9SAditya Angadi 			&domain_id, &channel_id);
16131e703f9SAditya Angadi 	ret = scmi_pwr_state_set(scmi_handles[channel_id],
16231e703f9SAditya Angadi 		domain_id, scmi_pwr_state);
1632d4135e0SAntonio Nino Diaz 
1642d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS) {
1652d4135e0SAntonio Nino Diaz 		ERROR("SCMI set power state command return 0x%x unexpected\n",
1662d4135e0SAntonio Nino Diaz 				ret);
1672d4135e0SAntonio Nino Diaz 		panic();
1682d4135e0SAntonio Nino Diaz 	}
1692d4135e0SAntonio Nino Diaz #endif
1702d4135e0SAntonio Nino Diaz }
1712d4135e0SAntonio Nino Diaz 
1722d4135e0SAntonio Nino Diaz /*
1732d4135e0SAntonio Nino Diaz  * Helper function to turn off a CPU power domain and its parent power domains
1742d4135e0SAntonio Nino Diaz  * if applicable.
1752d4135e0SAntonio Nino Diaz  */
1762d4135e0SAntonio Nino Diaz void css_scp_off(const struct psci_power_state *target_state)
1772d4135e0SAntonio Nino Diaz {
17831e703f9SAditya Angadi 	unsigned int lvl = 0, channel_id, domain_id;
179bde2836fSAmbroise Vincent 	int ret;
1802d4135e0SAntonio Nino Diaz 	uint32_t scmi_pwr_state = 0;
1812d4135e0SAntonio Nino Diaz 
1822d4135e0SAntonio Nino Diaz 	/* At-least the CPU level should be specified to be OFF */
1832d4135e0SAntonio Nino Diaz 	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
1842d4135e0SAntonio Nino Diaz 							ARM_LOCAL_STATE_OFF);
1852d4135e0SAntonio Nino Diaz 
1862d4135e0SAntonio Nino Diaz 	/* PSCI CPU OFF cannot be used to turn OFF system power domain */
1872d4135e0SAntonio Nino Diaz 	assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
1882d4135e0SAntonio Nino Diaz 
1892d4135e0SAntonio Nino Diaz 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
1902d4135e0SAntonio Nino Diaz 		if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN)
1912d4135e0SAntonio Nino Diaz 			break;
1922d4135e0SAntonio Nino Diaz 
1932d4135e0SAntonio Nino Diaz 		assert(target_state->pwr_domain_state[lvl] ==
1942d4135e0SAntonio Nino Diaz 							ARM_LOCAL_STATE_OFF);
1952d4135e0SAntonio Nino Diaz 		SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl,
1962d4135e0SAntonio Nino Diaz 				scmi_power_state_off);
1972d4135e0SAntonio Nino Diaz 	}
1982d4135e0SAntonio Nino Diaz 
1992d4135e0SAntonio Nino Diaz 	SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1);
2002d4135e0SAntonio Nino Diaz 
20131e703f9SAditya Angadi 	css_scp_core_pos_to_scmi_channel(plat_my_core_pos(),
20231e703f9SAditya Angadi 			&domain_id, &channel_id);
20331e703f9SAditya Angadi 	ret = scmi_pwr_state_set(scmi_handles[channel_id],
20431e703f9SAditya Angadi 		domain_id, scmi_pwr_state);
2052d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) {
2062d4135e0SAntonio Nino Diaz 		ERROR("SCMI set power state command return 0x%x unexpected\n",
2072d4135e0SAntonio Nino Diaz 				ret);
2082d4135e0SAntonio Nino Diaz 		panic();
2092d4135e0SAntonio Nino Diaz 	}
2102d4135e0SAntonio Nino Diaz }
2112d4135e0SAntonio Nino Diaz 
2122d4135e0SAntonio Nino Diaz /*
2132d4135e0SAntonio Nino Diaz  * Helper function to turn ON a CPU power domain and its parent power domains
2142d4135e0SAntonio Nino Diaz  * if applicable.
2152d4135e0SAntonio Nino Diaz  */
2162d4135e0SAntonio Nino Diaz void css_scp_on(u_register_t mpidr)
2172d4135e0SAntonio Nino Diaz {
21831e703f9SAditya Angadi 	unsigned int lvl = 0, channel_id, core_pos, domain_id;
21931e703f9SAditya Angadi 	int ret;
2202d4135e0SAntonio Nino Diaz 	uint32_t scmi_pwr_state = 0;
2212d4135e0SAntonio Nino Diaz 
2222d4135e0SAntonio Nino Diaz 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
2232d4135e0SAntonio Nino Diaz 		SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl,
2242d4135e0SAntonio Nino Diaz 				scmi_power_state_on);
2252d4135e0SAntonio Nino Diaz 
2262d4135e0SAntonio Nino Diaz 	SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1);
2272d4135e0SAntonio Nino Diaz 
228cc7f89deSManish Pandey 	core_pos = (unsigned int)plat_core_pos_by_mpidr(mpidr);
229cc7f89deSManish Pandey 	assert(core_pos < PLATFORM_CORE_COUNT);
2302d4135e0SAntonio Nino Diaz 
23131e703f9SAditya Angadi 	css_scp_core_pos_to_scmi_channel(core_pos, &domain_id,
23231e703f9SAditya Angadi 			&channel_id);
23331e703f9SAditya Angadi 	ret = scmi_pwr_state_set(scmi_handles[channel_id],
23431e703f9SAditya Angadi 		domain_id, scmi_pwr_state);
2352d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) {
2362d4135e0SAntonio Nino Diaz 		ERROR("SCMI set power state command return 0x%x unexpected\n",
2372d4135e0SAntonio Nino Diaz 				ret);
2382d4135e0SAntonio Nino Diaz 		panic();
2392d4135e0SAntonio Nino Diaz 	}
2402d4135e0SAntonio Nino Diaz }
2412d4135e0SAntonio Nino Diaz 
2422d4135e0SAntonio Nino Diaz /*
2432d4135e0SAntonio Nino Diaz  * Helper function to get the power state of a power domain node as reported
2442d4135e0SAntonio Nino Diaz  * by the SCP.
2452d4135e0SAntonio Nino Diaz  */
2462d4135e0SAntonio Nino Diaz int css_scp_get_power_state(u_register_t mpidr, unsigned int power_level)
2472d4135e0SAntonio Nino Diaz {
24831e703f9SAditya Angadi 	int ret;
2492d4135e0SAntonio Nino Diaz 	uint32_t scmi_pwr_state = 0, lvl_state;
25031e703f9SAditya Angadi 	unsigned int channel_id, cpu_idx, domain_id;
2512d4135e0SAntonio Nino Diaz 
2522d4135e0SAntonio Nino Diaz 	/* We don't support get power state at the system power domain level */
2532d4135e0SAntonio Nino Diaz 	if ((power_level > PLAT_MAX_PWR_LVL) ||
2542d4135e0SAntonio Nino Diaz 			(power_level == CSS_SYSTEM_PWR_DMN_LVL)) {
2552d4135e0SAntonio Nino Diaz 		WARN("Invalid power level %u specified for SCMI get power state\n",
2562d4135e0SAntonio Nino Diaz 				power_level);
2572d4135e0SAntonio Nino Diaz 		return PSCI_E_INVALID_PARAMS;
2582d4135e0SAntonio Nino Diaz 	}
2592d4135e0SAntonio Nino Diaz 
260cc7f89deSManish Pandey 	cpu_idx = (unsigned int)plat_core_pos_by_mpidr(mpidr);
261cc7f89deSManish Pandey 	assert(cpu_idx < PLATFORM_CORE_COUNT);
2622d4135e0SAntonio Nino Diaz 
26331e703f9SAditya Angadi 	css_scp_core_pos_to_scmi_channel(cpu_idx, &domain_id, &channel_id);
26431e703f9SAditya Angadi 	ret = scmi_pwr_state_get(scmi_handles[channel_id],
26531e703f9SAditya Angadi 		domain_id, &scmi_pwr_state);
2662d4135e0SAntonio Nino Diaz 
2672d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS) {
2682d4135e0SAntonio Nino Diaz 		WARN("SCMI get power state command return 0x%x unexpected\n",
2692d4135e0SAntonio Nino Diaz 				ret);
2702d4135e0SAntonio Nino Diaz 		return PSCI_E_INVALID_PARAMS;
2712d4135e0SAntonio Nino Diaz 	}
2722d4135e0SAntonio Nino Diaz 
2732d4135e0SAntonio Nino Diaz 	/*
2742d4135e0SAntonio Nino Diaz 	 * Find the maximum power level described in the get power state
2752d4135e0SAntonio Nino Diaz 	 * command. If it is less than the requested power level, then assume
2762d4135e0SAntonio Nino Diaz 	 * the requested power level is ON.
2772d4135e0SAntonio Nino Diaz 	 */
2782d4135e0SAntonio Nino Diaz 	if (SCMI_GET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state) < power_level)
2792d4135e0SAntonio Nino Diaz 		return HW_ON;
2802d4135e0SAntonio Nino Diaz 
2812d4135e0SAntonio Nino Diaz 	lvl_state = SCMI_GET_PWR_STATE_LVL(scmi_pwr_state, power_level);
2822d4135e0SAntonio Nino Diaz 	if (lvl_state == scmi_power_state_on)
2832d4135e0SAntonio Nino Diaz 		return HW_ON;
2842d4135e0SAntonio Nino Diaz 
2852d4135e0SAntonio Nino Diaz 	assert((lvl_state == scmi_power_state_off) ||
2862d4135e0SAntonio Nino Diaz 				(lvl_state == scmi_power_state_sleep));
2872d4135e0SAntonio Nino Diaz 	return HW_OFF;
2882d4135e0SAntonio Nino Diaz }
2892d4135e0SAntonio Nino Diaz 
2902d4135e0SAntonio Nino Diaz void __dead2 css_scp_system_off(int state)
2912d4135e0SAntonio Nino Diaz {
2922d4135e0SAntonio Nino Diaz 	int ret;
2932d4135e0SAntonio Nino Diaz 
2942d4135e0SAntonio Nino Diaz 	/*
295*5cf9cc13SPranav Madhu 	 * Before issuing the system power down command, set the trusted mailbox
296*5cf9cc13SPranav Madhu 	 * to 0. This will ensure that in the case of a warm/cold reset, the
297*5cf9cc13SPranav Madhu 	 * primary CPU executes from the cold boot sequence.
298*5cf9cc13SPranav Madhu 	 */
299*5cf9cc13SPranav Madhu 	mmio_write_64(PLAT_ARM_TRUSTED_MAILBOX_BASE, 0U);
300*5cf9cc13SPranav Madhu 
301*5cf9cc13SPranav Madhu 	/*
3022d4135e0SAntonio Nino Diaz 	 * Disable GIC CPU interface to prevent pending interrupt from waking
3032d4135e0SAntonio Nino Diaz 	 * up the AP from WFI.
3042d4135e0SAntonio Nino Diaz 	 */
3052d4135e0SAntonio Nino Diaz 	plat_arm_gic_cpuif_disable();
3062d4135e0SAntonio Nino Diaz 
3072d4135e0SAntonio Nino Diaz 	/*
3082d4135e0SAntonio Nino Diaz 	 * Issue SCMI command. First issue a graceful
3092d4135e0SAntonio Nino Diaz 	 * request and if that fails force the request.
3102d4135e0SAntonio Nino Diaz 	 */
31131e703f9SAditya Angadi 	ret = scmi_sys_pwr_state_set(scmi_handles[default_scmi_channel_id],
3122d4135e0SAntonio Nino Diaz 			SCMI_SYS_PWR_FORCEFUL_REQ,
3132d4135e0SAntonio Nino Diaz 			state);
3142d4135e0SAntonio Nino Diaz 
3152d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS) {
3162d4135e0SAntonio Nino Diaz 		ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n",
3172d4135e0SAntonio Nino Diaz 			state, ret);
3182d4135e0SAntonio Nino Diaz 		panic();
3192d4135e0SAntonio Nino Diaz 	}
3202d4135e0SAntonio Nino Diaz 	wfi();
3212d4135e0SAntonio Nino Diaz 	ERROR("CSS set power state: operation not handled.\n");
3222d4135e0SAntonio Nino Diaz 	panic();
3232d4135e0SAntonio Nino Diaz }
3242d4135e0SAntonio Nino Diaz 
3252d4135e0SAntonio Nino Diaz /*
3262d4135e0SAntonio Nino Diaz  * Helper function to shutdown the system via SCMI.
3272d4135e0SAntonio Nino Diaz  */
3282d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_shutdown(void)
3292d4135e0SAntonio Nino Diaz {
3302d4135e0SAntonio Nino Diaz 	css_scp_system_off(SCMI_SYS_PWR_SHUTDOWN);
3312d4135e0SAntonio Nino Diaz }
3322d4135e0SAntonio Nino Diaz 
3332d4135e0SAntonio Nino Diaz /*
3342d4135e0SAntonio Nino Diaz  * Helper function to reset the system via SCMI.
3352d4135e0SAntonio Nino Diaz  */
3362d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_reboot(void)
3372d4135e0SAntonio Nino Diaz {
3382d4135e0SAntonio Nino Diaz 	css_scp_system_off(SCMI_SYS_PWR_COLD_RESET);
3392d4135e0SAntonio Nino Diaz }
3402d4135e0SAntonio Nino Diaz 
3412d4135e0SAntonio Nino Diaz static int scmi_ap_core_init(scmi_channel_t *ch)
3422d4135e0SAntonio Nino Diaz {
3432d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS
3442d4135e0SAntonio Nino Diaz 	uint32_t version;
3452d4135e0SAntonio Nino Diaz 	int ret;
3462d4135e0SAntonio Nino Diaz 
3472d4135e0SAntonio Nino Diaz 	ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version);
3482d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS) {
3492d4135e0SAntonio Nino Diaz 		WARN("SCMI AP core protocol version message failed\n");
3502d4135e0SAntonio Nino Diaz 		return -1;
3512d4135e0SAntonio Nino Diaz 	}
3522d4135e0SAntonio Nino Diaz 
3532d4135e0SAntonio Nino Diaz 	if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) {
3542d4135e0SAntonio Nino Diaz 		WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n",
3552d4135e0SAntonio Nino Diaz 			version, SCMI_AP_CORE_PROTO_VER);
3562d4135e0SAntonio Nino Diaz 		return -1;
3572d4135e0SAntonio Nino Diaz 	}
3582d4135e0SAntonio Nino Diaz 	INFO("SCMI AP core protocol version 0x%x detected\n", version);
3592d4135e0SAntonio Nino Diaz #endif
3602d4135e0SAntonio Nino Diaz 	return 0;
3612d4135e0SAntonio Nino Diaz }
3622d4135e0SAntonio Nino Diaz 
3632d4135e0SAntonio Nino Diaz void __init plat_arm_pwrc_setup(void)
3642d4135e0SAntonio Nino Diaz {
36531e703f9SAditya Angadi 	unsigned int composite_id, idx;
36631e703f9SAditya Angadi 
36731e703f9SAditya Angadi 	for (idx = 0; idx < PLAT_ARM_SCMI_CHANNEL_COUNT; idx++) {
368e0baae73SAndre Przywara 		INFO("Initializing SCMI driver on channel %d\n", idx);
36931e703f9SAditya Angadi 
37031e703f9SAditya Angadi 		scmi_channels[idx].info = plat_css_get_scmi_info(idx);
37131e703f9SAditya Angadi 		scmi_channels[idx].lock = ARM_SCMI_LOCK_GET_INSTANCE;
37231e703f9SAditya Angadi 		scmi_handles[idx] = scmi_init(&scmi_channels[idx]);
37331e703f9SAditya Angadi 
37431e703f9SAditya Angadi 		if (scmi_handles[idx] == NULL) {
37531e703f9SAditya Angadi 			ERROR("SCMI Initialization failed on channel %d\n", idx);
3762d4135e0SAntonio Nino Diaz 			panic();
3772d4135e0SAntonio Nino Diaz 		}
37831e703f9SAditya Angadi 
37931e703f9SAditya Angadi 		if (scmi_ap_core_init(&scmi_channels[idx]) < 0) {
3802d4135e0SAntonio Nino Diaz 			ERROR("SCMI AP core protocol initialization failed\n");
3812d4135e0SAntonio Nino Diaz 			panic();
3822d4135e0SAntonio Nino Diaz 		}
3832d4135e0SAntonio Nino Diaz 	}
3842d4135e0SAntonio Nino Diaz 
38531e703f9SAditya Angadi 	composite_id = plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()];
38631e703f9SAditya Angadi 	default_scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id);
38731e703f9SAditya Angadi }
38831e703f9SAditya Angadi 
3892d4135e0SAntonio Nino Diaz /******************************************************************************
3902d4135e0SAntonio Nino Diaz  * This function overrides the default definition for ARM platforms. Initialize
3912d4135e0SAntonio Nino Diaz  * the SCMI driver, query capability via SCMI and modify the PSCI capability
3922d4135e0SAntonio Nino Diaz  * based on that.
3932d4135e0SAntonio Nino Diaz  *****************************************************************************/
3942d4135e0SAntonio Nino Diaz const plat_psci_ops_t *css_scmi_override_pm_ops(plat_psci_ops_t *ops)
3952d4135e0SAntonio Nino Diaz {
3962d4135e0SAntonio Nino Diaz 	uint32_t msg_attr;
3972d4135e0SAntonio Nino Diaz 	int ret;
39831e703f9SAditya Angadi 	void *scmi_handle = scmi_handles[default_scmi_channel_id];
3992d4135e0SAntonio Nino Diaz 
4002d4135e0SAntonio Nino Diaz 	assert(scmi_handle);
4012d4135e0SAntonio Nino Diaz 
4022d4135e0SAntonio Nino Diaz 	/* Check that power domain POWER_STATE_SET message is supported */
4032d4135e0SAntonio Nino Diaz 	ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID,
4042d4135e0SAntonio Nino Diaz 				SCMI_PWR_STATE_SET_MSG, &msg_attr);
4052d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS) {
4062d4135e0SAntonio Nino Diaz 		ERROR("Set power state command is not supported by SCMI\n");
4072d4135e0SAntonio Nino Diaz 		panic();
4082d4135e0SAntonio Nino Diaz 	}
4092d4135e0SAntonio Nino Diaz 
4102d4135e0SAntonio Nino Diaz 	/*
4112d4135e0SAntonio Nino Diaz 	 * Don't support PSCI NODE_HW_STATE call if SCMI doesn't support
4122d4135e0SAntonio Nino Diaz 	 * POWER_STATE_GET message.
4132d4135e0SAntonio Nino Diaz 	 */
4142d4135e0SAntonio Nino Diaz 	ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID,
4152d4135e0SAntonio Nino Diaz 				SCMI_PWR_STATE_GET_MSG, &msg_attr);
4162d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS)
4172d4135e0SAntonio Nino Diaz 		ops->get_node_hw_state = NULL;
4182d4135e0SAntonio Nino Diaz 
4192d4135e0SAntonio Nino Diaz 	/* Check if the SCMI SYSTEM_POWER_STATE_SET message is supported */
4202d4135e0SAntonio Nino Diaz 	ret = scmi_proto_msg_attr(scmi_handle, SCMI_SYS_PWR_PROTO_ID,
4212d4135e0SAntonio Nino Diaz 				SCMI_SYS_PWR_STATE_SET_MSG, &msg_attr);
4222d4135e0SAntonio Nino Diaz 	if (ret != SCMI_E_SUCCESS) {
4232d4135e0SAntonio Nino Diaz 		/* System power management operations are not supported */
4242d4135e0SAntonio Nino Diaz 		ops->system_off = NULL;
4252d4135e0SAntonio Nino Diaz 		ops->system_reset = NULL;
4262d4135e0SAntonio Nino Diaz 		ops->get_sys_suspend_power_state = NULL;
4272d4135e0SAntonio Nino Diaz 	} else {
4282d4135e0SAntonio Nino Diaz 		if (!(msg_attr & SCMI_SYS_PWR_SUSPEND_SUPPORTED)) {
4292d4135e0SAntonio Nino Diaz 			/*
4302d4135e0SAntonio Nino Diaz 			 * System power management protocol is available, but
4312d4135e0SAntonio Nino Diaz 			 * it does not support SYSTEM SUSPEND.
4322d4135e0SAntonio Nino Diaz 			 */
4332d4135e0SAntonio Nino Diaz 			ops->get_sys_suspend_power_state = NULL;
4342d4135e0SAntonio Nino Diaz 		}
4352d4135e0SAntonio Nino Diaz 		if (!(msg_attr & SCMI_SYS_PWR_WARM_RESET_SUPPORTED)) {
4362d4135e0SAntonio Nino Diaz 			/*
4372d4135e0SAntonio Nino Diaz 			 * WARM reset is not available.
4382d4135e0SAntonio Nino Diaz 			 */
4392d4135e0SAntonio Nino Diaz 			ops->system_reset2 = NULL;
4402d4135e0SAntonio Nino Diaz 		}
4412d4135e0SAntonio Nino Diaz 	}
4422d4135e0SAntonio Nino Diaz 
4432d4135e0SAntonio Nino Diaz 	return ops;
4442d4135e0SAntonio Nino Diaz }
4452d4135e0SAntonio Nino Diaz 
4462d4135e0SAntonio Nino Diaz int css_system_reset2(int is_vendor, int reset_type, u_register_t cookie)
4472d4135e0SAntonio Nino Diaz {
4482d4135e0SAntonio Nino Diaz 	if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET))
4492d4135e0SAntonio Nino Diaz 		return PSCI_E_INVALID_PARAMS;
4502d4135e0SAntonio Nino Diaz 
4512d4135e0SAntonio Nino Diaz 	css_scp_system_off(SCMI_SYS_PWR_WARM_RESET);
4522d4135e0SAntonio Nino Diaz 	/*
4532d4135e0SAntonio Nino Diaz 	 * css_scp_system_off cannot return (it is a __dead function),
4542d4135e0SAntonio Nino Diaz 	 * but css_system_reset2 has to return some value, even in
4552d4135e0SAntonio Nino Diaz 	 * this case.
4562d4135e0SAntonio Nino Diaz 	 */
4572d4135e0SAntonio Nino Diaz 	return 0;
4582d4135e0SAntonio Nino Diaz }
4592d4135e0SAntonio Nino Diaz 
4602d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS
4612d4135e0SAntonio Nino Diaz void plat_arm_program_trusted_mailbox(uintptr_t address)
4622d4135e0SAntonio Nino Diaz {
46331e703f9SAditya Angadi 	int ret, i;
4642d4135e0SAntonio Nino Diaz 
46531e703f9SAditya Angadi 	for (i = 0; i < PLAT_ARM_SCMI_CHANNEL_COUNT; i++) {
46631e703f9SAditya Angadi 		assert(scmi_handles[i]);
46731e703f9SAditya Angadi 
46831e703f9SAditya Angadi 		ret = scmi_ap_core_set_reset_addr(scmi_handles[i], address,
4692d4135e0SAntonio Nino Diaz 				SCMI_AP_CORE_LOCK_ATTR);
4702d4135e0SAntonio Nino Diaz 		if (ret != SCMI_E_SUCCESS) {
4712d4135e0SAntonio Nino Diaz 			ERROR("CSS: Failed to program reset address: %d\n", ret);
4722d4135e0SAntonio Nino Diaz 			panic();
4732d4135e0SAntonio Nino Diaz 		}
4742d4135e0SAntonio Nino Diaz 	}
47531e703f9SAditya Angadi }
4762d4135e0SAntonio Nino Diaz #endif
477