12d4135e0SAntonio Nino Diaz /* 2*31e703f9SAditya Angadi * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved. 32d4135e0SAntonio Nino Diaz * 42d4135e0SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 52d4135e0SAntonio Nino Diaz */ 62d4135e0SAntonio Nino Diaz 72d4135e0SAntonio Nino Diaz #include <assert.h> 82d4135e0SAntonio Nino Diaz #include <string.h> 92d4135e0SAntonio Nino Diaz 102d4135e0SAntonio Nino Diaz #include <arch_helpers.h> 112d4135e0SAntonio Nino Diaz #include <common/debug.h> 122d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 132d4135e0SAntonio Nino Diaz #include <drivers/arm/css/scmi.h> 142d4135e0SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 152d4135e0SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 162d4135e0SAntonio Nino Diaz #include <plat/common/platform.h> 172d4135e0SAntonio Nino Diaz #include <platform_def.h> 182d4135e0SAntonio Nino Diaz 192d4135e0SAntonio Nino Diaz /* 202d4135e0SAntonio Nino Diaz * This file implements the SCP helper functions using SCMI protocol. 212d4135e0SAntonio Nino Diaz */ 222d4135e0SAntonio Nino Diaz 232d4135e0SAntonio Nino Diaz /* 242d4135e0SAntonio Nino Diaz * SCMI power state parameter bit field encoding for ARM CSS platforms. 252d4135e0SAntonio Nino Diaz * 262d4135e0SAntonio Nino Diaz * 31 20 19 16 15 12 11 8 7 4 3 0 272d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 282d4135e0SAntonio Nino Diaz * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 292d4135e0SAntonio Nino Diaz * | | | state | state | state | state | 302d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 312d4135e0SAntonio Nino Diaz * 322d4135e0SAntonio Nino Diaz * `Max level` encodes the highest level that has a valid power state 332d4135e0SAntonio Nino Diaz * encoded in the power state. 342d4135e0SAntonio Nino Diaz */ 352d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 362d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 372d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 382d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 392d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 402d4135e0SAntonio Nino Diaz (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 412d4135e0SAntonio Nino Diaz << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 422d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 432d4135e0SAntonio Nino Diaz (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 442d4135e0SAntonio Nino Diaz & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 452d4135e0SAntonio Nino Diaz 462d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_WIDTH 4 472d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_MASK \ 482d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 492d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 502d4135e0SAntonio Nino Diaz (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 512d4135e0SAntonio Nino Diaz << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 522d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 532d4135e0SAntonio Nino Diaz (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 542d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_LVL_MASK) 552d4135e0SAntonio Nino Diaz 562d4135e0SAntonio Nino Diaz /* 572d4135e0SAntonio Nino Diaz * The SCMI power state enumeration for a power domain level 582d4135e0SAntonio Nino Diaz */ 592d4135e0SAntonio Nino Diaz typedef enum { 602d4135e0SAntonio Nino Diaz scmi_power_state_off = 0, 612d4135e0SAntonio Nino Diaz scmi_power_state_on = 1, 622d4135e0SAntonio Nino Diaz scmi_power_state_sleep = 2, 632d4135e0SAntonio Nino Diaz } scmi_power_state_t; 642d4135e0SAntonio Nino Diaz 652d4135e0SAntonio Nino Diaz /* 66*31e703f9SAditya Angadi * The global handles for invoking the SCMI driver APIs after the driver 672d4135e0SAntonio Nino Diaz * has been initialized. 682d4135e0SAntonio Nino Diaz */ 69*31e703f9SAditya Angadi static void *scmi_handles[PLAT_ARM_SCMI_CHANNEL_COUNT]; 702d4135e0SAntonio Nino Diaz 71*31e703f9SAditya Angadi /* The global SCMI channels array */ 72*31e703f9SAditya Angadi static scmi_channel_t scmi_channels[PLAT_ARM_SCMI_CHANNEL_COUNT]; 732d4135e0SAntonio Nino Diaz 74*31e703f9SAditya Angadi /* 75*31e703f9SAditya Angadi * Channel ID for the default SCMI channel. 76*31e703f9SAditya Angadi * The default channel is used to issue SYSTEM level SCMI requests and is 77*31e703f9SAditya Angadi * initialized to the channel which has the boot cpu as its resource. 78*31e703f9SAditya Angadi */ 79*31e703f9SAditya Angadi static uint32_t default_scmi_channel_id; 80*31e703f9SAditya Angadi 81*31e703f9SAditya Angadi /* 82*31e703f9SAditya Angadi * TODO: Allow use of channel specific lock instead of using a single lock for 83*31e703f9SAditya Angadi * all the channels. 84*31e703f9SAditya Angadi */ 852d4135e0SAntonio Nino Diaz ARM_SCMI_INSTANTIATE_LOCK; 862d4135e0SAntonio Nino Diaz 872d4135e0SAntonio Nino Diaz /* 88*31e703f9SAditya Angadi * Function to obtain the SCMI Domain ID and SCMI Channel number from the linear 89*31e703f9SAditya Angadi * core position. The SCMI Channel number is encoded in the upper 16 bits and 90*31e703f9SAditya Angadi * the Domain ID is encoded in the lower 16 bits in each entry of the mapping 91*31e703f9SAditya Angadi * array exported by the platform. 92*31e703f9SAditya Angadi */ 93*31e703f9SAditya Angadi static void css_scp_core_pos_to_scmi_channel(unsigned int core_pos, 94*31e703f9SAditya Angadi unsigned int *scmi_domain_id, unsigned int *scmi_channel_id) 95*31e703f9SAditya Angadi { 96*31e703f9SAditya Angadi unsigned int composite_id; 97*31e703f9SAditya Angadi 98*31e703f9SAditya Angadi composite_id = plat_css_core_pos_to_scmi_dmn_id_map[core_pos]; 99*31e703f9SAditya Angadi 100*31e703f9SAditya Angadi *scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id); 101*31e703f9SAditya Angadi *scmi_domain_id = GET_SCMI_DOMAIN_ID(composite_id); 102*31e703f9SAditya Angadi } 103*31e703f9SAditya Angadi 104*31e703f9SAditya Angadi /* 1052d4135e0SAntonio Nino Diaz * Helper function to suspend a CPU power domain and its parent power domains 1062d4135e0SAntonio Nino Diaz * if applicable. 1072d4135e0SAntonio Nino Diaz */ 1082d4135e0SAntonio Nino Diaz void css_scp_suspend(const struct psci_power_state *target_state) 1092d4135e0SAntonio Nino Diaz { 1102d4135e0SAntonio Nino Diaz int ret; 1112d4135e0SAntonio Nino Diaz 1122d4135e0SAntonio Nino Diaz /* At least power domain level 0 should be specified to be suspended */ 1132d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 1142d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1152d4135e0SAntonio Nino Diaz 1162d4135e0SAntonio Nino Diaz /* Check if power down at system power domain level is requested */ 1172d4135e0SAntonio Nino Diaz if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 118*31e703f9SAditya Angadi /* Issue SCMI command for SYSTEM_SUSPEND on all SCMI channels */ 119*31e703f9SAditya Angadi ret = scmi_sys_pwr_state_set( 120*31e703f9SAditya Angadi scmi_handles[default_scmi_channel_id], 121*31e703f9SAditya Angadi SCMI_SYS_PWR_FORCEFUL_REQ, SCMI_SYS_PWR_SUSPEND); 1222d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1232d4135e0SAntonio Nino Diaz ERROR("SCMI system power domain suspend return 0x%x unexpected\n", 1242d4135e0SAntonio Nino Diaz ret); 1252d4135e0SAntonio Nino Diaz panic(); 1262d4135e0SAntonio Nino Diaz } 1272d4135e0SAntonio Nino Diaz return; 1282d4135e0SAntonio Nino Diaz } 1292d4135e0SAntonio Nino Diaz #if !HW_ASSISTED_COHERENCY 130*31e703f9SAditya Angadi unsigned int lvl, channel_id, domain_id; 1312d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1322d4135e0SAntonio Nino Diaz /* 1332d4135e0SAntonio Nino Diaz * If we reach here, then assert that power down at system power domain 1342d4135e0SAntonio Nino Diaz * level is running. 1352d4135e0SAntonio Nino Diaz */ 1362d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 1372d4135e0SAntonio Nino Diaz 1382d4135e0SAntonio Nino Diaz /* For level 0, specify `scmi_power_state_sleep` as the power state */ 1392d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, ARM_PWR_LVL0, 1402d4135e0SAntonio Nino Diaz scmi_power_state_sleep); 1412d4135e0SAntonio Nino Diaz 1422d4135e0SAntonio Nino Diaz for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1432d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 1442d4135e0SAntonio Nino Diaz break; 1452d4135e0SAntonio Nino Diaz 1462d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 1472d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1482d4135e0SAntonio Nino Diaz /* 1492d4135e0SAntonio Nino Diaz * Specify `scmi_power_state_off` as power state for higher 1502d4135e0SAntonio Nino Diaz * levels. 1512d4135e0SAntonio Nino Diaz */ 1522d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1532d4135e0SAntonio Nino Diaz scmi_power_state_off); 1542d4135e0SAntonio Nino Diaz } 1552d4135e0SAntonio Nino Diaz 1562d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 1572d4135e0SAntonio Nino Diaz 158*31e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(plat_my_core_pos(), 159*31e703f9SAditya Angadi &domain_id, &channel_id); 160*31e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 161*31e703f9SAditya Angadi domain_id, scmi_pwr_state); 1622d4135e0SAntonio Nino Diaz 1632d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 1642d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 1652d4135e0SAntonio Nino Diaz ret); 1662d4135e0SAntonio Nino Diaz panic(); 1672d4135e0SAntonio Nino Diaz } 1682d4135e0SAntonio Nino Diaz #endif 1692d4135e0SAntonio Nino Diaz } 1702d4135e0SAntonio Nino Diaz 1712d4135e0SAntonio Nino Diaz /* 1722d4135e0SAntonio Nino Diaz * Helper function to turn off a CPU power domain and its parent power domains 1732d4135e0SAntonio Nino Diaz * if applicable. 1742d4135e0SAntonio Nino Diaz */ 1752d4135e0SAntonio Nino Diaz void css_scp_off(const struct psci_power_state *target_state) 1762d4135e0SAntonio Nino Diaz { 177*31e703f9SAditya Angadi unsigned int lvl = 0, channel_id, domain_id; 178bde2836fSAmbroise Vincent int ret; 1792d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 1802d4135e0SAntonio Nino Diaz 1812d4135e0SAntonio Nino Diaz /* At-least the CPU level should be specified to be OFF */ 1822d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 1832d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1842d4135e0SAntonio Nino Diaz 1852d4135e0SAntonio Nino Diaz /* PSCI CPU OFF cannot be used to turn OFF system power domain */ 1862d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 1872d4135e0SAntonio Nino Diaz 1882d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1892d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 1902d4135e0SAntonio Nino Diaz break; 1912d4135e0SAntonio Nino Diaz 1922d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 1932d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 1942d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 1952d4135e0SAntonio Nino Diaz scmi_power_state_off); 1962d4135e0SAntonio Nino Diaz } 1972d4135e0SAntonio Nino Diaz 1982d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 1992d4135e0SAntonio Nino Diaz 200*31e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(plat_my_core_pos(), 201*31e703f9SAditya Angadi &domain_id, &channel_id); 202*31e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 203*31e703f9SAditya Angadi domain_id, scmi_pwr_state); 2042d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2052d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2062d4135e0SAntonio Nino Diaz ret); 2072d4135e0SAntonio Nino Diaz panic(); 2082d4135e0SAntonio Nino Diaz } 2092d4135e0SAntonio Nino Diaz } 2102d4135e0SAntonio Nino Diaz 2112d4135e0SAntonio Nino Diaz /* 2122d4135e0SAntonio Nino Diaz * Helper function to turn ON a CPU power domain and its parent power domains 2132d4135e0SAntonio Nino Diaz * if applicable. 2142d4135e0SAntonio Nino Diaz */ 2152d4135e0SAntonio Nino Diaz void css_scp_on(u_register_t mpidr) 2162d4135e0SAntonio Nino Diaz { 217*31e703f9SAditya Angadi unsigned int lvl = 0, channel_id, core_pos, domain_id; 218*31e703f9SAditya Angadi int ret; 2192d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 2202d4135e0SAntonio Nino Diaz 2212d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 2222d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 2232d4135e0SAntonio Nino Diaz scmi_power_state_on); 2242d4135e0SAntonio Nino Diaz 2252d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 2262d4135e0SAntonio Nino Diaz 2272d4135e0SAntonio Nino Diaz core_pos = plat_core_pos_by_mpidr(mpidr); 228*31e703f9SAditya Angadi assert(core_pos >= 0 && (core_pos < PLATFORM_CORE_COUNT)); 2292d4135e0SAntonio Nino Diaz 230*31e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(core_pos, &domain_id, 231*31e703f9SAditya Angadi &channel_id); 232*31e703f9SAditya Angadi ret = scmi_pwr_state_set(scmi_handles[channel_id], 233*31e703f9SAditya Angadi domain_id, scmi_pwr_state); 2342d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 2352d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 2362d4135e0SAntonio Nino Diaz ret); 2372d4135e0SAntonio Nino Diaz panic(); 2382d4135e0SAntonio Nino Diaz } 2392d4135e0SAntonio Nino Diaz } 2402d4135e0SAntonio Nino Diaz 2412d4135e0SAntonio Nino Diaz /* 2422d4135e0SAntonio Nino Diaz * Helper function to get the power state of a power domain node as reported 2432d4135e0SAntonio Nino Diaz * by the SCP. 2442d4135e0SAntonio Nino Diaz */ 2452d4135e0SAntonio Nino Diaz int css_scp_get_power_state(u_register_t mpidr, unsigned int power_level) 2462d4135e0SAntonio Nino Diaz { 247*31e703f9SAditya Angadi int ret; 2482d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0, lvl_state; 249*31e703f9SAditya Angadi unsigned int channel_id, cpu_idx, domain_id; 2502d4135e0SAntonio Nino Diaz 2512d4135e0SAntonio Nino Diaz /* We don't support get power state at the system power domain level */ 2522d4135e0SAntonio Nino Diaz if ((power_level > PLAT_MAX_PWR_LVL) || 2532d4135e0SAntonio Nino Diaz (power_level == CSS_SYSTEM_PWR_DMN_LVL)) { 2542d4135e0SAntonio Nino Diaz WARN("Invalid power level %u specified for SCMI get power state\n", 2552d4135e0SAntonio Nino Diaz power_level); 2562d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2572d4135e0SAntonio Nino Diaz } 2582d4135e0SAntonio Nino Diaz 2592d4135e0SAntonio Nino Diaz cpu_idx = plat_core_pos_by_mpidr(mpidr); 2602d4135e0SAntonio Nino Diaz assert(cpu_idx > -1); 2612d4135e0SAntonio Nino Diaz 262*31e703f9SAditya Angadi css_scp_core_pos_to_scmi_channel(cpu_idx, &domain_id, &channel_id); 263*31e703f9SAditya Angadi ret = scmi_pwr_state_get(scmi_handles[channel_id], 264*31e703f9SAditya Angadi domain_id, &scmi_pwr_state); 2652d4135e0SAntonio Nino Diaz 2662d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 2672d4135e0SAntonio Nino Diaz WARN("SCMI get power state command return 0x%x unexpected\n", 2682d4135e0SAntonio Nino Diaz ret); 2692d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 2702d4135e0SAntonio Nino Diaz } 2712d4135e0SAntonio Nino Diaz 2722d4135e0SAntonio Nino Diaz /* 2732d4135e0SAntonio Nino Diaz * Find the maximum power level described in the get power state 2742d4135e0SAntonio Nino Diaz * command. If it is less than the requested power level, then assume 2752d4135e0SAntonio Nino Diaz * the requested power level is ON. 2762d4135e0SAntonio Nino Diaz */ 2772d4135e0SAntonio Nino Diaz if (SCMI_GET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state) < power_level) 2782d4135e0SAntonio Nino Diaz return HW_ON; 2792d4135e0SAntonio Nino Diaz 2802d4135e0SAntonio Nino Diaz lvl_state = SCMI_GET_PWR_STATE_LVL(scmi_pwr_state, power_level); 2812d4135e0SAntonio Nino Diaz if (lvl_state == scmi_power_state_on) 2822d4135e0SAntonio Nino Diaz return HW_ON; 2832d4135e0SAntonio Nino Diaz 2842d4135e0SAntonio Nino Diaz assert((lvl_state == scmi_power_state_off) || 2852d4135e0SAntonio Nino Diaz (lvl_state == scmi_power_state_sleep)); 2862d4135e0SAntonio Nino Diaz return HW_OFF; 2872d4135e0SAntonio Nino Diaz } 2882d4135e0SAntonio Nino Diaz 2892d4135e0SAntonio Nino Diaz void __dead2 css_scp_system_off(int state) 2902d4135e0SAntonio Nino Diaz { 2912d4135e0SAntonio Nino Diaz int ret; 2922d4135e0SAntonio Nino Diaz 2932d4135e0SAntonio Nino Diaz /* 2942d4135e0SAntonio Nino Diaz * Disable GIC CPU interface to prevent pending interrupt from waking 2952d4135e0SAntonio Nino Diaz * up the AP from WFI. 2962d4135e0SAntonio Nino Diaz */ 2972d4135e0SAntonio Nino Diaz plat_arm_gic_cpuif_disable(); 2982d4135e0SAntonio Nino Diaz 2992d4135e0SAntonio Nino Diaz /* 3002d4135e0SAntonio Nino Diaz * Issue SCMI command. First issue a graceful 3012d4135e0SAntonio Nino Diaz * request and if that fails force the request. 3022d4135e0SAntonio Nino Diaz */ 303*31e703f9SAditya Angadi ret = scmi_sys_pwr_state_set(scmi_handles[default_scmi_channel_id], 3042d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_FORCEFUL_REQ, 3052d4135e0SAntonio Nino Diaz state); 3062d4135e0SAntonio Nino Diaz 3072d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3082d4135e0SAntonio Nino Diaz ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 3092d4135e0SAntonio Nino Diaz state, ret); 3102d4135e0SAntonio Nino Diaz panic(); 3112d4135e0SAntonio Nino Diaz } 3122d4135e0SAntonio Nino Diaz wfi(); 3132d4135e0SAntonio Nino Diaz ERROR("CSS set power state: operation not handled.\n"); 3142d4135e0SAntonio Nino Diaz panic(); 3152d4135e0SAntonio Nino Diaz } 3162d4135e0SAntonio Nino Diaz 3172d4135e0SAntonio Nino Diaz /* 3182d4135e0SAntonio Nino Diaz * Helper function to shutdown the system via SCMI. 3192d4135e0SAntonio Nino Diaz */ 3202d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_shutdown(void) 3212d4135e0SAntonio Nino Diaz { 3222d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_SHUTDOWN); 3232d4135e0SAntonio Nino Diaz } 3242d4135e0SAntonio Nino Diaz 3252d4135e0SAntonio Nino Diaz /* 3262d4135e0SAntonio Nino Diaz * Helper function to reset the system via SCMI. 3272d4135e0SAntonio Nino Diaz */ 3282d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_reboot(void) 3292d4135e0SAntonio Nino Diaz { 3302d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_COLD_RESET); 3312d4135e0SAntonio Nino Diaz } 3322d4135e0SAntonio Nino Diaz 3332d4135e0SAntonio Nino Diaz static int scmi_ap_core_init(scmi_channel_t *ch) 3342d4135e0SAntonio Nino Diaz { 3352d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 3362d4135e0SAntonio Nino Diaz uint32_t version; 3372d4135e0SAntonio Nino Diaz int ret; 3382d4135e0SAntonio Nino Diaz 3392d4135e0SAntonio Nino Diaz ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 3402d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3412d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version message failed\n"); 3422d4135e0SAntonio Nino Diaz return -1; 3432d4135e0SAntonio Nino Diaz } 3442d4135e0SAntonio Nino Diaz 3452d4135e0SAntonio Nino Diaz if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 3462d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 3472d4135e0SAntonio Nino Diaz version, SCMI_AP_CORE_PROTO_VER); 3482d4135e0SAntonio Nino Diaz return -1; 3492d4135e0SAntonio Nino Diaz } 3502d4135e0SAntonio Nino Diaz INFO("SCMI AP core protocol version 0x%x detected\n", version); 3512d4135e0SAntonio Nino Diaz #endif 3522d4135e0SAntonio Nino Diaz return 0; 3532d4135e0SAntonio Nino Diaz } 3542d4135e0SAntonio Nino Diaz 3552d4135e0SAntonio Nino Diaz void __init plat_arm_pwrc_setup(void) 3562d4135e0SAntonio Nino Diaz { 357*31e703f9SAditya Angadi unsigned int composite_id, idx; 358*31e703f9SAditya Angadi 359*31e703f9SAditya Angadi for (idx = 0; idx < PLAT_ARM_SCMI_CHANNEL_COUNT; idx++) { 360*31e703f9SAditya Angadi INFO("Initializing driver on Channel %d\n", idx); 361*31e703f9SAditya Angadi 362*31e703f9SAditya Angadi scmi_channels[idx].info = plat_css_get_scmi_info(idx); 363*31e703f9SAditya Angadi scmi_channels[idx].lock = ARM_SCMI_LOCK_GET_INSTANCE; 364*31e703f9SAditya Angadi scmi_handles[idx] = scmi_init(&scmi_channels[idx]); 365*31e703f9SAditya Angadi 366*31e703f9SAditya Angadi if (scmi_handles[idx] == NULL) { 367*31e703f9SAditya Angadi ERROR("SCMI Initialization failed on channel %d\n", idx); 3682d4135e0SAntonio Nino Diaz panic(); 3692d4135e0SAntonio Nino Diaz } 370*31e703f9SAditya Angadi 371*31e703f9SAditya Angadi if (scmi_ap_core_init(&scmi_channels[idx]) < 0) { 3722d4135e0SAntonio Nino Diaz ERROR("SCMI AP core protocol initialization failed\n"); 3732d4135e0SAntonio Nino Diaz panic(); 3742d4135e0SAntonio Nino Diaz } 3752d4135e0SAntonio Nino Diaz } 3762d4135e0SAntonio Nino Diaz 377*31e703f9SAditya Angadi composite_id = plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()]; 378*31e703f9SAditya Angadi default_scmi_channel_id = GET_SCMI_CHANNEL_ID(composite_id); 379*31e703f9SAditya Angadi } 380*31e703f9SAditya Angadi 3812d4135e0SAntonio Nino Diaz /****************************************************************************** 3822d4135e0SAntonio Nino Diaz * This function overrides the default definition for ARM platforms. Initialize 3832d4135e0SAntonio Nino Diaz * the SCMI driver, query capability via SCMI and modify the PSCI capability 3842d4135e0SAntonio Nino Diaz * based on that. 3852d4135e0SAntonio Nino Diaz *****************************************************************************/ 3862d4135e0SAntonio Nino Diaz const plat_psci_ops_t *css_scmi_override_pm_ops(plat_psci_ops_t *ops) 3872d4135e0SAntonio Nino Diaz { 3882d4135e0SAntonio Nino Diaz uint32_t msg_attr; 3892d4135e0SAntonio Nino Diaz int ret; 390*31e703f9SAditya Angadi void *scmi_handle = scmi_handles[default_scmi_channel_id]; 3912d4135e0SAntonio Nino Diaz 3922d4135e0SAntonio Nino Diaz assert(scmi_handle); 3932d4135e0SAntonio Nino Diaz 3942d4135e0SAntonio Nino Diaz /* Check that power domain POWER_STATE_SET message is supported */ 3952d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 3962d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_SET_MSG, &msg_attr); 3972d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 3982d4135e0SAntonio Nino Diaz ERROR("Set power state command is not supported by SCMI\n"); 3992d4135e0SAntonio Nino Diaz panic(); 4002d4135e0SAntonio Nino Diaz } 4012d4135e0SAntonio Nino Diaz 4022d4135e0SAntonio Nino Diaz /* 4032d4135e0SAntonio Nino Diaz * Don't support PSCI NODE_HW_STATE call if SCMI doesn't support 4042d4135e0SAntonio Nino Diaz * POWER_STATE_GET message. 4052d4135e0SAntonio Nino Diaz */ 4062d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 4072d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_GET_MSG, &msg_attr); 4082d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) 4092d4135e0SAntonio Nino Diaz ops->get_node_hw_state = NULL; 4102d4135e0SAntonio Nino Diaz 4112d4135e0SAntonio Nino Diaz /* Check if the SCMI SYSTEM_POWER_STATE_SET message is supported */ 4122d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_SYS_PWR_PROTO_ID, 4132d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_STATE_SET_MSG, &msg_attr); 4142d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4152d4135e0SAntonio Nino Diaz /* System power management operations are not supported */ 4162d4135e0SAntonio Nino Diaz ops->system_off = NULL; 4172d4135e0SAntonio Nino Diaz ops->system_reset = NULL; 4182d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 4192d4135e0SAntonio Nino Diaz } else { 4202d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_SUSPEND_SUPPORTED)) { 4212d4135e0SAntonio Nino Diaz /* 4222d4135e0SAntonio Nino Diaz * System power management protocol is available, but 4232d4135e0SAntonio Nino Diaz * it does not support SYSTEM SUSPEND. 4242d4135e0SAntonio Nino Diaz */ 4252d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 4262d4135e0SAntonio Nino Diaz } 4272d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_WARM_RESET_SUPPORTED)) { 4282d4135e0SAntonio Nino Diaz /* 4292d4135e0SAntonio Nino Diaz * WARM reset is not available. 4302d4135e0SAntonio Nino Diaz */ 4312d4135e0SAntonio Nino Diaz ops->system_reset2 = NULL; 4322d4135e0SAntonio Nino Diaz } 4332d4135e0SAntonio Nino Diaz } 4342d4135e0SAntonio Nino Diaz 4352d4135e0SAntonio Nino Diaz return ops; 4362d4135e0SAntonio Nino Diaz } 4372d4135e0SAntonio Nino Diaz 4382d4135e0SAntonio Nino Diaz int css_system_reset2(int is_vendor, int reset_type, u_register_t cookie) 4392d4135e0SAntonio Nino Diaz { 4402d4135e0SAntonio Nino Diaz if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET)) 4412d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 4422d4135e0SAntonio Nino Diaz 4432d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_WARM_RESET); 4442d4135e0SAntonio Nino Diaz /* 4452d4135e0SAntonio Nino Diaz * css_scp_system_off cannot return (it is a __dead function), 4462d4135e0SAntonio Nino Diaz * but css_system_reset2 has to return some value, even in 4472d4135e0SAntonio Nino Diaz * this case. 4482d4135e0SAntonio Nino Diaz */ 4492d4135e0SAntonio Nino Diaz return 0; 4502d4135e0SAntonio Nino Diaz } 4512d4135e0SAntonio Nino Diaz 4522d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 4532d4135e0SAntonio Nino Diaz void plat_arm_program_trusted_mailbox(uintptr_t address) 4542d4135e0SAntonio Nino Diaz { 455*31e703f9SAditya Angadi int ret, i; 4562d4135e0SAntonio Nino Diaz 457*31e703f9SAditya Angadi for (i = 0; i < PLAT_ARM_SCMI_CHANNEL_COUNT; i++) { 458*31e703f9SAditya Angadi assert(scmi_handles[i]); 459*31e703f9SAditya Angadi 460*31e703f9SAditya Angadi ret = scmi_ap_core_set_reset_addr(scmi_handles[i], address, 4612d4135e0SAntonio Nino Diaz SCMI_AP_CORE_LOCK_ATTR); 4622d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 4632d4135e0SAntonio Nino Diaz ERROR("CSS: Failed to program reset address: %d\n", ret); 4642d4135e0SAntonio Nino Diaz panic(); 4652d4135e0SAntonio Nino Diaz } 4662d4135e0SAntonio Nino Diaz } 467*31e703f9SAditya Angadi } 4682d4135e0SAntonio Nino Diaz #endif 469