1*2d4135e0SAntonio Nino Diaz /* 2*2d4135e0SAntonio Nino Diaz * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*2d4135e0SAntonio Nino Diaz * 4*2d4135e0SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5*2d4135e0SAntonio Nino Diaz */ 6*2d4135e0SAntonio Nino Diaz 7*2d4135e0SAntonio Nino Diaz #include <assert.h> 8*2d4135e0SAntonio Nino Diaz #include <string.h> 9*2d4135e0SAntonio Nino Diaz 10*2d4135e0SAntonio Nino Diaz #include <arch_helpers.h> 11*2d4135e0SAntonio Nino Diaz #include <common/debug.h> 12*2d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 13*2d4135e0SAntonio Nino Diaz #include <drivers/arm/css/scmi.h> 14*2d4135e0SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 15*2d4135e0SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 16*2d4135e0SAntonio Nino Diaz #include <plat/common/platform.h> 17*2d4135e0SAntonio Nino Diaz #include <platform_def.h> 18*2d4135e0SAntonio Nino Diaz 19*2d4135e0SAntonio Nino Diaz /* 20*2d4135e0SAntonio Nino Diaz * This file implements the SCP helper functions using SCMI protocol. 21*2d4135e0SAntonio Nino Diaz */ 22*2d4135e0SAntonio Nino Diaz 23*2d4135e0SAntonio Nino Diaz /* 24*2d4135e0SAntonio Nino Diaz * SCMI power state parameter bit field encoding for ARM CSS platforms. 25*2d4135e0SAntonio Nino Diaz * 26*2d4135e0SAntonio Nino Diaz * 31 20 19 16 15 12 11 8 7 4 3 0 27*2d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 28*2d4135e0SAntonio Nino Diaz * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 29*2d4135e0SAntonio Nino Diaz * | | | state | state | state | state | 30*2d4135e0SAntonio Nino Diaz * +-------------------------------------------------------------+ 31*2d4135e0SAntonio Nino Diaz * 32*2d4135e0SAntonio Nino Diaz * `Max level` encodes the highest level that has a valid power state 33*2d4135e0SAntonio Nino Diaz * encoded in the power state. 34*2d4135e0SAntonio Nino Diaz */ 35*2d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 36*2d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 37*2d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 38*2d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 39*2d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 40*2d4135e0SAntonio Nino Diaz (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 41*2d4135e0SAntonio Nino Diaz << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 42*2d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 43*2d4135e0SAntonio Nino Diaz (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 44*2d4135e0SAntonio Nino Diaz & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 45*2d4135e0SAntonio Nino Diaz 46*2d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_WIDTH 4 47*2d4135e0SAntonio Nino Diaz #define SCMI_PWR_STATE_LVL_MASK \ 48*2d4135e0SAntonio Nino Diaz ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 49*2d4135e0SAntonio Nino Diaz #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 50*2d4135e0SAntonio Nino Diaz (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 51*2d4135e0SAntonio Nino Diaz << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 52*2d4135e0SAntonio Nino Diaz #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 53*2d4135e0SAntonio Nino Diaz (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 54*2d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_LVL_MASK) 55*2d4135e0SAntonio Nino Diaz 56*2d4135e0SAntonio Nino Diaz /* 57*2d4135e0SAntonio Nino Diaz * The SCMI power state enumeration for a power domain level 58*2d4135e0SAntonio Nino Diaz */ 59*2d4135e0SAntonio Nino Diaz typedef enum { 60*2d4135e0SAntonio Nino Diaz scmi_power_state_off = 0, 61*2d4135e0SAntonio Nino Diaz scmi_power_state_on = 1, 62*2d4135e0SAntonio Nino Diaz scmi_power_state_sleep = 2, 63*2d4135e0SAntonio Nino Diaz } scmi_power_state_t; 64*2d4135e0SAntonio Nino Diaz 65*2d4135e0SAntonio Nino Diaz /* 66*2d4135e0SAntonio Nino Diaz * The global handle for invoking the SCMI driver APIs after the driver 67*2d4135e0SAntonio Nino Diaz * has been initialized. 68*2d4135e0SAntonio Nino Diaz */ 69*2d4135e0SAntonio Nino Diaz static void *scmi_handle; 70*2d4135e0SAntonio Nino Diaz 71*2d4135e0SAntonio Nino Diaz /* The SCMI channel global object */ 72*2d4135e0SAntonio Nino Diaz static scmi_channel_t channel; 73*2d4135e0SAntonio Nino Diaz 74*2d4135e0SAntonio Nino Diaz ARM_SCMI_INSTANTIATE_LOCK; 75*2d4135e0SAntonio Nino Diaz 76*2d4135e0SAntonio Nino Diaz /* 77*2d4135e0SAntonio Nino Diaz * Helper function to suspend a CPU power domain and its parent power domains 78*2d4135e0SAntonio Nino Diaz * if applicable. 79*2d4135e0SAntonio Nino Diaz */ 80*2d4135e0SAntonio Nino Diaz void css_scp_suspend(const struct psci_power_state *target_state) 81*2d4135e0SAntonio Nino Diaz { 82*2d4135e0SAntonio Nino Diaz int ret; 83*2d4135e0SAntonio Nino Diaz 84*2d4135e0SAntonio Nino Diaz /* At least power domain level 0 should be specified to be suspended */ 85*2d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 86*2d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 87*2d4135e0SAntonio Nino Diaz 88*2d4135e0SAntonio Nino Diaz /* Check if power down at system power domain level is requested */ 89*2d4135e0SAntonio Nino Diaz if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 90*2d4135e0SAntonio Nino Diaz /* Issue SCMI command for SYSTEM_SUSPEND */ 91*2d4135e0SAntonio Nino Diaz ret = scmi_sys_pwr_state_set(scmi_handle, 92*2d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_FORCEFUL_REQ, 93*2d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_SUSPEND); 94*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 95*2d4135e0SAntonio Nino Diaz ERROR("SCMI system power domain suspend return 0x%x unexpected\n", 96*2d4135e0SAntonio Nino Diaz ret); 97*2d4135e0SAntonio Nino Diaz panic(); 98*2d4135e0SAntonio Nino Diaz } 99*2d4135e0SAntonio Nino Diaz return; 100*2d4135e0SAntonio Nino Diaz } 101*2d4135e0SAntonio Nino Diaz #if !HW_ASSISTED_COHERENCY 102*2d4135e0SAntonio Nino Diaz int lvl; 103*2d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 104*2d4135e0SAntonio Nino Diaz /* 105*2d4135e0SAntonio Nino Diaz * If we reach here, then assert that power down at system power domain 106*2d4135e0SAntonio Nino Diaz * level is running. 107*2d4135e0SAntonio Nino Diaz */ 108*2d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 109*2d4135e0SAntonio Nino Diaz 110*2d4135e0SAntonio Nino Diaz /* For level 0, specify `scmi_power_state_sleep` as the power state */ 111*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, ARM_PWR_LVL0, 112*2d4135e0SAntonio Nino Diaz scmi_power_state_sleep); 113*2d4135e0SAntonio Nino Diaz 114*2d4135e0SAntonio Nino Diaz for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 115*2d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 116*2d4135e0SAntonio Nino Diaz break; 117*2d4135e0SAntonio Nino Diaz 118*2d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 119*2d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 120*2d4135e0SAntonio Nino Diaz /* 121*2d4135e0SAntonio Nino Diaz * Specify `scmi_power_state_off` as power state for higher 122*2d4135e0SAntonio Nino Diaz * levels. 123*2d4135e0SAntonio Nino Diaz */ 124*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 125*2d4135e0SAntonio Nino Diaz scmi_power_state_off); 126*2d4135e0SAntonio Nino Diaz } 127*2d4135e0SAntonio Nino Diaz 128*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 129*2d4135e0SAntonio Nino Diaz 130*2d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_set(scmi_handle, 131*2d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()], 132*2d4135e0SAntonio Nino Diaz scmi_pwr_state); 133*2d4135e0SAntonio Nino Diaz 134*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 135*2d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 136*2d4135e0SAntonio Nino Diaz ret); 137*2d4135e0SAntonio Nino Diaz panic(); 138*2d4135e0SAntonio Nino Diaz } 139*2d4135e0SAntonio Nino Diaz #endif 140*2d4135e0SAntonio Nino Diaz } 141*2d4135e0SAntonio Nino Diaz 142*2d4135e0SAntonio Nino Diaz /* 143*2d4135e0SAntonio Nino Diaz * Helper function to turn off a CPU power domain and its parent power domains 144*2d4135e0SAntonio Nino Diaz * if applicable. 145*2d4135e0SAntonio Nino Diaz */ 146*2d4135e0SAntonio Nino Diaz void css_scp_off(const struct psci_power_state *target_state) 147*2d4135e0SAntonio Nino Diaz { 148*2d4135e0SAntonio Nino Diaz int lvl = 0, ret; 149*2d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 150*2d4135e0SAntonio Nino Diaz 151*2d4135e0SAntonio Nino Diaz /* At-least the CPU level should be specified to be OFF */ 152*2d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == 153*2d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 154*2d4135e0SAntonio Nino Diaz 155*2d4135e0SAntonio Nino Diaz /* PSCI CPU OFF cannot be used to turn OFF system power domain */ 156*2d4135e0SAntonio Nino Diaz assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 157*2d4135e0SAntonio Nino Diaz 158*2d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 159*2d4135e0SAntonio Nino Diaz if (target_state->pwr_domain_state[lvl] == ARM_LOCAL_STATE_RUN) 160*2d4135e0SAntonio Nino Diaz break; 161*2d4135e0SAntonio Nino Diaz 162*2d4135e0SAntonio Nino Diaz assert(target_state->pwr_domain_state[lvl] == 163*2d4135e0SAntonio Nino Diaz ARM_LOCAL_STATE_OFF); 164*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 165*2d4135e0SAntonio Nino Diaz scmi_power_state_off); 166*2d4135e0SAntonio Nino Diaz } 167*2d4135e0SAntonio Nino Diaz 168*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 169*2d4135e0SAntonio Nino Diaz 170*2d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_set(scmi_handle, 171*2d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()], 172*2d4135e0SAntonio Nino Diaz scmi_pwr_state); 173*2d4135e0SAntonio Nino Diaz 174*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 175*2d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 176*2d4135e0SAntonio Nino Diaz ret); 177*2d4135e0SAntonio Nino Diaz panic(); 178*2d4135e0SAntonio Nino Diaz } 179*2d4135e0SAntonio Nino Diaz } 180*2d4135e0SAntonio Nino Diaz 181*2d4135e0SAntonio Nino Diaz /* 182*2d4135e0SAntonio Nino Diaz * Helper function to turn ON a CPU power domain and its parent power domains 183*2d4135e0SAntonio Nino Diaz * if applicable. 184*2d4135e0SAntonio Nino Diaz */ 185*2d4135e0SAntonio Nino Diaz void css_scp_on(u_register_t mpidr) 186*2d4135e0SAntonio Nino Diaz { 187*2d4135e0SAntonio Nino Diaz int lvl = 0, ret, core_pos; 188*2d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0; 189*2d4135e0SAntonio Nino Diaz 190*2d4135e0SAntonio Nino Diaz for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 191*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 192*2d4135e0SAntonio Nino Diaz scmi_power_state_on); 193*2d4135e0SAntonio Nino Diaz 194*2d4135e0SAntonio Nino Diaz SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 195*2d4135e0SAntonio Nino Diaz 196*2d4135e0SAntonio Nino Diaz core_pos = plat_core_pos_by_mpidr(mpidr); 197*2d4135e0SAntonio Nino Diaz assert(core_pos >= 0 && core_pos < PLATFORM_CORE_COUNT); 198*2d4135e0SAntonio Nino Diaz 199*2d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_set(scmi_handle, 200*2d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[core_pos], 201*2d4135e0SAntonio Nino Diaz scmi_pwr_state); 202*2d4135e0SAntonio Nino Diaz 203*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 204*2d4135e0SAntonio Nino Diaz ERROR("SCMI set power state command return 0x%x unexpected\n", 205*2d4135e0SAntonio Nino Diaz ret); 206*2d4135e0SAntonio Nino Diaz panic(); 207*2d4135e0SAntonio Nino Diaz } 208*2d4135e0SAntonio Nino Diaz } 209*2d4135e0SAntonio Nino Diaz 210*2d4135e0SAntonio Nino Diaz /* 211*2d4135e0SAntonio Nino Diaz * Helper function to get the power state of a power domain node as reported 212*2d4135e0SAntonio Nino Diaz * by the SCP. 213*2d4135e0SAntonio Nino Diaz */ 214*2d4135e0SAntonio Nino Diaz int css_scp_get_power_state(u_register_t mpidr, unsigned int power_level) 215*2d4135e0SAntonio Nino Diaz { 216*2d4135e0SAntonio Nino Diaz int ret, cpu_idx; 217*2d4135e0SAntonio Nino Diaz uint32_t scmi_pwr_state = 0, lvl_state; 218*2d4135e0SAntonio Nino Diaz 219*2d4135e0SAntonio Nino Diaz /* We don't support get power state at the system power domain level */ 220*2d4135e0SAntonio Nino Diaz if ((power_level > PLAT_MAX_PWR_LVL) || 221*2d4135e0SAntonio Nino Diaz (power_level == CSS_SYSTEM_PWR_DMN_LVL)) { 222*2d4135e0SAntonio Nino Diaz WARN("Invalid power level %u specified for SCMI get power state\n", 223*2d4135e0SAntonio Nino Diaz power_level); 224*2d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 225*2d4135e0SAntonio Nino Diaz } 226*2d4135e0SAntonio Nino Diaz 227*2d4135e0SAntonio Nino Diaz cpu_idx = plat_core_pos_by_mpidr(mpidr); 228*2d4135e0SAntonio Nino Diaz assert(cpu_idx > -1); 229*2d4135e0SAntonio Nino Diaz 230*2d4135e0SAntonio Nino Diaz ret = scmi_pwr_state_get(scmi_handle, 231*2d4135e0SAntonio Nino Diaz plat_css_core_pos_to_scmi_dmn_id_map[cpu_idx], 232*2d4135e0SAntonio Nino Diaz &scmi_pwr_state); 233*2d4135e0SAntonio Nino Diaz 234*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 235*2d4135e0SAntonio Nino Diaz WARN("SCMI get power state command return 0x%x unexpected\n", 236*2d4135e0SAntonio Nino Diaz ret); 237*2d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 238*2d4135e0SAntonio Nino Diaz } 239*2d4135e0SAntonio Nino Diaz 240*2d4135e0SAntonio Nino Diaz /* 241*2d4135e0SAntonio Nino Diaz * Find the maximum power level described in the get power state 242*2d4135e0SAntonio Nino Diaz * command. If it is less than the requested power level, then assume 243*2d4135e0SAntonio Nino Diaz * the requested power level is ON. 244*2d4135e0SAntonio Nino Diaz */ 245*2d4135e0SAntonio Nino Diaz if (SCMI_GET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state) < power_level) 246*2d4135e0SAntonio Nino Diaz return HW_ON; 247*2d4135e0SAntonio Nino Diaz 248*2d4135e0SAntonio Nino Diaz lvl_state = SCMI_GET_PWR_STATE_LVL(scmi_pwr_state, power_level); 249*2d4135e0SAntonio Nino Diaz if (lvl_state == scmi_power_state_on) 250*2d4135e0SAntonio Nino Diaz return HW_ON; 251*2d4135e0SAntonio Nino Diaz 252*2d4135e0SAntonio Nino Diaz assert((lvl_state == scmi_power_state_off) || 253*2d4135e0SAntonio Nino Diaz (lvl_state == scmi_power_state_sleep)); 254*2d4135e0SAntonio Nino Diaz return HW_OFF; 255*2d4135e0SAntonio Nino Diaz } 256*2d4135e0SAntonio Nino Diaz 257*2d4135e0SAntonio Nino Diaz void __dead2 css_scp_system_off(int state) 258*2d4135e0SAntonio Nino Diaz { 259*2d4135e0SAntonio Nino Diaz int ret; 260*2d4135e0SAntonio Nino Diaz 261*2d4135e0SAntonio Nino Diaz /* 262*2d4135e0SAntonio Nino Diaz * Disable GIC CPU interface to prevent pending interrupt from waking 263*2d4135e0SAntonio Nino Diaz * up the AP from WFI. 264*2d4135e0SAntonio Nino Diaz */ 265*2d4135e0SAntonio Nino Diaz plat_arm_gic_cpuif_disable(); 266*2d4135e0SAntonio Nino Diaz 267*2d4135e0SAntonio Nino Diaz /* 268*2d4135e0SAntonio Nino Diaz * Issue SCMI command. First issue a graceful 269*2d4135e0SAntonio Nino Diaz * request and if that fails force the request. 270*2d4135e0SAntonio Nino Diaz */ 271*2d4135e0SAntonio Nino Diaz ret = scmi_sys_pwr_state_set(scmi_handle, 272*2d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_FORCEFUL_REQ, 273*2d4135e0SAntonio Nino Diaz state); 274*2d4135e0SAntonio Nino Diaz 275*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 276*2d4135e0SAntonio Nino Diaz ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 277*2d4135e0SAntonio Nino Diaz state, ret); 278*2d4135e0SAntonio Nino Diaz panic(); 279*2d4135e0SAntonio Nino Diaz } 280*2d4135e0SAntonio Nino Diaz wfi(); 281*2d4135e0SAntonio Nino Diaz ERROR("CSS set power state: operation not handled.\n"); 282*2d4135e0SAntonio Nino Diaz panic(); 283*2d4135e0SAntonio Nino Diaz } 284*2d4135e0SAntonio Nino Diaz 285*2d4135e0SAntonio Nino Diaz /* 286*2d4135e0SAntonio Nino Diaz * Helper function to shutdown the system via SCMI. 287*2d4135e0SAntonio Nino Diaz */ 288*2d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_shutdown(void) 289*2d4135e0SAntonio Nino Diaz { 290*2d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_SHUTDOWN); 291*2d4135e0SAntonio Nino Diaz } 292*2d4135e0SAntonio Nino Diaz 293*2d4135e0SAntonio Nino Diaz /* 294*2d4135e0SAntonio Nino Diaz * Helper function to reset the system via SCMI. 295*2d4135e0SAntonio Nino Diaz */ 296*2d4135e0SAntonio Nino Diaz void __dead2 css_scp_sys_reboot(void) 297*2d4135e0SAntonio Nino Diaz { 298*2d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_COLD_RESET); 299*2d4135e0SAntonio Nino Diaz } 300*2d4135e0SAntonio Nino Diaz 301*2d4135e0SAntonio Nino Diaz static int scmi_ap_core_init(scmi_channel_t *ch) 302*2d4135e0SAntonio Nino Diaz { 303*2d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 304*2d4135e0SAntonio Nino Diaz uint32_t version; 305*2d4135e0SAntonio Nino Diaz int ret; 306*2d4135e0SAntonio Nino Diaz 307*2d4135e0SAntonio Nino Diaz ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 308*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 309*2d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version message failed\n"); 310*2d4135e0SAntonio Nino Diaz return -1; 311*2d4135e0SAntonio Nino Diaz } 312*2d4135e0SAntonio Nino Diaz 313*2d4135e0SAntonio Nino Diaz if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 314*2d4135e0SAntonio Nino Diaz WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 315*2d4135e0SAntonio Nino Diaz version, SCMI_AP_CORE_PROTO_VER); 316*2d4135e0SAntonio Nino Diaz return -1; 317*2d4135e0SAntonio Nino Diaz } 318*2d4135e0SAntonio Nino Diaz INFO("SCMI AP core protocol version 0x%x detected\n", version); 319*2d4135e0SAntonio Nino Diaz #endif 320*2d4135e0SAntonio Nino Diaz return 0; 321*2d4135e0SAntonio Nino Diaz } 322*2d4135e0SAntonio Nino Diaz 323*2d4135e0SAntonio Nino Diaz void __init plat_arm_pwrc_setup(void) 324*2d4135e0SAntonio Nino Diaz { 325*2d4135e0SAntonio Nino Diaz channel.info = plat_css_get_scmi_info(); 326*2d4135e0SAntonio Nino Diaz channel.lock = ARM_SCMI_LOCK_GET_INSTANCE; 327*2d4135e0SAntonio Nino Diaz scmi_handle = scmi_init(&channel); 328*2d4135e0SAntonio Nino Diaz if (scmi_handle == NULL) { 329*2d4135e0SAntonio Nino Diaz ERROR("SCMI Initialization failed\n"); 330*2d4135e0SAntonio Nino Diaz panic(); 331*2d4135e0SAntonio Nino Diaz } 332*2d4135e0SAntonio Nino Diaz if (scmi_ap_core_init(&channel) < 0) { 333*2d4135e0SAntonio Nino Diaz ERROR("SCMI AP core protocol initialization failed\n"); 334*2d4135e0SAntonio Nino Diaz panic(); 335*2d4135e0SAntonio Nino Diaz } 336*2d4135e0SAntonio Nino Diaz } 337*2d4135e0SAntonio Nino Diaz 338*2d4135e0SAntonio Nino Diaz /****************************************************************************** 339*2d4135e0SAntonio Nino Diaz * This function overrides the default definition for ARM platforms. Initialize 340*2d4135e0SAntonio Nino Diaz * the SCMI driver, query capability via SCMI and modify the PSCI capability 341*2d4135e0SAntonio Nino Diaz * based on that. 342*2d4135e0SAntonio Nino Diaz *****************************************************************************/ 343*2d4135e0SAntonio Nino Diaz const plat_psci_ops_t *css_scmi_override_pm_ops(plat_psci_ops_t *ops) 344*2d4135e0SAntonio Nino Diaz { 345*2d4135e0SAntonio Nino Diaz uint32_t msg_attr; 346*2d4135e0SAntonio Nino Diaz int ret; 347*2d4135e0SAntonio Nino Diaz 348*2d4135e0SAntonio Nino Diaz assert(scmi_handle); 349*2d4135e0SAntonio Nino Diaz 350*2d4135e0SAntonio Nino Diaz /* Check that power domain POWER_STATE_SET message is supported */ 351*2d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 352*2d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_SET_MSG, &msg_attr); 353*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 354*2d4135e0SAntonio Nino Diaz ERROR("Set power state command is not supported by SCMI\n"); 355*2d4135e0SAntonio Nino Diaz panic(); 356*2d4135e0SAntonio Nino Diaz } 357*2d4135e0SAntonio Nino Diaz 358*2d4135e0SAntonio Nino Diaz /* 359*2d4135e0SAntonio Nino Diaz * Don't support PSCI NODE_HW_STATE call if SCMI doesn't support 360*2d4135e0SAntonio Nino Diaz * POWER_STATE_GET message. 361*2d4135e0SAntonio Nino Diaz */ 362*2d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_PWR_DMN_PROTO_ID, 363*2d4135e0SAntonio Nino Diaz SCMI_PWR_STATE_GET_MSG, &msg_attr); 364*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) 365*2d4135e0SAntonio Nino Diaz ops->get_node_hw_state = NULL; 366*2d4135e0SAntonio Nino Diaz 367*2d4135e0SAntonio Nino Diaz /* Check if the SCMI SYSTEM_POWER_STATE_SET message is supported */ 368*2d4135e0SAntonio Nino Diaz ret = scmi_proto_msg_attr(scmi_handle, SCMI_SYS_PWR_PROTO_ID, 369*2d4135e0SAntonio Nino Diaz SCMI_SYS_PWR_STATE_SET_MSG, &msg_attr); 370*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 371*2d4135e0SAntonio Nino Diaz /* System power management operations are not supported */ 372*2d4135e0SAntonio Nino Diaz ops->system_off = NULL; 373*2d4135e0SAntonio Nino Diaz ops->system_reset = NULL; 374*2d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 375*2d4135e0SAntonio Nino Diaz } else { 376*2d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_SUSPEND_SUPPORTED)) { 377*2d4135e0SAntonio Nino Diaz /* 378*2d4135e0SAntonio Nino Diaz * System power management protocol is available, but 379*2d4135e0SAntonio Nino Diaz * it does not support SYSTEM SUSPEND. 380*2d4135e0SAntonio Nino Diaz */ 381*2d4135e0SAntonio Nino Diaz ops->get_sys_suspend_power_state = NULL; 382*2d4135e0SAntonio Nino Diaz } 383*2d4135e0SAntonio Nino Diaz if (!(msg_attr & SCMI_SYS_PWR_WARM_RESET_SUPPORTED)) { 384*2d4135e0SAntonio Nino Diaz /* 385*2d4135e0SAntonio Nino Diaz * WARM reset is not available. 386*2d4135e0SAntonio Nino Diaz */ 387*2d4135e0SAntonio Nino Diaz ops->system_reset2 = NULL; 388*2d4135e0SAntonio Nino Diaz } 389*2d4135e0SAntonio Nino Diaz } 390*2d4135e0SAntonio Nino Diaz 391*2d4135e0SAntonio Nino Diaz return ops; 392*2d4135e0SAntonio Nino Diaz } 393*2d4135e0SAntonio Nino Diaz 394*2d4135e0SAntonio Nino Diaz int css_system_reset2(int is_vendor, int reset_type, u_register_t cookie) 395*2d4135e0SAntonio Nino Diaz { 396*2d4135e0SAntonio Nino Diaz if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET)) 397*2d4135e0SAntonio Nino Diaz return PSCI_E_INVALID_PARAMS; 398*2d4135e0SAntonio Nino Diaz 399*2d4135e0SAntonio Nino Diaz css_scp_system_off(SCMI_SYS_PWR_WARM_RESET); 400*2d4135e0SAntonio Nino Diaz /* 401*2d4135e0SAntonio Nino Diaz * css_scp_system_off cannot return (it is a __dead function), 402*2d4135e0SAntonio Nino Diaz * but css_system_reset2 has to return some value, even in 403*2d4135e0SAntonio Nino Diaz * this case. 404*2d4135e0SAntonio Nino Diaz */ 405*2d4135e0SAntonio Nino Diaz return 0; 406*2d4135e0SAntonio Nino Diaz } 407*2d4135e0SAntonio Nino Diaz 408*2d4135e0SAntonio Nino Diaz #if PROGRAMMABLE_RESET_ADDRESS 409*2d4135e0SAntonio Nino Diaz void plat_arm_program_trusted_mailbox(uintptr_t address) 410*2d4135e0SAntonio Nino Diaz { 411*2d4135e0SAntonio Nino Diaz int ret; 412*2d4135e0SAntonio Nino Diaz 413*2d4135e0SAntonio Nino Diaz assert(scmi_handle); 414*2d4135e0SAntonio Nino Diaz ret = scmi_ap_core_set_reset_addr(scmi_handle, address, 415*2d4135e0SAntonio Nino Diaz SCMI_AP_CORE_LOCK_ATTR); 416*2d4135e0SAntonio Nino Diaz if (ret != SCMI_E_SUCCESS) { 417*2d4135e0SAntonio Nino Diaz ERROR("CSS: Failed to program reset address: %d\n", ret); 418*2d4135e0SAntonio Nino Diaz panic(); 419*2d4135e0SAntonio Nino Diaz } 420*2d4135e0SAntonio Nino Diaz } 421*2d4135e0SAntonio Nino Diaz #endif 422