xref: /rk3399_ARM-atf/drivers/arm/cci/cci.c (revision e33fd44548e41bcfa7bf697a36653e19e410e6c6)
123e47edeSVikram Kanigiri /*
238aecbb4SAntonio Nino Diaz  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
323e47edeSVikram Kanigiri  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
523e47edeSVikram Kanigiri  */
623e47edeSVikram Kanigiri 
723e47edeSVikram Kanigiri #include <arch.h>
823e47edeSVikram Kanigiri #include <assert.h>
923e47edeSVikram Kanigiri #include <cci.h>
1023e47edeSVikram Kanigiri #include <debug.h>
1123e47edeSVikram Kanigiri #include <mmio.h>
1202462972SJuan Castillo #include <stdint.h>
1323e47edeSVikram Kanigiri 
14*e33fd445SJeenu Viswambharan #define MAKE_CCI_PART_NUMBER(hi, lo)	((hi << 8) | lo)
15*e33fd445SJeenu Viswambharan #define CCI_PART_LO_MASK		0xff
16*e33fd445SJeenu Viswambharan #define CCI_PART_HI_MASK		0xf
17*e33fd445SJeenu Viswambharan 
18*e33fd445SJeenu Viswambharan /* CCI part number codes read from Peripheral ID registers 0 and 1 */
19*e33fd445SJeenu Viswambharan #define CCI400_PART_NUM		0x420
20*e33fd445SJeenu Viswambharan #define CCI500_PART_NUM		0x422
21*e33fd445SJeenu Viswambharan #define CCI550_PART_NUM		0x423
22*e33fd445SJeenu Viswambharan 
23*e33fd445SJeenu Viswambharan #define CCI400_SLAVE_PORTS	5
24*e33fd445SJeenu Viswambharan #define CCI500_SLAVE_PORTS	7
25*e33fd445SJeenu Viswambharan #define CCI550_SLAVE_PORTS	7
26*e33fd445SJeenu Viswambharan 
27*e33fd445SJeenu Viswambharan static uintptr_t cci_base;
28*e33fd445SJeenu Viswambharan static const int *cci_slave_if_map;
2923e47edeSVikram Kanigiri 
30aa61368eSAntonio Nino Diaz #if ENABLE_ASSERTIONS
31*e33fd445SJeenu Viswambharan static unsigned int max_master_id;
32*e33fd445SJeenu Viswambharan static int cci_num_slave_ports;
33*e33fd445SJeenu Viswambharan 
3423e47edeSVikram Kanigiri static int validate_cci_map(const int *map)
3523e47edeSVikram Kanigiri {
3623e47edeSVikram Kanigiri 	unsigned int valid_cci_map = 0;
3723e47edeSVikram Kanigiri 	int slave_if_id;
3823e47edeSVikram Kanigiri 	int i;
3923e47edeSVikram Kanigiri 
4023e47edeSVikram Kanigiri 	/* Validate the map */
41*e33fd445SJeenu Viswambharan 	for (i = 0; i <= max_master_id; i++) {
4223e47edeSVikram Kanigiri 		slave_if_id = map[i];
4323e47edeSVikram Kanigiri 
4423e47edeSVikram Kanigiri 		if (slave_if_id < 0)
4523e47edeSVikram Kanigiri 			continue;
4623e47edeSVikram Kanigiri 
47*e33fd445SJeenu Viswambharan 		if (slave_if_id >= cci_num_slave_ports) {
4838aecbb4SAntonio Nino Diaz 			ERROR("Slave interface ID is invalid\n");
4923e47edeSVikram Kanigiri 			return 0;
5023e47edeSVikram Kanigiri 		}
5123e47edeSVikram Kanigiri 
5223e47edeSVikram Kanigiri 		if (valid_cci_map & (1 << slave_if_id)) {
5338aecbb4SAntonio Nino Diaz 			ERROR("Multiple masters are assigned same slave interface ID\n");
5423e47edeSVikram Kanigiri 			return 0;
5523e47edeSVikram Kanigiri 		}
5623e47edeSVikram Kanigiri 		valid_cci_map |= 1 << slave_if_id;
5723e47edeSVikram Kanigiri 	}
5823e47edeSVikram Kanigiri 
5923e47edeSVikram Kanigiri 	if (!valid_cci_map) {
6038aecbb4SAntonio Nino Diaz 		ERROR("No master is assigned a valid slave interface\n");
6123e47edeSVikram Kanigiri 		return 0;
6223e47edeSVikram Kanigiri 	}
6323e47edeSVikram Kanigiri 
6423e47edeSVikram Kanigiri 	return 1;
6523e47edeSVikram Kanigiri }
66*e33fd445SJeenu Viswambharan 
67*e33fd445SJeenu Viswambharan /*
68*e33fd445SJeenu Viswambharan  * Read CCI part number from Peripheral ID registers
69*e33fd445SJeenu Viswambharan  */
70*e33fd445SJeenu Viswambharan static unsigned int read_cci_part_number(uintptr_t base)
71*e33fd445SJeenu Viswambharan {
72*e33fd445SJeenu Viswambharan 	unsigned int part_lo, part_hi;
73*e33fd445SJeenu Viswambharan 
74*e33fd445SJeenu Viswambharan 	part_lo = mmio_read_32(base + PERIPHERAL_ID0) & CCI_PART_LO_MASK;
75*e33fd445SJeenu Viswambharan 	part_hi = mmio_read_32(base + PERIPHERAL_ID1) & CCI_PART_HI_MASK;
76*e33fd445SJeenu Viswambharan 
77*e33fd445SJeenu Viswambharan 	return MAKE_CCI_PART_NUMBER(part_hi, part_lo);
78*e33fd445SJeenu Viswambharan }
79*e33fd445SJeenu Viswambharan 
80*e33fd445SJeenu Viswambharan /*
81*e33fd445SJeenu Viswambharan  * Identify a CCI device, and return the number of slaves. Return -1 for an
82*e33fd445SJeenu Viswambharan  * unidentified device.
83*e33fd445SJeenu Viswambharan  */
84*e33fd445SJeenu Viswambharan static int get_slave_ports(unsigned int part_num)
85*e33fd445SJeenu Viswambharan {
86*e33fd445SJeenu Viswambharan 	/* Macro to match CCI products */
87*e33fd445SJeenu Viswambharan #define RET_ON_MATCH(product) \
88*e33fd445SJeenu Viswambharan 	case CCI ## product ## _PART_NUM: \
89*e33fd445SJeenu Viswambharan 		return CCI ## product ## _SLAVE_PORTS
90*e33fd445SJeenu Viswambharan 
91*e33fd445SJeenu Viswambharan 	switch (part_num) {
92*e33fd445SJeenu Viswambharan 
93*e33fd445SJeenu Viswambharan 	RET_ON_MATCH(400);
94*e33fd445SJeenu Viswambharan 	RET_ON_MATCH(500);
95*e33fd445SJeenu Viswambharan 	RET_ON_MATCH(550);
96*e33fd445SJeenu Viswambharan 
97*e33fd445SJeenu Viswambharan 	default:
98*e33fd445SJeenu Viswambharan 		return -1;
99*e33fd445SJeenu Viswambharan 	}
100*e33fd445SJeenu Viswambharan 
101*e33fd445SJeenu Viswambharan #undef RET_ON_MATCH
102*e33fd445SJeenu Viswambharan }
103aa61368eSAntonio Nino Diaz #endif /* ENABLE_ASSERTIONS */
10423e47edeSVikram Kanigiri 
105*e33fd445SJeenu Viswambharan void cci_init(uintptr_t base, const int *map, unsigned int num_cci_masters)
10623e47edeSVikram Kanigiri {
10723e47edeSVikram Kanigiri 	assert(map);
108*e33fd445SJeenu Viswambharan 	assert(base);
10923e47edeSVikram Kanigiri 
110*e33fd445SJeenu Viswambharan 	cci_base = base;
111*e33fd445SJeenu Viswambharan 	cci_slave_if_map = map;
11223e47edeSVikram Kanigiri 
113*e33fd445SJeenu Viswambharan #if ENABLE_ASSERTIONS
11423e47edeSVikram Kanigiri 	/*
11523e47edeSVikram Kanigiri 	 * Master Id's are assigned from zero, So in an array of size n
11623e47edeSVikram Kanigiri 	 * the max master id is (n - 1).
11723e47edeSVikram Kanigiri 	 */
118*e33fd445SJeenu Viswambharan 	max_master_id = num_cci_masters - 1;
119*e33fd445SJeenu Viswambharan 	cci_num_slave_ports = get_slave_ports(read_cci_part_number(base));
120*e33fd445SJeenu Viswambharan #endif
121*e33fd445SJeenu Viswambharan 	assert(cci_num_slave_ports >= 0);
12223e47edeSVikram Kanigiri 
12323e47edeSVikram Kanigiri 	assert(validate_cci_map(map));
12423e47edeSVikram Kanigiri }
12523e47edeSVikram Kanigiri 
12623e47edeSVikram Kanigiri void cci_enable_snoop_dvm_reqs(unsigned int master_id)
12723e47edeSVikram Kanigiri {
128*e33fd445SJeenu Viswambharan 	int slave_if_id = cci_slave_if_map[master_id];
12923e47edeSVikram Kanigiri 
130*e33fd445SJeenu Viswambharan 	assert(master_id <= max_master_id);
131*e33fd445SJeenu Viswambharan 	assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0));
132*e33fd445SJeenu Viswambharan 	assert(cci_base);
13323e47edeSVikram Kanigiri 
13423e47edeSVikram Kanigiri 	/*
13523e47edeSVikram Kanigiri 	 * Enable Snoops and DVM messages, no need for Read/Modify/Write as
13623e47edeSVikram Kanigiri 	 * rest of bits are write ignore
13723e47edeSVikram Kanigiri 	 */
138*e33fd445SJeenu Viswambharan 	mmio_write_32(cci_base +
139*e33fd445SJeenu Viswambharan 		      SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG,
140*e33fd445SJeenu Viswambharan 		      DVM_EN_BIT | SNOOP_EN_BIT);
14123e47edeSVikram Kanigiri 
14223e47edeSVikram Kanigiri 	/* Wait for the dust to settle down */
143*e33fd445SJeenu Viswambharan 	while (mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT)
14423e47edeSVikram Kanigiri 		;
14523e47edeSVikram Kanigiri }
14623e47edeSVikram Kanigiri 
14723e47edeSVikram Kanigiri void cci_disable_snoop_dvm_reqs(unsigned int master_id)
14823e47edeSVikram Kanigiri {
149*e33fd445SJeenu Viswambharan 	int slave_if_id = cci_slave_if_map[master_id];
15023e47edeSVikram Kanigiri 
151*e33fd445SJeenu Viswambharan 	assert(master_id <= max_master_id);
152*e33fd445SJeenu Viswambharan 	assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0));
153*e33fd445SJeenu Viswambharan 	assert(cci_base);
15423e47edeSVikram Kanigiri 
15523e47edeSVikram Kanigiri 	/*
15623e47edeSVikram Kanigiri 	 * Disable Snoops and DVM messages, no need for Read/Modify/Write as
15723e47edeSVikram Kanigiri 	 * rest of bits are write ignore.
15823e47edeSVikram Kanigiri 	 */
159*e33fd445SJeenu Viswambharan 	mmio_write_32(cci_base +
160*e33fd445SJeenu Viswambharan 		      SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG,
161*e33fd445SJeenu Viswambharan 		      ~(DVM_EN_BIT | SNOOP_EN_BIT));
16223e47edeSVikram Kanigiri 
16323e47edeSVikram Kanigiri 	/* Wait for the dust to settle down */
164*e33fd445SJeenu Viswambharan 	while (mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT)
16523e47edeSVikram Kanigiri 		;
16623e47edeSVikram Kanigiri }
16723e47edeSVikram Kanigiri 
168