123e47edeSVikram Kanigiri /* 238aecbb4SAntonio Nino Diaz * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 323e47edeSVikram Kanigiri * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 523e47edeSVikram Kanigiri */ 623e47edeSVikram Kanigiri 723e47edeSVikram Kanigiri #include <arch.h> 8*ae551a13SRoberto Vargas #include <arch_helpers.h> 923e47edeSVikram Kanigiri #include <assert.h> 1023e47edeSVikram Kanigiri #include <cci.h> 1123e47edeSVikram Kanigiri #include <debug.h> 1223e47edeSVikram Kanigiri #include <mmio.h> 1302462972SJuan Castillo #include <stdint.h> 1423e47edeSVikram Kanigiri 15e33fd445SJeenu Viswambharan #define MAKE_CCI_PART_NUMBER(hi, lo) ((hi << 8) | lo) 16e33fd445SJeenu Viswambharan #define CCI_PART_LO_MASK 0xff 17e33fd445SJeenu Viswambharan #define CCI_PART_HI_MASK 0xf 18e33fd445SJeenu Viswambharan 19e33fd445SJeenu Viswambharan /* CCI part number codes read from Peripheral ID registers 0 and 1 */ 20e33fd445SJeenu Viswambharan #define CCI400_PART_NUM 0x420 21e33fd445SJeenu Viswambharan #define CCI500_PART_NUM 0x422 22e33fd445SJeenu Viswambharan #define CCI550_PART_NUM 0x423 23e33fd445SJeenu Viswambharan 24e33fd445SJeenu Viswambharan #define CCI400_SLAVE_PORTS 5 25e33fd445SJeenu Viswambharan #define CCI500_SLAVE_PORTS 7 26e33fd445SJeenu Viswambharan #define CCI550_SLAVE_PORTS 7 27e33fd445SJeenu Viswambharan 28e33fd445SJeenu Viswambharan static uintptr_t cci_base; 29e33fd445SJeenu Viswambharan static const int *cci_slave_if_map; 3023e47edeSVikram Kanigiri 31aa61368eSAntonio Nino Diaz #if ENABLE_ASSERTIONS 32e33fd445SJeenu Viswambharan static unsigned int max_master_id; 33e33fd445SJeenu Viswambharan static int cci_num_slave_ports; 34e33fd445SJeenu Viswambharan 3523e47edeSVikram Kanigiri static int validate_cci_map(const int *map) 3623e47edeSVikram Kanigiri { 3723e47edeSVikram Kanigiri unsigned int valid_cci_map = 0; 3823e47edeSVikram Kanigiri int slave_if_id; 3923e47edeSVikram Kanigiri int i; 4023e47edeSVikram Kanigiri 4123e47edeSVikram Kanigiri /* Validate the map */ 42e33fd445SJeenu Viswambharan for (i = 0; i <= max_master_id; i++) { 4323e47edeSVikram Kanigiri slave_if_id = map[i]; 4423e47edeSVikram Kanigiri 4523e47edeSVikram Kanigiri if (slave_if_id < 0) 4623e47edeSVikram Kanigiri continue; 4723e47edeSVikram Kanigiri 48e33fd445SJeenu Viswambharan if (slave_if_id >= cci_num_slave_ports) { 4938aecbb4SAntonio Nino Diaz ERROR("Slave interface ID is invalid\n"); 5023e47edeSVikram Kanigiri return 0; 5123e47edeSVikram Kanigiri } 5223e47edeSVikram Kanigiri 5323e47edeSVikram Kanigiri if (valid_cci_map & (1 << slave_if_id)) { 5438aecbb4SAntonio Nino Diaz ERROR("Multiple masters are assigned same slave interface ID\n"); 5523e47edeSVikram Kanigiri return 0; 5623e47edeSVikram Kanigiri } 5723e47edeSVikram Kanigiri valid_cci_map |= 1 << slave_if_id; 5823e47edeSVikram Kanigiri } 5923e47edeSVikram Kanigiri 6023e47edeSVikram Kanigiri if (!valid_cci_map) { 6138aecbb4SAntonio Nino Diaz ERROR("No master is assigned a valid slave interface\n"); 6223e47edeSVikram Kanigiri return 0; 6323e47edeSVikram Kanigiri } 6423e47edeSVikram Kanigiri 6523e47edeSVikram Kanigiri return 1; 6623e47edeSVikram Kanigiri } 67e33fd445SJeenu Viswambharan 68e33fd445SJeenu Viswambharan /* 69e33fd445SJeenu Viswambharan * Read CCI part number from Peripheral ID registers 70e33fd445SJeenu Viswambharan */ 71e33fd445SJeenu Viswambharan static unsigned int read_cci_part_number(uintptr_t base) 72e33fd445SJeenu Viswambharan { 73e33fd445SJeenu Viswambharan unsigned int part_lo, part_hi; 74e33fd445SJeenu Viswambharan 75e33fd445SJeenu Viswambharan part_lo = mmio_read_32(base + PERIPHERAL_ID0) & CCI_PART_LO_MASK; 76e33fd445SJeenu Viswambharan part_hi = mmio_read_32(base + PERIPHERAL_ID1) & CCI_PART_HI_MASK; 77e33fd445SJeenu Viswambharan 78e33fd445SJeenu Viswambharan return MAKE_CCI_PART_NUMBER(part_hi, part_lo); 79e33fd445SJeenu Viswambharan } 80e33fd445SJeenu Viswambharan 81e33fd445SJeenu Viswambharan /* 82e33fd445SJeenu Viswambharan * Identify a CCI device, and return the number of slaves. Return -1 for an 83e33fd445SJeenu Viswambharan * unidentified device. 84e33fd445SJeenu Viswambharan */ 85e33fd445SJeenu Viswambharan static int get_slave_ports(unsigned int part_num) 86e33fd445SJeenu Viswambharan { 875aa7498aSJonathan Wright int num_slave_ports = -1; 88e33fd445SJeenu Viswambharan 89e33fd445SJeenu Viswambharan switch (part_num) { 90e33fd445SJeenu Viswambharan 915aa7498aSJonathan Wright case CCI400_PART_NUM: 925aa7498aSJonathan Wright num_slave_ports = CCI400_SLAVE_PORTS; 935aa7498aSJonathan Wright break; 945aa7498aSJonathan Wright case CCI500_PART_NUM: 955aa7498aSJonathan Wright num_slave_ports = CCI500_SLAVE_PORTS; 965aa7498aSJonathan Wright break; 975aa7498aSJonathan Wright case CCI550_PART_NUM: 985aa7498aSJonathan Wright num_slave_ports = CCI550_SLAVE_PORTS; 995aa7498aSJonathan Wright break; 100e33fd445SJeenu Viswambharan default: 1015aa7498aSJonathan Wright /* Do nothing in default case */ 1025aa7498aSJonathan Wright break; 103e33fd445SJeenu Viswambharan } 104e33fd445SJeenu Viswambharan 1055aa7498aSJonathan Wright return num_slave_ports; 106e33fd445SJeenu Viswambharan } 107aa61368eSAntonio Nino Diaz #endif /* ENABLE_ASSERTIONS */ 10823e47edeSVikram Kanigiri 109e33fd445SJeenu Viswambharan void cci_init(uintptr_t base, const int *map, unsigned int num_cci_masters) 11023e47edeSVikram Kanigiri { 11123e47edeSVikram Kanigiri assert(map); 112e33fd445SJeenu Viswambharan assert(base); 11323e47edeSVikram Kanigiri 114e33fd445SJeenu Viswambharan cci_base = base; 115e33fd445SJeenu Viswambharan cci_slave_if_map = map; 11623e47edeSVikram Kanigiri 117e33fd445SJeenu Viswambharan #if ENABLE_ASSERTIONS 11823e47edeSVikram Kanigiri /* 11923e47edeSVikram Kanigiri * Master Id's are assigned from zero, So in an array of size n 12023e47edeSVikram Kanigiri * the max master id is (n - 1). 12123e47edeSVikram Kanigiri */ 122e33fd445SJeenu Viswambharan max_master_id = num_cci_masters - 1; 123e33fd445SJeenu Viswambharan cci_num_slave_ports = get_slave_ports(read_cci_part_number(base)); 124e33fd445SJeenu Viswambharan #endif 125e33fd445SJeenu Viswambharan assert(cci_num_slave_ports >= 0); 12623e47edeSVikram Kanigiri 12723e47edeSVikram Kanigiri assert(validate_cci_map(map)); 12823e47edeSVikram Kanigiri } 12923e47edeSVikram Kanigiri 13023e47edeSVikram Kanigiri void cci_enable_snoop_dvm_reqs(unsigned int master_id) 13123e47edeSVikram Kanigiri { 132e33fd445SJeenu Viswambharan int slave_if_id = cci_slave_if_map[master_id]; 13323e47edeSVikram Kanigiri 134e33fd445SJeenu Viswambharan assert(master_id <= max_master_id); 135e33fd445SJeenu Viswambharan assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0)); 136e33fd445SJeenu Viswambharan assert(cci_base); 13723e47edeSVikram Kanigiri 13823e47edeSVikram Kanigiri /* 13923e47edeSVikram Kanigiri * Enable Snoops and DVM messages, no need for Read/Modify/Write as 14023e47edeSVikram Kanigiri * rest of bits are write ignore 14123e47edeSVikram Kanigiri */ 142e33fd445SJeenu Viswambharan mmio_write_32(cci_base + 143e33fd445SJeenu Viswambharan SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG, 144e33fd445SJeenu Viswambharan DVM_EN_BIT | SNOOP_EN_BIT); 14523e47edeSVikram Kanigiri 146*ae551a13SRoberto Vargas /* 147*ae551a13SRoberto Vargas * Wait for the completion of the write to the Snoop Control Register 148*ae551a13SRoberto Vargas * before testing the change_pending bit 149*ae551a13SRoberto Vargas */ 150*ae551a13SRoberto Vargas dmbish(); 151*ae551a13SRoberto Vargas 15223e47edeSVikram Kanigiri /* Wait for the dust to settle down */ 153e33fd445SJeenu Viswambharan while (mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT) 15423e47edeSVikram Kanigiri ; 15523e47edeSVikram Kanigiri } 15623e47edeSVikram Kanigiri 15723e47edeSVikram Kanigiri void cci_disable_snoop_dvm_reqs(unsigned int master_id) 15823e47edeSVikram Kanigiri { 159e33fd445SJeenu Viswambharan int slave_if_id = cci_slave_if_map[master_id]; 16023e47edeSVikram Kanigiri 161e33fd445SJeenu Viswambharan assert(master_id <= max_master_id); 162e33fd445SJeenu Viswambharan assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0)); 163e33fd445SJeenu Viswambharan assert(cci_base); 16423e47edeSVikram Kanigiri 16523e47edeSVikram Kanigiri /* 16623e47edeSVikram Kanigiri * Disable Snoops and DVM messages, no need for Read/Modify/Write as 16723e47edeSVikram Kanigiri * rest of bits are write ignore. 16823e47edeSVikram Kanigiri */ 169e33fd445SJeenu Viswambharan mmio_write_32(cci_base + 170e33fd445SJeenu Viswambharan SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG, 171e33fd445SJeenu Viswambharan ~(DVM_EN_BIT | SNOOP_EN_BIT)); 17223e47edeSVikram Kanigiri 173*ae551a13SRoberto Vargas /* 174*ae551a13SRoberto Vargas * Wait for the completion of the write to the Snoop Control Register 175*ae551a13SRoberto Vargas * before testing the change_pending bit 176*ae551a13SRoberto Vargas */ 177*ae551a13SRoberto Vargas dmbish(); 178*ae551a13SRoberto Vargas 17923e47edeSVikram Kanigiri /* Wait for the dust to settle down */ 180e33fd445SJeenu Viswambharan while (mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT) 18123e47edeSVikram Kanigiri ; 18223e47edeSVikram Kanigiri } 18323e47edeSVikram Kanigiri 184