1*292585beSSandrine BailleuxPorting Guide 2*292585beSSandrine Bailleux============= 3*292585beSSandrine Bailleux 4*292585beSSandrine BailleuxIntroduction 5*292585beSSandrine Bailleux------------ 6*292585beSSandrine Bailleux 7*292585beSSandrine BailleuxPorting Trusted Firmware-A (TF-A) to a new platform involves making some 8*292585beSSandrine Bailleuxmandatory and optional modifications for both the cold and warm boot paths. 9*292585beSSandrine BailleuxModifications consist of: 10*292585beSSandrine Bailleux 11*292585beSSandrine Bailleux- Implementing a platform-specific function or variable, 12*292585beSSandrine Bailleux- Setting up the execution context in a certain way, or 13*292585beSSandrine Bailleux- Defining certain constants (for example #defines). 14*292585beSSandrine Bailleux 15*292585beSSandrine BailleuxThe platform-specific functions and variables are declared in 16*292585beSSandrine Bailleux``include/plat/common/platform.h``. The firmware provides a default 17*292585beSSandrine Bailleuximplementation of variables and functions to fulfill the optional requirements 18*292585beSSandrine Bailleuxin order to ease the porting effort. Each platform port can use them as is or 19*292585beSSandrine Bailleuxprovide their own implementation if the default implementation is inadequate. 20*292585beSSandrine Bailleux 21*292585beSSandrine Bailleux .. note:: 22*292585beSSandrine Bailleux 23*292585beSSandrine Bailleux TF-A historically provided default implementations of platform interfaces 24*292585beSSandrine Bailleux as *weak* functions. This practice is now discouraged and new platform 25*292585beSSandrine Bailleux interfaces as they get introduced in the code base should be *strongly* 26*292585beSSandrine Bailleux defined. We intend to convert existing weak functions over time. Until 27*292585beSSandrine Bailleux then, you will find references to *weak* functions in this document. 28*292585beSSandrine Bailleux 29*292585beSSandrine BailleuxSome modifications are common to all Boot Loader (BL) stages. Section 2 30*292585beSSandrine Bailleuxdiscusses these in detail. The subsequent sections discuss the remaining 31*292585beSSandrine Bailleuxmodifications for each BL stage in detail. 32*292585beSSandrine Bailleux 33*292585beSSandrine BailleuxPlease refer to the :ref:`Platform Ports Policy` for the policy regarding 34*292585beSSandrine Bailleuxcompatibility and deprecation of these porting interfaces. 35*292585beSSandrine Bailleux 36*292585beSSandrine BailleuxOnly Arm development platforms (such as FVP and Juno) may use the 37*292585beSSandrine Bailleuxfunctions/definitions in ``include/plat/arm/common/`` and the corresponding 38*292585beSSandrine Bailleuxsource files in ``plat/arm/common/``. This is done so that there are no 39*292585beSSandrine Bailleuxdependencies between platforms maintained by different people/companies. If you 40*292585beSSandrine Bailleuxwant to use any of the functionality present in ``plat/arm`` files, please 41*292585beSSandrine Bailleuxpropose a patch that moves the code to ``plat/common`` so that it can be 42*292585beSSandrine Bailleuxdiscussed. 43*292585beSSandrine Bailleux 44*292585beSSandrine BailleuxCommon modifications 45*292585beSSandrine Bailleux-------------------- 46*292585beSSandrine Bailleux 47*292585beSSandrine BailleuxThis section covers the modifications that should be made by the platform for 48*292585beSSandrine Bailleuxeach BL stage to correctly port the firmware stack. They are categorized as 49*292585beSSandrine Bailleuxeither mandatory or optional. 50*292585beSSandrine Bailleux 51*292585beSSandrine BailleuxCommon mandatory modifications 52*292585beSSandrine Bailleux------------------------------ 53*292585beSSandrine Bailleux 54*292585beSSandrine BailleuxA platform port must enable the Memory Management Unit (MMU) as well as the 55*292585beSSandrine Bailleuxinstruction and data caches for each BL stage. Setting up the translation 56*292585beSSandrine Bailleuxtables is the responsibility of the platform port because memory maps differ 57*292585beSSandrine Bailleuxacross platforms. A memory translation library (see ``lib/xlat_tables_v2/``) is 58*292585beSSandrine Bailleuxprovided to help in this setup. 59*292585beSSandrine Bailleux 60*292585beSSandrine BailleuxNote that although this library supports non-identity mappings, this is intended 61*292585beSSandrine Bailleuxonly for re-mapping peripheral physical addresses and allows platforms with high 62*292585beSSandrine BailleuxI/O addresses to reduce their virtual address space. All other addresses 63*292585beSSandrine Bailleuxcorresponding to code and data must currently use an identity mapping. 64*292585beSSandrine Bailleux 65*292585beSSandrine BailleuxAlso, the only translation granule size supported in TF-A is 4KB, as various 66*292585beSSandrine Bailleuxparts of the code assume that is the case. It is not possible to switch to 67*292585beSSandrine Bailleux16 KB or 64 KB granule sizes at the moment. 68*292585beSSandrine Bailleux 69*292585beSSandrine BailleuxIn Arm standard platforms, each BL stage configures the MMU in the 70*292585beSSandrine Bailleuxplatform-specific architecture setup function, ``blX_plat_arch_setup()``, and uses 71*292585beSSandrine Bailleuxan identity mapping for all addresses. 72*292585beSSandrine Bailleux 73*292585beSSandrine BailleuxIf the build option ``USE_COHERENT_MEM`` is enabled, each platform can allocate a 74*292585beSSandrine Bailleuxblock of identity mapped secure memory with Device-nGnRE attributes aligned to 75*292585beSSandrine Bailleuxpage boundary (4K) for each BL stage. All sections which allocate coherent 76*292585beSSandrine Bailleuxmemory are grouped under ``.coherent_ram``. For ex: Bakery locks are placed in a 77*292585beSSandrine Bailleuxsection identified by name ``.bakery_lock`` inside ``.coherent_ram`` so that its 78*292585beSSandrine Bailleuxpossible for the firmware to place variables in it using the following C code 79*292585beSSandrine Bailleuxdirective: 80*292585beSSandrine Bailleux 81*292585beSSandrine Bailleux:: 82*292585beSSandrine Bailleux 83*292585beSSandrine Bailleux __section(".bakery_lock") 84*292585beSSandrine Bailleux 85*292585beSSandrine BailleuxOr alternatively the following assembler code directive: 86*292585beSSandrine Bailleux 87*292585beSSandrine Bailleux:: 88*292585beSSandrine Bailleux 89*292585beSSandrine Bailleux .section .bakery_lock 90*292585beSSandrine Bailleux 91*292585beSSandrine BailleuxThe ``.coherent_ram`` section is a sum of all sections like ``.bakery_lock`` which are 92*292585beSSandrine Bailleuxused to allocate any data structures that are accessed both when a CPU is 93*292585beSSandrine Bailleuxexecuting with its MMU and caches enabled, and when it's running with its MMU 94*292585beSSandrine Bailleuxand caches disabled. Examples are given below. 95*292585beSSandrine Bailleux 96*292585beSSandrine BailleuxThe following variables, functions and constants must be defined by the platform 97*292585beSSandrine Bailleuxfor the firmware to work correctly. 98*292585beSSandrine Bailleux 99*292585beSSandrine Bailleux.. _platform_def_mandatory: 100*292585beSSandrine Bailleux 101*292585beSSandrine BailleuxFile : platform_def.h [mandatory] 102*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 103*292585beSSandrine Bailleux 104*292585beSSandrine BailleuxEach platform must ensure that a header file of this name is in the system 105*292585beSSandrine Bailleuxinclude path with the following constants defined. This will require updating 106*292585beSSandrine Bailleuxthe list of ``PLAT_INCLUDES`` in the ``platform.mk`` file. 107*292585beSSandrine Bailleux 108*292585beSSandrine BailleuxPlatform ports may optionally use the file ``include/plat/common/common_def.h``, 109*292585beSSandrine Bailleuxwhich provides typical values for some of the constants below. These values are 110*292585beSSandrine Bailleuxlikely to be suitable for all platform ports. 111*292585beSSandrine Bailleux 112*292585beSSandrine Bailleux- **#define : PLATFORM_LINKER_FORMAT** 113*292585beSSandrine Bailleux 114*292585beSSandrine Bailleux Defines the linker format used by the platform, for example 115*292585beSSandrine Bailleux ``elf64-littleaarch64``. 116*292585beSSandrine Bailleux 117*292585beSSandrine Bailleux- **#define : PLATFORM_LINKER_ARCH** 118*292585beSSandrine Bailleux 119*292585beSSandrine Bailleux Defines the processor architecture for the linker by the platform, for 120*292585beSSandrine Bailleux example ``aarch64``. 121*292585beSSandrine Bailleux 122*292585beSSandrine Bailleux- **#define : PLATFORM_STACK_SIZE** 123*292585beSSandrine Bailleux 124*292585beSSandrine Bailleux Defines the normal stack memory available to each CPU. This constant is used 125*292585beSSandrine Bailleux by ``plat/common/aarch64/platform_mp_stack.S`` and 126*292585beSSandrine Bailleux ``plat/common/aarch64/platform_up_stack.S``. 127*292585beSSandrine Bailleux 128*292585beSSandrine Bailleux- **#define : CACHE_WRITEBACK_GRANULE** 129*292585beSSandrine Bailleux 130*292585beSSandrine Bailleux Defines the size in bytes of the largest cache line across all the cache 131*292585beSSandrine Bailleux levels in the platform. 132*292585beSSandrine Bailleux 133*292585beSSandrine Bailleux- **#define : FIRMWARE_WELCOME_STR** 134*292585beSSandrine Bailleux 135*292585beSSandrine Bailleux Defines the character string printed by BL1 upon entry into the ``bl1_main()`` 136*292585beSSandrine Bailleux function. 137*292585beSSandrine Bailleux 138*292585beSSandrine Bailleux- **#define : PLATFORM_CORE_COUNT** 139*292585beSSandrine Bailleux 140*292585beSSandrine Bailleux Defines the total number of CPUs implemented by the platform across all 141*292585beSSandrine Bailleux clusters in the system. 142*292585beSSandrine Bailleux 143*292585beSSandrine Bailleux- **#define : PLAT_NUM_PWR_DOMAINS** 144*292585beSSandrine Bailleux 145*292585beSSandrine Bailleux Defines the total number of nodes in the power domain topology 146*292585beSSandrine Bailleux tree at all the power domain levels used by the platform. 147*292585beSSandrine Bailleux This macro is used by the PSCI implementation to allocate 148*292585beSSandrine Bailleux data structures to represent power domain topology. 149*292585beSSandrine Bailleux 150*292585beSSandrine Bailleux- **#define : PLAT_MAX_PWR_LVL** 151*292585beSSandrine Bailleux 152*292585beSSandrine Bailleux Defines the maximum power domain level that the power management operations 153*292585beSSandrine Bailleux should apply to. More often, but not always, the power domain level 154*292585beSSandrine Bailleux corresponds to affinity level. This macro allows the PSCI implementation 155*292585beSSandrine Bailleux to know the highest power domain level that it should consider for power 156*292585beSSandrine Bailleux management operations in the system that the platform implements. For 157*292585beSSandrine Bailleux example, the Base AEM FVP implements two clusters with a configurable 158*292585beSSandrine Bailleux number of CPUs and it reports the maximum power domain level as 1. 159*292585beSSandrine Bailleux 160*292585beSSandrine Bailleux- **#define : PLAT_MAX_OFF_STATE** 161*292585beSSandrine Bailleux 162*292585beSSandrine Bailleux Defines the local power state corresponding to the deepest power down 163*292585beSSandrine Bailleux possible at every power domain level in the platform. The local power 164*292585beSSandrine Bailleux states for each level may be sparsely allocated between 0 and this value 165*292585beSSandrine Bailleux with 0 being reserved for the RUN state. The PSCI implementation uses this 166*292585beSSandrine Bailleux value to initialize the local power states of the power domain nodes and 167*292585beSSandrine Bailleux to specify the requested power state for a PSCI_CPU_OFF call. 168*292585beSSandrine Bailleux 169*292585beSSandrine Bailleux- **#define : PLAT_MAX_RET_STATE** 170*292585beSSandrine Bailleux 171*292585beSSandrine Bailleux Defines the local power state corresponding to the deepest retention state 172*292585beSSandrine Bailleux possible at every power domain level in the platform. This macro should be 173*292585beSSandrine Bailleux a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the 174*292585beSSandrine Bailleux PSCI implementation to distinguish between retention and power down local 175*292585beSSandrine Bailleux power states within PSCI_CPU_SUSPEND call. 176*292585beSSandrine Bailleux 177*292585beSSandrine Bailleux- **#define : PLAT_MAX_PWR_LVL_STATES** 178*292585beSSandrine Bailleux 179*292585beSSandrine Bailleux Defines the maximum number of local power states per power domain level 180*292585beSSandrine Bailleux that the platform supports. The default value of this macro is 2 since 181*292585beSSandrine Bailleux most platforms just support a maximum of two local power states at each 182*292585beSSandrine Bailleux power domain level (power-down and retention). If the platform needs to 183*292585beSSandrine Bailleux account for more local power states, then it must redefine this macro. 184*292585beSSandrine Bailleux 185*292585beSSandrine Bailleux Currently, this macro is used by the Generic PSCI implementation to size 186*292585beSSandrine Bailleux the array used for PSCI_STAT_COUNT/RESIDENCY accounting. 187*292585beSSandrine Bailleux 188*292585beSSandrine Bailleux- **#define : BL1_RO_BASE** 189*292585beSSandrine Bailleux 190*292585beSSandrine Bailleux Defines the base address in secure ROM where BL1 originally lives. Must be 191*292585beSSandrine Bailleux aligned on a page-size boundary. 192*292585beSSandrine Bailleux 193*292585beSSandrine Bailleux- **#define : BL1_RO_LIMIT** 194*292585beSSandrine Bailleux 195*292585beSSandrine Bailleux Defines the maximum address in secure ROM that BL1's actual content (i.e. 196*292585beSSandrine Bailleux excluding any data section allocated at runtime) can occupy. 197*292585beSSandrine Bailleux 198*292585beSSandrine Bailleux- **#define : BL1_RW_BASE** 199*292585beSSandrine Bailleux 200*292585beSSandrine Bailleux Defines the base address in secure RAM where BL1's read-write data will live 201*292585beSSandrine Bailleux at runtime. Must be aligned on a page-size boundary. 202*292585beSSandrine Bailleux 203*292585beSSandrine Bailleux- **#define : BL1_RW_LIMIT** 204*292585beSSandrine Bailleux 205*292585beSSandrine Bailleux Defines the maximum address in secure RAM that BL1's read-write data can 206*292585beSSandrine Bailleux occupy at runtime. 207*292585beSSandrine Bailleux 208*292585beSSandrine Bailleux- **#define : BL2_BASE** 209*292585beSSandrine Bailleux 210*292585beSSandrine Bailleux Defines the base address in secure RAM where BL1 loads the BL2 binary image. 211*292585beSSandrine Bailleux Must be aligned on a page-size boundary. This constant is not applicable 212*292585beSSandrine Bailleux when BL2_IN_XIP_MEM is set to '1'. 213*292585beSSandrine Bailleux 214*292585beSSandrine Bailleux- **#define : BL2_LIMIT** 215*292585beSSandrine Bailleux 216*292585beSSandrine Bailleux Defines the maximum address in secure RAM that the BL2 image can occupy. 217*292585beSSandrine Bailleux This constant is not applicable when BL2_IN_XIP_MEM is set to '1'. 218*292585beSSandrine Bailleux 219*292585beSSandrine Bailleux- **#define : BL2_RO_BASE** 220*292585beSSandrine Bailleux 221*292585beSSandrine Bailleux Defines the base address in secure XIP memory where BL2 RO section originally 222*292585beSSandrine Bailleux lives. Must be aligned on a page-size boundary. This constant is only needed 223*292585beSSandrine Bailleux when BL2_IN_XIP_MEM is set to '1'. 224*292585beSSandrine Bailleux 225*292585beSSandrine Bailleux- **#define : BL2_RO_LIMIT** 226*292585beSSandrine Bailleux 227*292585beSSandrine Bailleux Defines the maximum address in secure XIP memory that BL2's actual content 228*292585beSSandrine Bailleux (i.e. excluding any data section allocated at runtime) can occupy. This 229*292585beSSandrine Bailleux constant is only needed when BL2_IN_XIP_MEM is set to '1'. 230*292585beSSandrine Bailleux 231*292585beSSandrine Bailleux- **#define : BL2_RW_BASE** 232*292585beSSandrine Bailleux 233*292585beSSandrine Bailleux Defines the base address in secure RAM where BL2's read-write data will live 234*292585beSSandrine Bailleux at runtime. Must be aligned on a page-size boundary. This constant is only 235*292585beSSandrine Bailleux needed when BL2_IN_XIP_MEM is set to '1'. 236*292585beSSandrine Bailleux 237*292585beSSandrine Bailleux- **#define : BL2_RW_LIMIT** 238*292585beSSandrine Bailleux 239*292585beSSandrine Bailleux Defines the maximum address in secure RAM that BL2's read-write data can 240*292585beSSandrine Bailleux occupy at runtime. This constant is only needed when BL2_IN_XIP_MEM is set 241*292585beSSandrine Bailleux to '1'. 242*292585beSSandrine Bailleux 243*292585beSSandrine Bailleux- **#define : BL31_BASE** 244*292585beSSandrine Bailleux 245*292585beSSandrine Bailleux Defines the base address in secure RAM where BL2 loads the BL31 binary 246*292585beSSandrine Bailleux image. Must be aligned on a page-size boundary. 247*292585beSSandrine Bailleux 248*292585beSSandrine Bailleux- **#define : BL31_LIMIT** 249*292585beSSandrine Bailleux 250*292585beSSandrine Bailleux Defines the maximum address in secure RAM that the BL31 image can occupy. 251*292585beSSandrine Bailleux 252*292585beSSandrine Bailleux- **#define : PLAT_RSS_COMMS_PAYLOAD_MAX_SIZE** 253*292585beSSandrine Bailleux 254*292585beSSandrine Bailleux Defines the maximum message size between AP and RSS. Need to define if 255*292585beSSandrine Bailleux platform supports RSS. 256*292585beSSandrine Bailleux 257*292585beSSandrine BailleuxFor every image, the platform must define individual identifiers that will be 258*292585beSSandrine Bailleuxused by BL1 or BL2 to load the corresponding image into memory from non-volatile 259*292585beSSandrine Bailleuxstorage. For the sake of performance, integer numbers will be used as 260*292585beSSandrine Bailleuxidentifiers. The platform will use those identifiers to return the relevant 261*292585beSSandrine Bailleuxinformation about the image to be loaded (file handler, load address, 262*292585beSSandrine Bailleuxauthentication information, etc.). The following image identifiers are 263*292585beSSandrine Bailleuxmandatory: 264*292585beSSandrine Bailleux 265*292585beSSandrine Bailleux- **#define : BL2_IMAGE_ID** 266*292585beSSandrine Bailleux 267*292585beSSandrine Bailleux BL2 image identifier, used by BL1 to load BL2. 268*292585beSSandrine Bailleux 269*292585beSSandrine Bailleux- **#define : BL31_IMAGE_ID** 270*292585beSSandrine Bailleux 271*292585beSSandrine Bailleux BL31 image identifier, used by BL2 to load BL31. 272*292585beSSandrine Bailleux 273*292585beSSandrine Bailleux- **#define : BL33_IMAGE_ID** 274*292585beSSandrine Bailleux 275*292585beSSandrine Bailleux BL33 image identifier, used by BL2 to load BL33. 276*292585beSSandrine Bailleux 277*292585beSSandrine BailleuxIf Trusted Board Boot is enabled, the following certificate identifiers must 278*292585beSSandrine Bailleuxalso be defined: 279*292585beSSandrine Bailleux 280*292585beSSandrine Bailleux- **#define : TRUSTED_BOOT_FW_CERT_ID** 281*292585beSSandrine Bailleux 282*292585beSSandrine Bailleux BL2 content certificate identifier, used by BL1 to load the BL2 content 283*292585beSSandrine Bailleux certificate. 284*292585beSSandrine Bailleux 285*292585beSSandrine Bailleux- **#define : TRUSTED_KEY_CERT_ID** 286*292585beSSandrine Bailleux 287*292585beSSandrine Bailleux Trusted key certificate identifier, used by BL2 to load the trusted key 288*292585beSSandrine Bailleux certificate. 289*292585beSSandrine Bailleux 290*292585beSSandrine Bailleux- **#define : SOC_FW_KEY_CERT_ID** 291*292585beSSandrine Bailleux 292*292585beSSandrine Bailleux BL31 key certificate identifier, used by BL2 to load the BL31 key 293*292585beSSandrine Bailleux certificate. 294*292585beSSandrine Bailleux 295*292585beSSandrine Bailleux- **#define : SOC_FW_CONTENT_CERT_ID** 296*292585beSSandrine Bailleux 297*292585beSSandrine Bailleux BL31 content certificate identifier, used by BL2 to load the BL31 content 298*292585beSSandrine Bailleux certificate. 299*292585beSSandrine Bailleux 300*292585beSSandrine Bailleux- **#define : NON_TRUSTED_FW_KEY_CERT_ID** 301*292585beSSandrine Bailleux 302*292585beSSandrine Bailleux BL33 key certificate identifier, used by BL2 to load the BL33 key 303*292585beSSandrine Bailleux certificate. 304*292585beSSandrine Bailleux 305*292585beSSandrine Bailleux- **#define : NON_TRUSTED_FW_CONTENT_CERT_ID** 306*292585beSSandrine Bailleux 307*292585beSSandrine Bailleux BL33 content certificate identifier, used by BL2 to load the BL33 content 308*292585beSSandrine Bailleux certificate. 309*292585beSSandrine Bailleux 310*292585beSSandrine Bailleux- **#define : FWU_CERT_ID** 311*292585beSSandrine Bailleux 312*292585beSSandrine Bailleux Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the 313*292585beSSandrine Bailleux FWU content certificate. 314*292585beSSandrine Bailleux 315*292585beSSandrine Bailleux- **#define : PLAT_CRYPTOCELL_BASE** 316*292585beSSandrine Bailleux 317*292585beSSandrine Bailleux This defines the base address of Arm® TrustZone® CryptoCell and must be 318*292585beSSandrine Bailleux defined if CryptoCell crypto driver is used for Trusted Board Boot. For 319*292585beSSandrine Bailleux capable Arm platforms, this driver is used if ``ARM_CRYPTOCELL_INTEG`` is 320*292585beSSandrine Bailleux set. 321*292585beSSandrine Bailleux 322*292585beSSandrine BailleuxIf the AP Firmware Updater Configuration image, BL2U is used, the following 323*292585beSSandrine Bailleuxmust also be defined: 324*292585beSSandrine Bailleux 325*292585beSSandrine Bailleux- **#define : BL2U_BASE** 326*292585beSSandrine Bailleux 327*292585beSSandrine Bailleux Defines the base address in secure memory where BL1 copies the BL2U binary 328*292585beSSandrine Bailleux image. Must be aligned on a page-size boundary. 329*292585beSSandrine Bailleux 330*292585beSSandrine Bailleux- **#define : BL2U_LIMIT** 331*292585beSSandrine Bailleux 332*292585beSSandrine Bailleux Defines the maximum address in secure memory that the BL2U image can occupy. 333*292585beSSandrine Bailleux 334*292585beSSandrine Bailleux- **#define : BL2U_IMAGE_ID** 335*292585beSSandrine Bailleux 336*292585beSSandrine Bailleux BL2U image identifier, used by BL1 to fetch an image descriptor 337*292585beSSandrine Bailleux corresponding to BL2U. 338*292585beSSandrine Bailleux 339*292585beSSandrine BailleuxIf the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following 340*292585beSSandrine Bailleuxmust also be defined: 341*292585beSSandrine Bailleux 342*292585beSSandrine Bailleux- **#define : SCP_BL2U_IMAGE_ID** 343*292585beSSandrine Bailleux 344*292585beSSandrine Bailleux SCP_BL2U image identifier, used by BL1 to fetch an image descriptor 345*292585beSSandrine Bailleux corresponding to SCP_BL2U. 346*292585beSSandrine Bailleux 347*292585beSSandrine Bailleux .. note:: 348*292585beSSandrine Bailleux TF-A does not provide source code for this image. 349*292585beSSandrine Bailleux 350*292585beSSandrine BailleuxIf the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must 351*292585beSSandrine Bailleuxalso be defined: 352*292585beSSandrine Bailleux 353*292585beSSandrine Bailleux- **#define : NS_BL1U_BASE** 354*292585beSSandrine Bailleux 355*292585beSSandrine Bailleux Defines the base address in non-secure ROM where NS_BL1U executes. 356*292585beSSandrine Bailleux Must be aligned on a page-size boundary. 357*292585beSSandrine Bailleux 358*292585beSSandrine Bailleux .. note:: 359*292585beSSandrine Bailleux TF-A does not provide source code for this image. 360*292585beSSandrine Bailleux 361*292585beSSandrine Bailleux- **#define : NS_BL1U_IMAGE_ID** 362*292585beSSandrine Bailleux 363*292585beSSandrine Bailleux NS_BL1U image identifier, used by BL1 to fetch an image descriptor 364*292585beSSandrine Bailleux corresponding to NS_BL1U. 365*292585beSSandrine Bailleux 366*292585beSSandrine BailleuxIf the Non-Secure Firmware Updater, NS_BL2U is used, the following must also 367*292585beSSandrine Bailleuxbe defined: 368*292585beSSandrine Bailleux 369*292585beSSandrine Bailleux- **#define : NS_BL2U_BASE** 370*292585beSSandrine Bailleux 371*292585beSSandrine Bailleux Defines the base address in non-secure memory where NS_BL2U executes. 372*292585beSSandrine Bailleux Must be aligned on a page-size boundary. 373*292585beSSandrine Bailleux 374*292585beSSandrine Bailleux .. note:: 375*292585beSSandrine Bailleux TF-A does not provide source code for this image. 376*292585beSSandrine Bailleux 377*292585beSSandrine Bailleux- **#define : NS_BL2U_IMAGE_ID** 378*292585beSSandrine Bailleux 379*292585beSSandrine Bailleux NS_BL2U image identifier, used by BL1 to fetch an image descriptor 380*292585beSSandrine Bailleux corresponding to NS_BL2U. 381*292585beSSandrine Bailleux 382*292585beSSandrine BailleuxFor the the Firmware update capability of TRUSTED BOARD BOOT, the following 383*292585beSSandrine Bailleuxmacros may also be defined: 384*292585beSSandrine Bailleux 385*292585beSSandrine Bailleux- **#define : PLAT_FWU_MAX_SIMULTANEOUS_IMAGES** 386*292585beSSandrine Bailleux 387*292585beSSandrine Bailleux Total number of images that can be loaded simultaneously. If the platform 388*292585beSSandrine Bailleux doesn't specify any value, it defaults to 10. 389*292585beSSandrine Bailleux 390*292585beSSandrine BailleuxIf a SCP_BL2 image is supported by the platform, the following constants must 391*292585beSSandrine Bailleuxalso be defined: 392*292585beSSandrine Bailleux 393*292585beSSandrine Bailleux- **#define : SCP_BL2_IMAGE_ID** 394*292585beSSandrine Bailleux 395*292585beSSandrine Bailleux SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory 396*292585beSSandrine Bailleux from platform storage before being transferred to the SCP. 397*292585beSSandrine Bailleux 398*292585beSSandrine Bailleux- **#define : SCP_FW_KEY_CERT_ID** 399*292585beSSandrine Bailleux 400*292585beSSandrine Bailleux SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key 401*292585beSSandrine Bailleux certificate (mandatory when Trusted Board Boot is enabled). 402*292585beSSandrine Bailleux 403*292585beSSandrine Bailleux- **#define : SCP_FW_CONTENT_CERT_ID** 404*292585beSSandrine Bailleux 405*292585beSSandrine Bailleux SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2 406*292585beSSandrine Bailleux content certificate (mandatory when Trusted Board Boot is enabled). 407*292585beSSandrine Bailleux 408*292585beSSandrine BailleuxIf a BL32 image is supported by the platform, the following constants must 409*292585beSSandrine Bailleuxalso be defined: 410*292585beSSandrine Bailleux 411*292585beSSandrine Bailleux- **#define : BL32_IMAGE_ID** 412*292585beSSandrine Bailleux 413*292585beSSandrine Bailleux BL32 image identifier, used by BL2 to load BL32. 414*292585beSSandrine Bailleux 415*292585beSSandrine Bailleux- **#define : TRUSTED_OS_FW_KEY_CERT_ID** 416*292585beSSandrine Bailleux 417*292585beSSandrine Bailleux BL32 key certificate identifier, used by BL2 to load the BL32 key 418*292585beSSandrine Bailleux certificate (mandatory when Trusted Board Boot is enabled). 419*292585beSSandrine Bailleux 420*292585beSSandrine Bailleux- **#define : TRUSTED_OS_FW_CONTENT_CERT_ID** 421*292585beSSandrine Bailleux 422*292585beSSandrine Bailleux BL32 content certificate identifier, used by BL2 to load the BL32 content 423*292585beSSandrine Bailleux certificate (mandatory when Trusted Board Boot is enabled). 424*292585beSSandrine Bailleux 425*292585beSSandrine Bailleux- **#define : BL32_BASE** 426*292585beSSandrine Bailleux 427*292585beSSandrine Bailleux Defines the base address in secure memory where BL2 loads the BL32 binary 428*292585beSSandrine Bailleux image. Must be aligned on a page-size boundary. 429*292585beSSandrine Bailleux 430*292585beSSandrine Bailleux- **#define : BL32_LIMIT** 431*292585beSSandrine Bailleux 432*292585beSSandrine Bailleux Defines the maximum address that the BL32 image can occupy. 433*292585beSSandrine Bailleux 434*292585beSSandrine BailleuxIf the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the 435*292585beSSandrine Bailleuxplatform, the following constants must also be defined: 436*292585beSSandrine Bailleux 437*292585beSSandrine Bailleux- **#define : TSP_SEC_MEM_BASE** 438*292585beSSandrine Bailleux 439*292585beSSandrine Bailleux Defines the base address of the secure memory used by the TSP image on the 440*292585beSSandrine Bailleux platform. This must be at the same address or below ``BL32_BASE``. 441*292585beSSandrine Bailleux 442*292585beSSandrine Bailleux- **#define : TSP_SEC_MEM_SIZE** 443*292585beSSandrine Bailleux 444*292585beSSandrine Bailleux Defines the size of the secure memory used by the BL32 image on the 445*292585beSSandrine Bailleux platform. ``TSP_SEC_MEM_BASE`` and ``TSP_SEC_MEM_SIZE`` must fully 446*292585beSSandrine Bailleux accommodate the memory required by the BL32 image, defined by ``BL32_BASE`` 447*292585beSSandrine Bailleux and ``BL32_LIMIT``. 448*292585beSSandrine Bailleux 449*292585beSSandrine Bailleux- **#define : TSP_IRQ_SEC_PHY_TIMER** 450*292585beSSandrine Bailleux 451*292585beSSandrine Bailleux Defines the ID of the secure physical generic timer interrupt used by the 452*292585beSSandrine Bailleux TSP's interrupt handling code. 453*292585beSSandrine Bailleux 454*292585beSSandrine BailleuxIf the platform port uses the translation table library code, the following 455*292585beSSandrine Bailleuxconstants must also be defined: 456*292585beSSandrine Bailleux 457*292585beSSandrine Bailleux- **#define : PLAT_XLAT_TABLES_DYNAMIC** 458*292585beSSandrine Bailleux 459*292585beSSandrine Bailleux Optional flag that can be set per-image to enable the dynamic allocation of 460*292585beSSandrine Bailleux regions even when the MMU is enabled. If not defined, only static 461*292585beSSandrine Bailleux functionality will be available, if defined and set to 1 it will also 462*292585beSSandrine Bailleux include the dynamic functionality. 463*292585beSSandrine Bailleux 464*292585beSSandrine Bailleux- **#define : MAX_XLAT_TABLES** 465*292585beSSandrine Bailleux 466*292585beSSandrine Bailleux Defines the maximum number of translation tables that are allocated by the 467*292585beSSandrine Bailleux translation table library code. To minimize the amount of runtime memory 468*292585beSSandrine Bailleux used, choose the smallest value needed to map the required virtual addresses 469*292585beSSandrine Bailleux for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is enabled for a BL 470*292585beSSandrine Bailleux image, ``MAX_XLAT_TABLES`` must be defined to accommodate the dynamic regions 471*292585beSSandrine Bailleux as well. 472*292585beSSandrine Bailleux 473*292585beSSandrine Bailleux- **#define : MAX_MMAP_REGIONS** 474*292585beSSandrine Bailleux 475*292585beSSandrine Bailleux Defines the maximum number of regions that are allocated by the translation 476*292585beSSandrine Bailleux table library code. A region consists of physical base address, virtual base 477*292585beSSandrine Bailleux address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as 478*292585beSSandrine Bailleux defined in the ``mmap_region_t`` structure. The platform defines the regions 479*292585beSSandrine Bailleux that should be mapped. Then, the translation table library will create the 480*292585beSSandrine Bailleux corresponding tables and descriptors at runtime. To minimize the amount of 481*292585beSSandrine Bailleux runtime memory used, choose the smallest value needed to register the 482*292585beSSandrine Bailleux required regions for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is 483*292585beSSandrine Bailleux enabled for a BL image, ``MAX_MMAP_REGIONS`` must be defined to accommodate 484*292585beSSandrine Bailleux the dynamic regions as well. 485*292585beSSandrine Bailleux 486*292585beSSandrine Bailleux- **#define : PLAT_VIRT_ADDR_SPACE_SIZE** 487*292585beSSandrine Bailleux 488*292585beSSandrine Bailleux Defines the total size of the virtual address space in bytes. For example, 489*292585beSSandrine Bailleux for a 32 bit virtual address space, this value should be ``(1ULL << 32)``. 490*292585beSSandrine Bailleux 491*292585beSSandrine Bailleux- **#define : PLAT_PHY_ADDR_SPACE_SIZE** 492*292585beSSandrine Bailleux 493*292585beSSandrine Bailleux Defines the total size of the physical address space in bytes. For example, 494*292585beSSandrine Bailleux for a 32 bit physical address space, this value should be ``(1ULL << 32)``. 495*292585beSSandrine Bailleux 496*292585beSSandrine BailleuxIf the platform port uses the IO storage framework, the following constants 497*292585beSSandrine Bailleuxmust also be defined: 498*292585beSSandrine Bailleux 499*292585beSSandrine Bailleux- **#define : MAX_IO_DEVICES** 500*292585beSSandrine Bailleux 501*292585beSSandrine Bailleux Defines the maximum number of registered IO devices. Attempting to register 502*292585beSSandrine Bailleux more devices than this value using ``io_register_device()`` will fail with 503*292585beSSandrine Bailleux -ENOMEM. 504*292585beSSandrine Bailleux 505*292585beSSandrine Bailleux- **#define : MAX_IO_HANDLES** 506*292585beSSandrine Bailleux 507*292585beSSandrine Bailleux Defines the maximum number of open IO handles. Attempting to open more IO 508*292585beSSandrine Bailleux entities than this value using ``io_open()`` will fail with -ENOMEM. 509*292585beSSandrine Bailleux 510*292585beSSandrine Bailleux- **#define : MAX_IO_BLOCK_DEVICES** 511*292585beSSandrine Bailleux 512*292585beSSandrine Bailleux Defines the maximum number of registered IO block devices. Attempting to 513*292585beSSandrine Bailleux register more devices this value using ``io_dev_open()`` will fail 514*292585beSSandrine Bailleux with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES. 515*292585beSSandrine Bailleux With this macro, multiple block devices could be supported at the same 516*292585beSSandrine Bailleux time. 517*292585beSSandrine Bailleux 518*292585beSSandrine BailleuxIf the platform needs to allocate data within the per-cpu data framework in 519*292585beSSandrine BailleuxBL31, it should define the following macro. Currently this is only required if 520*292585beSSandrine Bailleuxthe platform decides not to use the coherent memory section by undefining the 521*292585beSSandrine Bailleux``USE_COHERENT_MEM`` build flag. In this case, the framework allocates the 522*292585beSSandrine Bailleuxrequired memory within the the per-cpu data to minimize wastage. 523*292585beSSandrine Bailleux 524*292585beSSandrine Bailleux- **#define : PLAT_PCPU_DATA_SIZE** 525*292585beSSandrine Bailleux 526*292585beSSandrine Bailleux Defines the memory (in bytes) to be reserved within the per-cpu data 527*292585beSSandrine Bailleux structure for use by the platform layer. 528*292585beSSandrine Bailleux 529*292585beSSandrine BailleuxThe following constants are optional. They should be defined when the platform 530*292585beSSandrine Bailleuxmemory layout implies some image overlaying like in Arm standard platforms. 531*292585beSSandrine Bailleux 532*292585beSSandrine Bailleux- **#define : BL31_PROGBITS_LIMIT** 533*292585beSSandrine Bailleux 534*292585beSSandrine Bailleux Defines the maximum address in secure RAM that the BL31's progbits sections 535*292585beSSandrine Bailleux can occupy. 536*292585beSSandrine Bailleux 537*292585beSSandrine Bailleux- **#define : TSP_PROGBITS_LIMIT** 538*292585beSSandrine Bailleux 539*292585beSSandrine Bailleux Defines the maximum address that the TSP's progbits sections can occupy. 540*292585beSSandrine Bailleux 541*292585beSSandrine BailleuxIf the platform supports OS-initiated mode, i.e. the build option 542*292585beSSandrine Bailleux``PSCI_OS_INIT_MODE`` is enabled, and if the platform's maximum power domain 543*292585beSSandrine Bailleuxlevel for PSCI_CPU_SUSPEND differs from ``PLAT_MAX_PWR_LVL``, the following 544*292585beSSandrine Bailleuxconstant must be defined. 545*292585beSSandrine Bailleux 546*292585beSSandrine Bailleux- **#define : PLAT_MAX_CPU_SUSPEND_PWR_LVL** 547*292585beSSandrine Bailleux 548*292585beSSandrine Bailleux Defines the maximum power domain level that PSCI_CPU_SUSPEND should apply to. 549*292585beSSandrine Bailleux 550*292585beSSandrine BailleuxIf the platform port uses the PL061 GPIO driver, the following constant may 551*292585beSSandrine Bailleuxoptionally be defined: 552*292585beSSandrine Bailleux 553*292585beSSandrine Bailleux- **PLAT_PL061_MAX_GPIOS** 554*292585beSSandrine Bailleux Maximum number of GPIOs required by the platform. This allows control how 555*292585beSSandrine Bailleux much memory is allocated for PL061 GPIO controllers. The default value is 556*292585beSSandrine Bailleux 557*292585beSSandrine Bailleux #. $(eval $(call add_define,PLAT_PL061_MAX_GPIOS)) 558*292585beSSandrine Bailleux 559*292585beSSandrine BailleuxIf the platform port uses the partition driver, the following constant may 560*292585beSSandrine Bailleuxoptionally be defined: 561*292585beSSandrine Bailleux 562*292585beSSandrine Bailleux- **PLAT_PARTITION_MAX_ENTRIES** 563*292585beSSandrine Bailleux Maximum number of partition entries required by the platform. This allows 564*292585beSSandrine Bailleux control how much memory is allocated for partition entries. The default 565*292585beSSandrine Bailleux value is 128. 566*292585beSSandrine Bailleux For example, define the build flag in ``platform.mk``: 567*292585beSSandrine Bailleux PLAT_PARTITION_MAX_ENTRIES := 12 568*292585beSSandrine Bailleux $(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES)) 569*292585beSSandrine Bailleux 570*292585beSSandrine Bailleux- **PLAT_PARTITION_BLOCK_SIZE** 571*292585beSSandrine Bailleux The size of partition block. It could be either 512 bytes or 4096 bytes. 572*292585beSSandrine Bailleux The default value is 512. 573*292585beSSandrine Bailleux For example, define the build flag in ``platform.mk``: 574*292585beSSandrine Bailleux PLAT_PARTITION_BLOCK_SIZE := 4096 575*292585beSSandrine Bailleux $(eval $(call add_define,PLAT_PARTITION_BLOCK_SIZE)) 576*292585beSSandrine Bailleux 577*292585beSSandrine BailleuxIf the platform port uses the Arm® Ethos™-N NPU driver, the following 578*292585beSSandrine Bailleuxconfiguration must be performed: 579*292585beSSandrine Bailleux 580*292585beSSandrine Bailleux- The NPU SiP service handler must be hooked up. This consists of both the 581*292585beSSandrine Bailleux initial setup (``ethosn_smc_setup``) and the handler itself 582*292585beSSandrine Bailleux (``ethosn_smc_handler``) 583*292585beSSandrine Bailleux 584*292585beSSandrine BailleuxIf the platform port uses the Arm® Ethos™-N NPU driver with TZMP1 support 585*292585beSSandrine Bailleuxenabled, the following constants and configuration must also be defined: 586*292585beSSandrine Bailleux 587*292585beSSandrine Bailleux- **ARM_ETHOSN_NPU_PROT_FW_NSAID** 588*292585beSSandrine Bailleux 589*292585beSSandrine Bailleux Defines the Non-secure Access IDentity (NSAID) that the NPU shall use to 590*292585beSSandrine Bailleux access the protected memory that contains the NPU's firmware. 591*292585beSSandrine Bailleux 592*292585beSSandrine Bailleux- **ARM_ETHOSN_NPU_PROT_DATA_RW_NSAID** 593*292585beSSandrine Bailleux 594*292585beSSandrine Bailleux Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for 595*292585beSSandrine Bailleux read/write access to the protected memory that contains inference data. 596*292585beSSandrine Bailleux 597*292585beSSandrine Bailleux- **ARM_ETHOSN_NPU_PROT_DATA_RO_NSAID** 598*292585beSSandrine Bailleux 599*292585beSSandrine Bailleux Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for 600*292585beSSandrine Bailleux read-only access to the protected memory that contains inference data. 601*292585beSSandrine Bailleux 602*292585beSSandrine Bailleux- **ARM_ETHOSN_NPU_NS_RW_DATA_NSAID** 603*292585beSSandrine Bailleux 604*292585beSSandrine Bailleux Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for 605*292585beSSandrine Bailleux read/write access to the non-protected memory. 606*292585beSSandrine Bailleux 607*292585beSSandrine Bailleux- **ARM_ETHOSN_NPU_NS_RO_DATA_NSAID** 608*292585beSSandrine Bailleux 609*292585beSSandrine Bailleux Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for 610*292585beSSandrine Bailleux read-only access to the non-protected memory. 611*292585beSSandrine Bailleux 612*292585beSSandrine Bailleux- **ARM_ETHOSN_NPU_FW_IMAGE_BASE** and **ARM_ETHOSN_NPU_FW_IMAGE_LIMIT** 613*292585beSSandrine Bailleux 614*292585beSSandrine Bailleux Defines the physical address range that the NPU's firmware will be loaded 615*292585beSSandrine Bailleux into and executed from. 616*292585beSSandrine Bailleux 617*292585beSSandrine Bailleux- Configure the platforms TrustZone Controller (TZC) with appropriate regions 618*292585beSSandrine Bailleux of protected memory. At minimum this must include a region for the NPU's 619*292585beSSandrine Bailleux firmware code and a region for protected inference data, and these must be 620*292585beSSandrine Bailleux accessible using the NSAIDs defined above. 621*292585beSSandrine Bailleux 622*292585beSSandrine Bailleux- Include the NPU firmware and certificates in the FIP. 623*292585beSSandrine Bailleux 624*292585beSSandrine Bailleux- Provide FCONF entries to configure the image source for the NPU firmware 625*292585beSSandrine Bailleux and certificates. 626*292585beSSandrine Bailleux 627*292585beSSandrine Bailleux- Add MMU mappings such that: 628*292585beSSandrine Bailleux 629*292585beSSandrine Bailleux - BL2 can write the NPU firmware into the region defined by 630*292585beSSandrine Bailleux ``ARM_ETHOSN_NPU_FW_IMAGE_BASE`` and ``ARM_ETHOSN_NPU_FW_IMAGE_LIMIT`` 631*292585beSSandrine Bailleux - BL31 (SiP service) can read the NPU firmware from the same region 632*292585beSSandrine Bailleux 633*292585beSSandrine Bailleux- Add the firmware image ID ``ARM_ETHOSN_NPU_FW_IMAGE_ID`` to the list of images 634*292585beSSandrine Bailleux loaded by BL2. 635*292585beSSandrine Bailleux 636*292585beSSandrine BailleuxPlease see the reference implementation code for the Juno platform as an example. 637*292585beSSandrine Bailleux 638*292585beSSandrine Bailleux 639*292585beSSandrine BailleuxThe following constant is optional. It should be defined to override the default 640*292585beSSandrine Bailleuxbehaviour of the ``assert()`` function (for example, to save memory). 641*292585beSSandrine Bailleux 642*292585beSSandrine Bailleux- **PLAT_LOG_LEVEL_ASSERT** 643*292585beSSandrine Bailleux If ``PLAT_LOG_LEVEL_ASSERT`` is higher or equal than ``LOG_LEVEL_VERBOSE``, 644*292585beSSandrine Bailleux ``assert()`` prints the name of the file, the line number and the asserted 645*292585beSSandrine Bailleux expression. Else if it is higher than ``LOG_LEVEL_INFO``, it prints the file 646*292585beSSandrine Bailleux name and the line number. Else if it is lower than ``LOG_LEVEL_INFO``, it 647*292585beSSandrine Bailleux doesn't print anything to the console. If ``PLAT_LOG_LEVEL_ASSERT`` isn't 648*292585beSSandrine Bailleux defined, it defaults to ``LOG_LEVEL``. 649*292585beSSandrine Bailleux 650*292585beSSandrine BailleuxIf the platform port uses the DRTM feature, the following constants must be 651*292585beSSandrine Bailleuxdefined: 652*292585beSSandrine Bailleux 653*292585beSSandrine Bailleux- **#define : PLAT_DRTM_EVENT_LOG_MAX_SIZE** 654*292585beSSandrine Bailleux 655*292585beSSandrine Bailleux Maximum Event Log size used by the platform. Platform can decide the maximum 656*292585beSSandrine Bailleux size of the Event Log buffer, depending upon the highest hash algorithm 657*292585beSSandrine Bailleux chosen and the number of components selected to measure during the DRTM 658*292585beSSandrine Bailleux execution flow. 659*292585beSSandrine Bailleux 660*292585beSSandrine Bailleux- **#define : PLAT_DRTM_MMAP_ENTRIES** 661*292585beSSandrine Bailleux 662*292585beSSandrine Bailleux Number of the MMAP entries used by the DRTM implementation to calculate the 663*292585beSSandrine Bailleux size of address map region of the platform. 664*292585beSSandrine Bailleux 665*292585beSSandrine BailleuxFile : plat_macros.S [mandatory] 666*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 667*292585beSSandrine Bailleux 668*292585beSSandrine BailleuxEach platform must ensure a file of this name is in the system include path with 669*292585beSSandrine Bailleuxthe following macro defined. In the Arm development platforms, this file is 670*292585beSSandrine Bailleuxfound in ``plat/arm/board/<plat_name>/include/plat_macros.S``. 671*292585beSSandrine Bailleux 672*292585beSSandrine Bailleux- **Macro : plat_crash_print_regs** 673*292585beSSandrine Bailleux 674*292585beSSandrine Bailleux This macro allows the crash reporting routine to print relevant platform 675*292585beSSandrine Bailleux registers in case of an unhandled exception in BL31. This aids in debugging 676*292585beSSandrine Bailleux and this macro can be defined to be empty in case register reporting is not 677*292585beSSandrine Bailleux desired. 678*292585beSSandrine Bailleux 679*292585beSSandrine Bailleux For instance, GIC or interconnect registers may be helpful for 680*292585beSSandrine Bailleux troubleshooting. 681*292585beSSandrine Bailleux 682*292585beSSandrine BailleuxHandling Reset 683*292585beSSandrine Bailleux-------------- 684*292585beSSandrine Bailleux 685*292585beSSandrine BailleuxBL1 by default implements the reset vector where execution starts from a cold 686*292585beSSandrine Bailleuxor warm boot. BL31 can be optionally set as a reset vector using the 687*292585beSSandrine Bailleux``RESET_TO_BL31`` make variable. 688*292585beSSandrine Bailleux 689*292585beSSandrine BailleuxFor each CPU, the reset vector code is responsible for the following tasks: 690*292585beSSandrine Bailleux 691*292585beSSandrine Bailleux#. Distinguishing between a cold boot and a warm boot. 692*292585beSSandrine Bailleux 693*292585beSSandrine Bailleux#. In the case of a cold boot and the CPU being a secondary CPU, ensuring that 694*292585beSSandrine Bailleux the CPU is placed in a platform-specific state until the primary CPU 695*292585beSSandrine Bailleux performs the necessary steps to remove it from this state. 696*292585beSSandrine Bailleux 697*292585beSSandrine Bailleux#. In the case of a warm boot, ensuring that the CPU jumps to a platform- 698*292585beSSandrine Bailleux specific address in the BL31 image in the same processor mode as it was 699*292585beSSandrine Bailleux when released from reset. 700*292585beSSandrine Bailleux 701*292585beSSandrine BailleuxThe following functions need to be implemented by the platform port to enable 702*292585beSSandrine Bailleuxreset vector code to perform the above tasks. 703*292585beSSandrine Bailleux 704*292585beSSandrine BailleuxFunction : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0] 705*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 706*292585beSSandrine Bailleux 707*292585beSSandrine Bailleux:: 708*292585beSSandrine Bailleux 709*292585beSSandrine Bailleux Argument : void 710*292585beSSandrine Bailleux Return : uintptr_t 711*292585beSSandrine Bailleux 712*292585beSSandrine BailleuxThis function is called with the MMU and caches disabled 713*292585beSSandrine Bailleux(``SCTLR_EL3.M`` = 0 and ``SCTLR_EL3.C`` = 0). The function is responsible for 714*292585beSSandrine Bailleuxdistinguishing between a warm and cold reset for the current CPU using 715*292585beSSandrine Bailleuxplatform-specific means. If it's a warm reset, then it returns the warm 716*292585beSSandrine Bailleuxreset entrypoint point provided to ``plat_setup_psci_ops()`` during 717*292585beSSandrine BailleuxBL31 initialization. If it's a cold reset then this function must return zero. 718*292585beSSandrine Bailleux 719*292585beSSandrine BailleuxThis function does not follow the Procedure Call Standard used by the 720*292585beSSandrine BailleuxApplication Binary Interface for the Arm 64-bit architecture. The caller should 721*292585beSSandrine Bailleuxnot assume that callee saved registers are preserved across a call to this 722*292585beSSandrine Bailleuxfunction. 723*292585beSSandrine Bailleux 724*292585beSSandrine BailleuxThis function fulfills requirement 1 and 3 listed above. 725*292585beSSandrine Bailleux 726*292585beSSandrine BailleuxNote that for platforms that support programming the reset address, it is 727*292585beSSandrine Bailleuxexpected that a CPU will start executing code directly at the right address, 728*292585beSSandrine Bailleuxboth on a cold and warm reset. In this case, there is no need to identify the 729*292585beSSandrine Bailleuxtype of reset nor to query the warm reset entrypoint. Therefore, implementing 730*292585beSSandrine Bailleuxthis function is not required on such platforms. 731*292585beSSandrine Bailleux 732*292585beSSandrine BailleuxFunction : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0] 733*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 734*292585beSSandrine Bailleux 735*292585beSSandrine Bailleux:: 736*292585beSSandrine Bailleux 737*292585beSSandrine Bailleux Argument : void 738*292585beSSandrine Bailleux 739*292585beSSandrine BailleuxThis function is called with the MMU and data caches disabled. It is responsible 740*292585beSSandrine Bailleuxfor placing the executing secondary CPU in a platform-specific state until the 741*292585beSSandrine Bailleuxprimary CPU performs the necessary actions to bring it out of that state and 742*292585beSSandrine Bailleuxallow entry into the OS. This function must not return. 743*292585beSSandrine Bailleux 744*292585beSSandrine BailleuxIn the Arm FVP port, when using the normal boot flow, each secondary CPU powers 745*292585beSSandrine Bailleuxitself off. The primary CPU is responsible for powering up the secondary CPUs 746*292585beSSandrine Bailleuxwhen normal world software requires them. When booting an EL3 payload instead, 747*292585beSSandrine Bailleuxthey stay powered on and are put in a holding pen until their mailbox gets 748*292585beSSandrine Bailleuxpopulated. 749*292585beSSandrine Bailleux 750*292585beSSandrine BailleuxThis function fulfills requirement 2 above. 751*292585beSSandrine Bailleux 752*292585beSSandrine BailleuxNote that for platforms that can't release secondary CPUs out of reset, only the 753*292585beSSandrine Bailleuxprimary CPU will execute the cold boot code. Therefore, implementing this 754*292585beSSandrine Bailleuxfunction is not required on such platforms. 755*292585beSSandrine Bailleux 756*292585beSSandrine BailleuxFunction : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0] 757*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 758*292585beSSandrine Bailleux 759*292585beSSandrine Bailleux:: 760*292585beSSandrine Bailleux 761*292585beSSandrine Bailleux Argument : void 762*292585beSSandrine Bailleux Return : unsigned int 763*292585beSSandrine Bailleux 764*292585beSSandrine BailleuxThis function identifies whether the current CPU is the primary CPU or a 765*292585beSSandrine Bailleuxsecondary CPU. A return value of zero indicates that the CPU is not the 766*292585beSSandrine Bailleuxprimary CPU, while a non-zero return value indicates that the CPU is the 767*292585beSSandrine Bailleuxprimary CPU. 768*292585beSSandrine Bailleux 769*292585beSSandrine BailleuxNote that for platforms that can't release secondary CPUs out of reset, only the 770*292585beSSandrine Bailleuxprimary CPU will execute the cold boot code. Therefore, there is no need to 771*292585beSSandrine Bailleuxdistinguish between primary and secondary CPUs and implementing this function is 772*292585beSSandrine Bailleuxnot required. 773*292585beSSandrine Bailleux 774*292585beSSandrine BailleuxFunction : platform_mem_init() [mandatory] 775*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 776*292585beSSandrine Bailleux 777*292585beSSandrine Bailleux:: 778*292585beSSandrine Bailleux 779*292585beSSandrine Bailleux Argument : void 780*292585beSSandrine Bailleux Return : void 781*292585beSSandrine Bailleux 782*292585beSSandrine BailleuxThis function is called before any access to data is made by the firmware, in 783*292585beSSandrine Bailleuxorder to carry out any essential memory initialization. 784*292585beSSandrine Bailleux 785*292585beSSandrine BailleuxFunction: plat_get_rotpk_info() 786*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 787*292585beSSandrine Bailleux 788*292585beSSandrine Bailleux:: 789*292585beSSandrine Bailleux 790*292585beSSandrine Bailleux Argument : void *, void **, unsigned int *, unsigned int * 791*292585beSSandrine Bailleux Return : int 792*292585beSSandrine Bailleux 793*292585beSSandrine BailleuxThis function is mandatory when Trusted Board Boot is enabled. It returns a 794*292585beSSandrine Bailleuxpointer to the ROTPK stored in the platform (or a hash of it) and its length. 795*292585beSSandrine BailleuxThe ROTPK must be encoded in DER format according to the following ASN.1 796*292585beSSandrine Bailleuxstructure: 797*292585beSSandrine Bailleux 798*292585beSSandrine Bailleux:: 799*292585beSSandrine Bailleux 800*292585beSSandrine Bailleux AlgorithmIdentifier ::= SEQUENCE { 801*292585beSSandrine Bailleux algorithm OBJECT IDENTIFIER, 802*292585beSSandrine Bailleux parameters ANY DEFINED BY algorithm OPTIONAL 803*292585beSSandrine Bailleux } 804*292585beSSandrine Bailleux 805*292585beSSandrine Bailleux SubjectPublicKeyInfo ::= SEQUENCE { 806*292585beSSandrine Bailleux algorithm AlgorithmIdentifier, 807*292585beSSandrine Bailleux subjectPublicKey BIT STRING 808*292585beSSandrine Bailleux } 809*292585beSSandrine Bailleux 810*292585beSSandrine BailleuxIn case the function returns a hash of the key: 811*292585beSSandrine Bailleux 812*292585beSSandrine Bailleux:: 813*292585beSSandrine Bailleux 814*292585beSSandrine Bailleux DigestInfo ::= SEQUENCE { 815*292585beSSandrine Bailleux digestAlgorithm AlgorithmIdentifier, 816*292585beSSandrine Bailleux digest OCTET STRING 817*292585beSSandrine Bailleux } 818*292585beSSandrine Bailleux 819*292585beSSandrine BailleuxThe function returns 0 on success. Any other value is treated as error by the 820*292585beSSandrine BailleuxTrusted Board Boot. The function also reports extra information related 821*292585beSSandrine Bailleuxto the ROTPK in the flags parameter: 822*292585beSSandrine Bailleux 823*292585beSSandrine Bailleux:: 824*292585beSSandrine Bailleux 825*292585beSSandrine Bailleux ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a 826*292585beSSandrine Bailleux hash. 827*292585beSSandrine Bailleux ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK 828*292585beSSandrine Bailleux verification while the platform ROTPK is not deployed. 829*292585beSSandrine Bailleux When this flag is set, the function does not need to 830*292585beSSandrine Bailleux return a platform ROTPK, and the authentication 831*292585beSSandrine Bailleux framework uses the ROTPK in the certificate without 832*292585beSSandrine Bailleux verifying it against the platform value. This flag 833*292585beSSandrine Bailleux must not be used in a deployed production environment. 834*292585beSSandrine Bailleux 835*292585beSSandrine BailleuxFunction: plat_get_nv_ctr() 836*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~ 837*292585beSSandrine Bailleux 838*292585beSSandrine Bailleux:: 839*292585beSSandrine Bailleux 840*292585beSSandrine Bailleux Argument : void *, unsigned int * 841*292585beSSandrine Bailleux Return : int 842*292585beSSandrine Bailleux 843*292585beSSandrine BailleuxThis function is mandatory when Trusted Board Boot is enabled. It returns the 844*292585beSSandrine Bailleuxnon-volatile counter value stored in the platform in the second argument. The 845*292585beSSandrine Bailleuxcookie in the first argument may be used to select the counter in case the 846*292585beSSandrine Bailleuxplatform provides more than one (for example, on platforms that use the default 847*292585beSSandrine BailleuxTBBR CoT, the cookie will correspond to the OID values defined in 848*292585beSSandrine BailleuxTRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID). 849*292585beSSandrine Bailleux 850*292585beSSandrine BailleuxThe function returns 0 on success. Any other value means the counter value could 851*292585beSSandrine Bailleuxnot be retrieved from the platform. 852*292585beSSandrine Bailleux 853*292585beSSandrine BailleuxFunction: plat_set_nv_ctr() 854*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~ 855*292585beSSandrine Bailleux 856*292585beSSandrine Bailleux:: 857*292585beSSandrine Bailleux 858*292585beSSandrine Bailleux Argument : void *, unsigned int 859*292585beSSandrine Bailleux Return : int 860*292585beSSandrine Bailleux 861*292585beSSandrine BailleuxThis function is mandatory when Trusted Board Boot is enabled. It sets a new 862*292585beSSandrine Bailleuxcounter value in the platform. The cookie in the first argument may be used to 863*292585beSSandrine Bailleuxselect the counter (as explained in plat_get_nv_ctr()). The second argument is 864*292585beSSandrine Bailleuxthe updated counter value to be written to the NV counter. 865*292585beSSandrine Bailleux 866*292585beSSandrine BailleuxThe function returns 0 on success. Any other value means the counter value could 867*292585beSSandrine Bailleuxnot be updated. 868*292585beSSandrine Bailleux 869*292585beSSandrine BailleuxFunction: plat_set_nv_ctr2() 870*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 871*292585beSSandrine Bailleux 872*292585beSSandrine Bailleux:: 873*292585beSSandrine Bailleux 874*292585beSSandrine Bailleux Argument : void *, const auth_img_desc_t *, unsigned int 875*292585beSSandrine Bailleux Return : int 876*292585beSSandrine Bailleux 877*292585beSSandrine BailleuxThis function is optional when Trusted Board Boot is enabled. If this 878*292585beSSandrine Bailleuxinterface is defined, then ``plat_set_nv_ctr()`` need not be defined. The 879*292585beSSandrine Bailleuxfirst argument passed is a cookie and is typically used to 880*292585beSSandrine Bailleuxdifferentiate between a Non Trusted NV Counter and a Trusted NV 881*292585beSSandrine BailleuxCounter. The second argument is a pointer to an authentication image 882*292585beSSandrine Bailleuxdescriptor and may be used to decide if the counter is allowed to be 883*292585beSSandrine Bailleuxupdated or not. The third argument is the updated counter value to 884*292585beSSandrine Bailleuxbe written to the NV counter. 885*292585beSSandrine Bailleux 886*292585beSSandrine BailleuxThe function returns 0 on success. Any other value means the counter value 887*292585beSSandrine Bailleuxeither could not be updated or the authentication image descriptor indicates 888*292585beSSandrine Bailleuxthat it is not allowed to be updated. 889*292585beSSandrine Bailleux 890*292585beSSandrine BailleuxFunction: plat_convert_pk() 891*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~ 892*292585beSSandrine Bailleux 893*292585beSSandrine Bailleux:: 894*292585beSSandrine Bailleux 895*292585beSSandrine Bailleux Argument : void *, unsigned int, void **, unsigned int * 896*292585beSSandrine Bailleux Return : int 897*292585beSSandrine Bailleux 898*292585beSSandrine BailleuxThis function is optional when Trusted Board Boot is enabled, and only 899*292585beSSandrine Bailleuxused if the platform saves a hash of the ROTPK. 900*292585beSSandrine BailleuxFirst argument is the Distinguished Encoding Rules (DER) ROTPK. 901*292585beSSandrine BailleuxSecond argument is its size. 902*292585beSSandrine BailleuxThird argument is used to return a pointer to a buffer, which hash should 903*292585beSSandrine Bailleuxbe the one saved in OTP. 904*292585beSSandrine BailleuxFourth argument is a pointer to return its size. 905*292585beSSandrine Bailleux 906*292585beSSandrine BailleuxMost platforms save the hash of the ROTPK, but some may save slightly different 907*292585beSSandrine Bailleuxinformation - e.g the hash of the ROTPK plus some related information. 908*292585beSSandrine BailleuxDefining this function allows to transform the ROTPK used to verify 909*292585beSSandrine Bailleuxthe signature to the buffer (a platform specific public key) which 910*292585beSSandrine Bailleuxhash is saved in OTP. 911*292585beSSandrine Bailleux 912*292585beSSandrine BailleuxThe default implementation copies the input key and length to the output without 913*292585beSSandrine Bailleuxmodification. 914*292585beSSandrine Bailleux 915*292585beSSandrine BailleuxThe function returns 0 on success. Any other value means the expected 916*292585beSSandrine Bailleuxpublic key buffer cannot be extracted. 917*292585beSSandrine Bailleux 918*292585beSSandrine BailleuxDynamic Root of Trust for Measurement support (in BL31) 919*292585beSSandrine Bailleux------------------------------------------------------- 920*292585beSSandrine Bailleux 921*292585beSSandrine BailleuxThe functions mentioned in this section are mandatory, when platform enables 922*292585beSSandrine BailleuxDRTM_SUPPORT build flag. 923*292585beSSandrine Bailleux 924*292585beSSandrine BailleuxFunction : plat_get_addr_mmap() 925*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 926*292585beSSandrine Bailleux 927*292585beSSandrine Bailleux:: 928*292585beSSandrine Bailleux 929*292585beSSandrine Bailleux Argument : void 930*292585beSSandrine Bailleux Return : const mmap_region_t * 931*292585beSSandrine Bailleux 932*292585beSSandrine BailleuxThis function is used to return the address of the platform *address-map* table, 933*292585beSSandrine Bailleuxwhich describes the regions of normal memory, memory mapped I/O 934*292585beSSandrine Bailleuxand non-volatile memory. 935*292585beSSandrine Bailleux 936*292585beSSandrine BailleuxFunction : plat_has_non_host_platforms() 937*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 938*292585beSSandrine Bailleux 939*292585beSSandrine Bailleux:: 940*292585beSSandrine Bailleux 941*292585beSSandrine Bailleux Argument : void 942*292585beSSandrine Bailleux Return : bool 943*292585beSSandrine Bailleux 944*292585beSSandrine BailleuxThis function returns *true* if the platform has any trusted devices capable of 945*292585beSSandrine BailleuxDMA, otherwise returns *false*. 946*292585beSSandrine Bailleux 947*292585beSSandrine BailleuxFunction : plat_has_unmanaged_dma_peripherals() 948*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 949*292585beSSandrine Bailleux 950*292585beSSandrine Bailleux:: 951*292585beSSandrine Bailleux 952*292585beSSandrine Bailleux Argument : void 953*292585beSSandrine Bailleux Return : bool 954*292585beSSandrine Bailleux 955*292585beSSandrine BailleuxThis function returns *true* if platform uses peripherals whose DMA is not 956*292585beSSandrine Bailleuxmanaged by an SMMU, otherwise returns *false*. 957*292585beSSandrine Bailleux 958*292585beSSandrine BailleuxNote - 959*292585beSSandrine BailleuxIf the platform has peripherals that are not managed by the SMMU, then the 960*292585beSSandrine Bailleuxplatform should investigate such peripherals to determine whether they can 961*292585beSSandrine Bailleuxbe trusted, and such peripherals should be moved under "Non-host platforms" 962*292585beSSandrine Bailleuxif they can be trusted. 963*292585beSSandrine Bailleux 964*292585beSSandrine BailleuxFunction : plat_get_total_num_smmus() 965*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 966*292585beSSandrine Bailleux 967*292585beSSandrine Bailleux:: 968*292585beSSandrine Bailleux 969*292585beSSandrine Bailleux Argument : void 970*292585beSSandrine Bailleux Return : unsigned int 971*292585beSSandrine Bailleux 972*292585beSSandrine BailleuxThis function returns the total number of SMMUs in the platform. 973*292585beSSandrine Bailleux 974*292585beSSandrine BailleuxFunction : plat_enumerate_smmus() 975*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 976*292585beSSandrine Bailleux:: 977*292585beSSandrine Bailleux 978*292585beSSandrine Bailleux 979*292585beSSandrine Bailleux Argument : void 980*292585beSSandrine Bailleux Return : const uintptr_t *, size_t 981*292585beSSandrine Bailleux 982*292585beSSandrine BailleuxThis function returns an array of SMMU addresses and the actual number of SMMUs 983*292585beSSandrine Bailleuxreported by the platform. 984*292585beSSandrine Bailleux 985*292585beSSandrine BailleuxFunction : plat_drtm_get_dma_prot_features() 986*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 987*292585beSSandrine Bailleux 988*292585beSSandrine Bailleux:: 989*292585beSSandrine Bailleux 990*292585beSSandrine Bailleux Argument : void 991*292585beSSandrine Bailleux Return : const plat_drtm_dma_prot_features_t* 992*292585beSSandrine Bailleux 993*292585beSSandrine BailleuxThis function returns the address of plat_drtm_dma_prot_features_t structure 994*292585beSSandrine Bailleuxcontaining the maximum number of protected regions and bitmap with the types 995*292585beSSandrine Bailleuxof DMA protection supported by the platform. 996*292585beSSandrine BailleuxFor more details see section 3.3 Table 6 of `DRTM`_ specification. 997*292585beSSandrine Bailleux 998*292585beSSandrine BailleuxFunction : plat_drtm_dma_prot_get_max_table_bytes() 999*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1000*292585beSSandrine Bailleux 1001*292585beSSandrine Bailleux:: 1002*292585beSSandrine Bailleux 1003*292585beSSandrine Bailleux Argument : void 1004*292585beSSandrine Bailleux Return : uint64_t 1005*292585beSSandrine Bailleux 1006*292585beSSandrine BailleuxThis function returns the maximum size of DMA protected regions table in 1007*292585beSSandrine Bailleuxbytes. 1008*292585beSSandrine Bailleux 1009*292585beSSandrine BailleuxFunction : plat_drtm_get_tpm_features() 1010*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1011*292585beSSandrine Bailleux 1012*292585beSSandrine Bailleux:: 1013*292585beSSandrine Bailleux 1014*292585beSSandrine Bailleux Argument : void 1015*292585beSSandrine Bailleux Return : const plat_drtm_tpm_features_t* 1016*292585beSSandrine Bailleux 1017*292585beSSandrine BailleuxThis function returns the address of *plat_drtm_tpm_features_t* structure 1018*292585beSSandrine Bailleuxcontaining PCR usage schema, TPM-based hash, and firmware hash algorithm 1019*292585beSSandrine Bailleuxsupported by the platform. 1020*292585beSSandrine Bailleux 1021*292585beSSandrine BailleuxFunction : plat_drtm_get_min_size_normal_world_dce() 1022*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1023*292585beSSandrine Bailleux 1024*292585beSSandrine Bailleux:: 1025*292585beSSandrine Bailleux 1026*292585beSSandrine Bailleux Argument : void 1027*292585beSSandrine Bailleux Return : uint64_t 1028*292585beSSandrine Bailleux 1029*292585beSSandrine BailleuxThis function returns the size normal-world DCE of the platform. 1030*292585beSSandrine Bailleux 1031*292585beSSandrine BailleuxFunction : plat_drtm_get_imp_def_dlme_region_size() 1032*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1033*292585beSSandrine Bailleux 1034*292585beSSandrine Bailleux:: 1035*292585beSSandrine Bailleux 1036*292585beSSandrine Bailleux Argument : void 1037*292585beSSandrine Bailleux Return : uint64_t 1038*292585beSSandrine Bailleux 1039*292585beSSandrine BailleuxThis function returns the size of implementation defined DLME region 1040*292585beSSandrine Bailleuxof the platform. 1041*292585beSSandrine Bailleux 1042*292585beSSandrine BailleuxFunction : plat_drtm_get_tcb_hash_table_size() 1043*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1044*292585beSSandrine Bailleux 1045*292585beSSandrine Bailleux:: 1046*292585beSSandrine Bailleux 1047*292585beSSandrine Bailleux Argument : void 1048*292585beSSandrine Bailleux Return : uint64_t 1049*292585beSSandrine Bailleux 1050*292585beSSandrine BailleuxThis function returns the size of TCB hash table of the platform. 1051*292585beSSandrine Bailleux 1052*292585beSSandrine BailleuxFunction : plat_drtm_get_tcb_hash_features() 1053*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1054*292585beSSandrine Bailleux 1055*292585beSSandrine Bailleux:: 1056*292585beSSandrine Bailleux 1057*292585beSSandrine Bailleux Argument : void 1058*292585beSSandrine Bailleux Return : uint64_t 1059*292585beSSandrine Bailleux 1060*292585beSSandrine BailleuxThis function returns the Maximum number of TCB hashes recorded by the 1061*292585beSSandrine Bailleuxplatform. 1062*292585beSSandrine BailleuxFor more details see section 3.3 Table 6 of `DRTM`_ specification. 1063*292585beSSandrine Bailleux 1064*292585beSSandrine BailleuxFunction : plat_drtm_validate_ns_region() 1065*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1066*292585beSSandrine Bailleux 1067*292585beSSandrine Bailleux:: 1068*292585beSSandrine Bailleux 1069*292585beSSandrine Bailleux Argument : uintptr_t, uintptr_t 1070*292585beSSandrine Bailleux Return : int 1071*292585beSSandrine Bailleux 1072*292585beSSandrine BailleuxThis function validates that given region is within the Non-Secure region 1073*292585beSSandrine Bailleuxof DRAM. This function takes a region start address and size an input 1074*292585beSSandrine Bailleuxarguments, and returns 0 on success and -1 on failure. 1075*292585beSSandrine Bailleux 1076*292585beSSandrine BailleuxFunction : plat_set_drtm_error() 1077*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1078*292585beSSandrine Bailleux 1079*292585beSSandrine Bailleux:: 1080*292585beSSandrine Bailleux 1081*292585beSSandrine Bailleux Argument : uint64_t 1082*292585beSSandrine Bailleux Return : int 1083*292585beSSandrine Bailleux 1084*292585beSSandrine BailleuxThis function writes a 64 bit error code received as input into 1085*292585beSSandrine Bailleuxnon-volatile storage and returns 0 on success and -1 on failure. 1086*292585beSSandrine Bailleux 1087*292585beSSandrine BailleuxFunction : plat_get_drtm_error() 1088*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1089*292585beSSandrine Bailleux 1090*292585beSSandrine Bailleux:: 1091*292585beSSandrine Bailleux 1092*292585beSSandrine Bailleux Argument : uint64_t* 1093*292585beSSandrine Bailleux Return : int 1094*292585beSSandrine Bailleux 1095*292585beSSandrine BailleuxThis function reads a 64 bit error code from the non-volatile storage 1096*292585beSSandrine Bailleuxinto the received address, and returns 0 on success and -1 on failure. 1097*292585beSSandrine Bailleux 1098*292585beSSandrine BailleuxCommon mandatory function modifications 1099*292585beSSandrine Bailleux--------------------------------------- 1100*292585beSSandrine Bailleux 1101*292585beSSandrine BailleuxThe following functions are mandatory functions which need to be implemented 1102*292585beSSandrine Bailleuxby the platform port. 1103*292585beSSandrine Bailleux 1104*292585beSSandrine BailleuxFunction : plat_my_core_pos() 1105*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1106*292585beSSandrine Bailleux 1107*292585beSSandrine Bailleux:: 1108*292585beSSandrine Bailleux 1109*292585beSSandrine Bailleux Argument : void 1110*292585beSSandrine Bailleux Return : unsigned int 1111*292585beSSandrine Bailleux 1112*292585beSSandrine BailleuxThis function returns the index of the calling CPU which is used as a 1113*292585beSSandrine BailleuxCPU-specific linear index into blocks of memory (for example while allocating 1114*292585beSSandrine Bailleuxper-CPU stacks). This function will be invoked very early in the 1115*292585beSSandrine Bailleuxinitialization sequence which mandates that this function should be 1116*292585beSSandrine Bailleuximplemented in assembly and should not rely on the availability of a C 1117*292585beSSandrine Bailleuxruntime environment. This function can clobber x0 - x8 and must preserve 1118*292585beSSandrine Bailleuxx9 - x29. 1119*292585beSSandrine Bailleux 1120*292585beSSandrine BailleuxThis function plays a crucial role in the power domain topology framework in 1121*292585beSSandrine BailleuxPSCI and details of this can be found in 1122*292585beSSandrine Bailleux:ref:`PSCI Power Domain Tree Structure`. 1123*292585beSSandrine Bailleux 1124*292585beSSandrine BailleuxFunction : plat_core_pos_by_mpidr() 1125*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1126*292585beSSandrine Bailleux 1127*292585beSSandrine Bailleux:: 1128*292585beSSandrine Bailleux 1129*292585beSSandrine Bailleux Argument : u_register_t 1130*292585beSSandrine Bailleux Return : int 1131*292585beSSandrine Bailleux 1132*292585beSSandrine BailleuxThis function validates the ``MPIDR`` of a CPU and converts it to an index, 1133*292585beSSandrine Bailleuxwhich can be used as a CPU-specific linear index into blocks of memory. In 1134*292585beSSandrine Bailleuxcase the ``MPIDR`` is invalid, this function returns -1. This function will only 1135*292585beSSandrine Bailleuxbe invoked by BL31 after the power domain topology is initialized and can 1136*292585beSSandrine Bailleuxutilize the C runtime environment. For further details about how TF-A 1137*292585beSSandrine Bailleuxrepresents the power domain topology and how this relates to the linear CPU 1138*292585beSSandrine Bailleuxindex, please refer :ref:`PSCI Power Domain Tree Structure`. 1139*292585beSSandrine Bailleux 1140*292585beSSandrine BailleuxFunction : plat_get_mbedtls_heap() [when TRUSTED_BOARD_BOOT == 1] 1141*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1142*292585beSSandrine Bailleux 1143*292585beSSandrine Bailleux:: 1144*292585beSSandrine Bailleux 1145*292585beSSandrine Bailleux Arguments : void **heap_addr, size_t *heap_size 1146*292585beSSandrine Bailleux Return : int 1147*292585beSSandrine Bailleux 1148*292585beSSandrine BailleuxThis function is invoked during Mbed TLS library initialisation to get a heap, 1149*292585beSSandrine Bailleuxby means of a starting address and a size. This heap will then be used 1150*292585beSSandrine Bailleuxinternally by the Mbed TLS library. Hence, each BL stage that utilises Mbed TLS 1151*292585beSSandrine Bailleuxmust be able to provide a heap to it. 1152*292585beSSandrine Bailleux 1153*292585beSSandrine BailleuxA helper function can be found in `drivers/auth/mbedtls/mbedtls_common.c` in 1154*292585beSSandrine Bailleuxwhich a heap is statically reserved during compile time inside every image 1155*292585beSSandrine Bailleux(i.e. every BL stage) that utilises Mbed TLS. In this default implementation, 1156*292585beSSandrine Bailleuxthe function simply returns the address and size of this "pre-allocated" heap. 1157*292585beSSandrine BailleuxFor a platform to use this default implementation, only a call to the helper 1158*292585beSSandrine Bailleuxfrom inside plat_get_mbedtls_heap() body is enough and nothing else is needed. 1159*292585beSSandrine Bailleux 1160*292585beSSandrine BailleuxHowever, by writting their own implementation, platforms have the potential to 1161*292585beSSandrine Bailleuxoptimise memory usage. For example, on some Arm platforms, the Mbed TLS heap is 1162*292585beSSandrine Bailleuxshared between BL1 and BL2 stages and, thus, the necessary space is not reserved 1163*292585beSSandrine Bailleuxtwice. 1164*292585beSSandrine Bailleux 1165*292585beSSandrine BailleuxOn success the function should return 0 and a negative error code otherwise. 1166*292585beSSandrine Bailleux 1167*292585beSSandrine BailleuxFunction : plat_get_enc_key_info() [when FW_ENC_STATUS == 0 or 1] 1168*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1169*292585beSSandrine Bailleux 1170*292585beSSandrine Bailleux:: 1171*292585beSSandrine Bailleux 1172*292585beSSandrine Bailleux Arguments : enum fw_enc_status_t fw_enc_status, uint8_t *key, 1173*292585beSSandrine Bailleux size_t *key_len, unsigned int *flags, const uint8_t *img_id, 1174*292585beSSandrine Bailleux size_t img_id_len 1175*292585beSSandrine Bailleux Return : int 1176*292585beSSandrine Bailleux 1177*292585beSSandrine BailleuxThis function provides a symmetric key (either SSK or BSSK depending on 1178*292585beSSandrine Bailleuxfw_enc_status) which is invoked during runtime decryption of encrypted 1179*292585beSSandrine Bailleuxfirmware images. `plat/common/plat_bl_common.c` provides a dummy weak 1180*292585beSSandrine Bailleuximplementation for testing purposes which must be overridden by the platform 1181*292585beSSandrine Bailleuxtrying to implement a real world firmware encryption use-case. 1182*292585beSSandrine Bailleux 1183*292585beSSandrine BailleuxIt also allows the platform to pass symmetric key identifier rather than 1184*292585beSSandrine Bailleuxactual symmetric key which is useful in cases where the crypto backend provides 1185*292585beSSandrine Bailleuxsecure storage for the symmetric key. So in this case ``ENC_KEY_IS_IDENTIFIER`` 1186*292585beSSandrine Bailleuxflag must be set in ``flags``. 1187*292585beSSandrine Bailleux 1188*292585beSSandrine BailleuxIn addition to above a platform may also choose to provide an image specific 1189*292585beSSandrine Bailleuxsymmetric key/identifier using img_id. 1190*292585beSSandrine Bailleux 1191*292585beSSandrine BailleuxOn success the function should return 0 and a negative error code otherwise. 1192*292585beSSandrine Bailleux 1193*292585beSSandrine BailleuxNote that this API depends on ``DECRYPTION_SUPPORT`` build flag. 1194*292585beSSandrine Bailleux 1195*292585beSSandrine BailleuxFunction : plat_fwu_set_images_source() [when PSA_FWU_SUPPORT == 1] 1196*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1197*292585beSSandrine Bailleux 1198*292585beSSandrine Bailleux:: 1199*292585beSSandrine Bailleux 1200*292585beSSandrine Bailleux Argument : const struct fwu_metadata *metadata 1201*292585beSSandrine Bailleux Return : void 1202*292585beSSandrine Bailleux 1203*292585beSSandrine BailleuxThis function is mandatory when PSA_FWU_SUPPORT is enabled. 1204*292585beSSandrine BailleuxIt provides a means to retrieve image specification (offset in 1205*292585beSSandrine Bailleuxnon-volatile storage and length) of active/updated images using the passed 1206*292585beSSandrine BailleuxFWU metadata, and update I/O policies of active/updated images using retrieved 1207*292585beSSandrine Bailleuximage specification information. 1208*292585beSSandrine BailleuxFurther I/O layer operations such as I/O open, I/O read, etc. on these 1209*292585beSSandrine Bailleuximages rely on this function call. 1210*292585beSSandrine Bailleux 1211*292585beSSandrine BailleuxIn Arm platforms, this function is used to set an I/O policy of the FIP image, 1212*292585beSSandrine Bailleuxcontainer of all active/updated secure and non-secure images. 1213*292585beSSandrine Bailleux 1214*292585beSSandrine BailleuxFunction : plat_fwu_set_metadata_image_source() [when PSA_FWU_SUPPORT == 1] 1215*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1216*292585beSSandrine Bailleux 1217*292585beSSandrine Bailleux:: 1218*292585beSSandrine Bailleux 1219*292585beSSandrine Bailleux Argument : unsigned int image_id, uintptr_t *dev_handle, 1220*292585beSSandrine Bailleux uintptr_t *image_spec 1221*292585beSSandrine Bailleux Return : int 1222*292585beSSandrine Bailleux 1223*292585beSSandrine BailleuxThis function is mandatory when PSA_FWU_SUPPORT is enabled. It is 1224*292585beSSandrine Bailleuxresponsible for setting up the platform I/O policy of the requested metadata 1225*292585beSSandrine Bailleuximage (either FWU_METADATA_IMAGE_ID or BKUP_FWU_METADATA_IMAGE_ID) that will 1226*292585beSSandrine Bailleuxbe used to load this image from the platform's non-volatile storage. 1227*292585beSSandrine Bailleux 1228*292585beSSandrine BailleuxFWU metadata can not be always stored as a raw image in non-volatile storage 1229*292585beSSandrine Bailleuxto define its image specification (offset in non-volatile storage and length) 1230*292585beSSandrine Bailleuxstatically in I/O policy. 1231*292585beSSandrine BailleuxFor example, the FWU metadata image is stored as a partition inside the GUID 1232*292585beSSandrine Bailleuxpartition table image. Its specification is defined in the partition table 1233*292585beSSandrine Bailleuxthat needs to be parsed dynamically. 1234*292585beSSandrine BailleuxThis function provides a means to retrieve such dynamic information to set 1235*292585beSSandrine Bailleuxthe I/O policy of the FWU metadata image. 1236*292585beSSandrine BailleuxFurther I/O layer operations such as I/O open, I/O read, etc. on FWU metadata 1237*292585beSSandrine Bailleuximage relies on this function call. 1238*292585beSSandrine Bailleux 1239*292585beSSandrine BailleuxIt returns '0' on success, otherwise a negative error value on error. 1240*292585beSSandrine BailleuxAlongside, returns device handle and image specification from the I/O policy 1241*292585beSSandrine Bailleuxof the requested FWU metadata image. 1242*292585beSSandrine Bailleux 1243*292585beSSandrine BailleuxFunction : plat_fwu_get_boot_idx() [when PSA_FWU_SUPPORT == 1] 1244*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1245*292585beSSandrine Bailleux 1246*292585beSSandrine Bailleux:: 1247*292585beSSandrine Bailleux 1248*292585beSSandrine Bailleux Argument : void 1249*292585beSSandrine Bailleux Return : uint32_t 1250*292585beSSandrine Bailleux 1251*292585beSSandrine BailleuxThis function is mandatory when PSA_FWU_SUPPORT is enabled. It provides the 1252*292585beSSandrine Bailleuxmeans to retrieve the boot index value from the platform. The boot index is the 1253*292585beSSandrine Bailleuxbank from which the platform has booted the firmware images. 1254*292585beSSandrine Bailleux 1255*292585beSSandrine BailleuxBy default, the platform will read the metadata structure and try to boot from 1256*292585beSSandrine Bailleuxthe active bank. If the platform fails to boot from the active bank due to 1257*292585beSSandrine Bailleuxreasons like an Authentication failure, or on crossing a set number of watchdog 1258*292585beSSandrine Bailleuxresets while booting from the active bank, the platform can then switch to boot 1259*292585beSSandrine Bailleuxfrom a different bank. This function then returns the bank that the platform 1260*292585beSSandrine Bailleuxshould boot its images from. 1261*292585beSSandrine Bailleux 1262*292585beSSandrine BailleuxCommon optional modifications 1263*292585beSSandrine Bailleux----------------------------- 1264*292585beSSandrine Bailleux 1265*292585beSSandrine BailleuxThe following are helper functions implemented by the firmware that perform 1266*292585beSSandrine Bailleuxcommon platform-specific tasks. A platform may choose to override these 1267*292585beSSandrine Bailleuxdefinitions. 1268*292585beSSandrine Bailleux 1269*292585beSSandrine BailleuxFunction : plat_set_my_stack() 1270*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1271*292585beSSandrine Bailleux 1272*292585beSSandrine Bailleux:: 1273*292585beSSandrine Bailleux 1274*292585beSSandrine Bailleux Argument : void 1275*292585beSSandrine Bailleux Return : void 1276*292585beSSandrine Bailleux 1277*292585beSSandrine BailleuxThis function sets the current stack pointer to the normal memory stack that 1278*292585beSSandrine Bailleuxhas been allocated for the current CPU. For BL images that only require a 1279*292585beSSandrine Bailleuxstack for the primary CPU, the UP version of the function is used. The size 1280*292585beSSandrine Bailleuxof the stack allocated to each CPU is specified by the platform defined 1281*292585beSSandrine Bailleuxconstant ``PLATFORM_STACK_SIZE``. 1282*292585beSSandrine Bailleux 1283*292585beSSandrine BailleuxCommon implementations of this function for the UP and MP BL images are 1284*292585beSSandrine Bailleuxprovided in ``plat/common/aarch64/platform_up_stack.S`` and 1285*292585beSSandrine Bailleux``plat/common/aarch64/platform_mp_stack.S`` 1286*292585beSSandrine Bailleux 1287*292585beSSandrine BailleuxFunction : plat_get_my_stack() 1288*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1289*292585beSSandrine Bailleux 1290*292585beSSandrine Bailleux:: 1291*292585beSSandrine Bailleux 1292*292585beSSandrine Bailleux Argument : void 1293*292585beSSandrine Bailleux Return : uintptr_t 1294*292585beSSandrine Bailleux 1295*292585beSSandrine BailleuxThis function returns the base address of the normal memory stack that 1296*292585beSSandrine Bailleuxhas been allocated for the current CPU. For BL images that only require a 1297*292585beSSandrine Bailleuxstack for the primary CPU, the UP version of the function is used. The size 1298*292585beSSandrine Bailleuxof the stack allocated to each CPU is specified by the platform defined 1299*292585beSSandrine Bailleuxconstant ``PLATFORM_STACK_SIZE``. 1300*292585beSSandrine Bailleux 1301*292585beSSandrine BailleuxCommon implementations of this function for the UP and MP BL images are 1302*292585beSSandrine Bailleuxprovided in ``plat/common/aarch64/platform_up_stack.S`` and 1303*292585beSSandrine Bailleux``plat/common/aarch64/platform_mp_stack.S`` 1304*292585beSSandrine Bailleux 1305*292585beSSandrine BailleuxFunction : plat_report_exception() 1306*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1307*292585beSSandrine Bailleux 1308*292585beSSandrine Bailleux:: 1309*292585beSSandrine Bailleux 1310*292585beSSandrine Bailleux Argument : unsigned int 1311*292585beSSandrine Bailleux Return : void 1312*292585beSSandrine Bailleux 1313*292585beSSandrine BailleuxA platform may need to report various information about its status when an 1314*292585beSSandrine Bailleuxexception is taken, for example the current exception level, the CPU security 1315*292585beSSandrine Bailleuxstate (secure/non-secure), the exception type, and so on. This function is 1316*292585beSSandrine Bailleuxcalled in the following circumstances: 1317*292585beSSandrine Bailleux 1318*292585beSSandrine Bailleux- In BL1, whenever an exception is taken. 1319*292585beSSandrine Bailleux- In BL2, whenever an exception is taken. 1320*292585beSSandrine Bailleux 1321*292585beSSandrine BailleuxThe default implementation doesn't do anything, to avoid making assumptions 1322*292585beSSandrine Bailleuxabout the way the platform displays its status information. 1323*292585beSSandrine Bailleux 1324*292585beSSandrine BailleuxFor AArch64, this function receives the exception type as its argument. 1325*292585beSSandrine BailleuxPossible values for exceptions types are listed in the 1326*292585beSSandrine Bailleux``include/common/bl_common.h`` header file. Note that these constants are not 1327*292585beSSandrine Bailleuxrelated to any architectural exception code; they are just a TF-A convention. 1328*292585beSSandrine Bailleux 1329*292585beSSandrine BailleuxFor AArch32, this function receives the exception mode as its argument. 1330*292585beSSandrine BailleuxPossible values for exception modes are listed in the 1331*292585beSSandrine Bailleux``include/lib/aarch32/arch.h`` header file. 1332*292585beSSandrine Bailleux 1333*292585beSSandrine BailleuxFunction : plat_reset_handler() 1334*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1335*292585beSSandrine Bailleux 1336*292585beSSandrine Bailleux:: 1337*292585beSSandrine Bailleux 1338*292585beSSandrine Bailleux Argument : void 1339*292585beSSandrine Bailleux Return : void 1340*292585beSSandrine Bailleux 1341*292585beSSandrine BailleuxA platform may need to do additional initialization after reset. This function 1342*292585beSSandrine Bailleuxallows the platform to do the platform specific initializations. Platform 1343*292585beSSandrine Bailleuxspecific errata workarounds could also be implemented here. The API should 1344*292585beSSandrine Bailleuxpreserve the values of callee saved registers x19 to x29. 1345*292585beSSandrine Bailleux 1346*292585beSSandrine BailleuxThe default implementation doesn't do anything. If a platform needs to override 1347*292585beSSandrine Bailleuxthe default implementation, refer to the :ref:`Firmware Design` for general 1348*292585beSSandrine Bailleuxguidelines. 1349*292585beSSandrine Bailleux 1350*292585beSSandrine BailleuxFunction : plat_disable_acp() 1351*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1352*292585beSSandrine Bailleux 1353*292585beSSandrine Bailleux:: 1354*292585beSSandrine Bailleux 1355*292585beSSandrine Bailleux Argument : void 1356*292585beSSandrine Bailleux Return : void 1357*292585beSSandrine Bailleux 1358*292585beSSandrine BailleuxThis API allows a platform to disable the Accelerator Coherency Port (if 1359*292585beSSandrine Bailleuxpresent) during a cluster power down sequence. The default weak implementation 1360*292585beSSandrine Bailleuxdoesn't do anything. Since this API is called during the power down sequence, 1361*292585beSSandrine Bailleuxit has restrictions for stack usage and it can use the registers x0 - x17 as 1362*292585beSSandrine Bailleuxscratch registers. It should preserve the value in x18 register as it is used 1363*292585beSSandrine Bailleuxby the caller to store the return address. 1364*292585beSSandrine Bailleux 1365*292585beSSandrine BailleuxFunction : plat_error_handler() 1366*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1367*292585beSSandrine Bailleux 1368*292585beSSandrine Bailleux:: 1369*292585beSSandrine Bailleux 1370*292585beSSandrine Bailleux Argument : int 1371*292585beSSandrine Bailleux Return : void 1372*292585beSSandrine Bailleux 1373*292585beSSandrine BailleuxThis API is called when the generic code encounters an error situation from 1374*292585beSSandrine Bailleuxwhich it cannot continue. It allows the platform to perform error reporting or 1375*292585beSSandrine Bailleuxrecovery actions (for example, reset the system). This function must not return. 1376*292585beSSandrine Bailleux 1377*292585beSSandrine BailleuxThe parameter indicates the type of error using standard codes from ``errno.h``. 1378*292585beSSandrine BailleuxPossible errors reported by the generic code are: 1379*292585beSSandrine Bailleux 1380*292585beSSandrine Bailleux- ``-EAUTH``: a certificate or image could not be authenticated (when Trusted 1381*292585beSSandrine Bailleux Board Boot is enabled) 1382*292585beSSandrine Bailleux- ``-ENOENT``: the requested image or certificate could not be found or an IO 1383*292585beSSandrine Bailleux error was detected 1384*292585beSSandrine Bailleux- ``-ENOMEM``: resources exhausted. TF-A does not use dynamic memory, so this 1385*292585beSSandrine Bailleux error is usually an indication of an incorrect array size 1386*292585beSSandrine Bailleux 1387*292585beSSandrine BailleuxThe default implementation simply spins. 1388*292585beSSandrine Bailleux 1389*292585beSSandrine BailleuxFunction : plat_panic_handler() 1390*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1391*292585beSSandrine Bailleux 1392*292585beSSandrine Bailleux:: 1393*292585beSSandrine Bailleux 1394*292585beSSandrine Bailleux Argument : void 1395*292585beSSandrine Bailleux Return : void 1396*292585beSSandrine Bailleux 1397*292585beSSandrine BailleuxThis API is called when the generic code encounters an unexpected error 1398*292585beSSandrine Bailleuxsituation from which it cannot recover. This function must not return, 1399*292585beSSandrine Bailleuxand must be implemented in assembly because it may be called before the C 1400*292585beSSandrine Bailleuxenvironment is initialized. 1401*292585beSSandrine Bailleux 1402*292585beSSandrine Bailleux.. note:: 1403*292585beSSandrine Bailleux The address from where it was called is stored in x30 (Link Register). 1404*292585beSSandrine Bailleux The default implementation simply spins. 1405*292585beSSandrine Bailleux 1406*292585beSSandrine BailleuxFunction : plat_system_reset() 1407*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1408*292585beSSandrine Bailleux 1409*292585beSSandrine Bailleux:: 1410*292585beSSandrine Bailleux 1411*292585beSSandrine Bailleux Argument : void 1412*292585beSSandrine Bailleux Return : void 1413*292585beSSandrine Bailleux 1414*292585beSSandrine BailleuxThis function is used by the platform to resets the system. It can be used 1415*292585beSSandrine Bailleuxin any specific use-case where system needs to be resetted. For example, 1416*292585beSSandrine Bailleuxin case of DRTM implementation this function reset the system after 1417*292585beSSandrine Bailleuxwriting the DRTM error code in the non-volatile storage. This function 1418*292585beSSandrine Bailleuxnever returns. Failure in reset results in panic. 1419*292585beSSandrine Bailleux 1420*292585beSSandrine BailleuxFunction : plat_get_bl_image_load_info() 1421*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1422*292585beSSandrine Bailleux 1423*292585beSSandrine Bailleux:: 1424*292585beSSandrine Bailleux 1425*292585beSSandrine Bailleux Argument : void 1426*292585beSSandrine Bailleux Return : bl_load_info_t * 1427*292585beSSandrine Bailleux 1428*292585beSSandrine BailleuxThis function returns pointer to the list of images that the platform has 1429*292585beSSandrine Bailleuxpopulated to load. This function is invoked in BL2 to load the 1430*292585beSSandrine BailleuxBL3xx images. 1431*292585beSSandrine Bailleux 1432*292585beSSandrine BailleuxFunction : plat_get_next_bl_params() 1433*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1434*292585beSSandrine Bailleux 1435*292585beSSandrine Bailleux:: 1436*292585beSSandrine Bailleux 1437*292585beSSandrine Bailleux Argument : void 1438*292585beSSandrine Bailleux Return : bl_params_t * 1439*292585beSSandrine Bailleux 1440*292585beSSandrine BailleuxThis function returns a pointer to the shared memory that the platform has 1441*292585beSSandrine Bailleuxkept aside to pass TF-A related information that next BL image needs. This 1442*292585beSSandrine Bailleuxfunction is invoked in BL2 to pass this information to the next BL 1443*292585beSSandrine Bailleuximage. 1444*292585beSSandrine Bailleux 1445*292585beSSandrine BailleuxFunction : plat_get_stack_protector_canary() 1446*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1447*292585beSSandrine Bailleux 1448*292585beSSandrine Bailleux:: 1449*292585beSSandrine Bailleux 1450*292585beSSandrine Bailleux Argument : void 1451*292585beSSandrine Bailleux Return : u_register_t 1452*292585beSSandrine Bailleux 1453*292585beSSandrine BailleuxThis function returns a random value that is used to initialize the canary used 1454*292585beSSandrine Bailleuxwhen the stack protector is enabled with ENABLE_STACK_PROTECTOR. A predictable 1455*292585beSSandrine Bailleuxvalue will weaken the protection as the attacker could easily write the right 1456*292585beSSandrine Bailleuxvalue as part of the attack most of the time. Therefore, it should return a 1457*292585beSSandrine Bailleuxtrue random number. 1458*292585beSSandrine Bailleux 1459*292585beSSandrine Bailleux.. warning:: 1460*292585beSSandrine Bailleux For the protection to be effective, the global data need to be placed at 1461*292585beSSandrine Bailleux a lower address than the stack bases. Failure to do so would allow an 1462*292585beSSandrine Bailleux attacker to overwrite the canary as part of the stack buffer overflow attack. 1463*292585beSSandrine Bailleux 1464*292585beSSandrine BailleuxFunction : plat_flush_next_bl_params() 1465*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1466*292585beSSandrine Bailleux 1467*292585beSSandrine Bailleux:: 1468*292585beSSandrine Bailleux 1469*292585beSSandrine Bailleux Argument : void 1470*292585beSSandrine Bailleux Return : void 1471*292585beSSandrine Bailleux 1472*292585beSSandrine BailleuxThis function flushes to main memory all the image params that are passed to 1473*292585beSSandrine Bailleuxnext image. This function is invoked in BL2 to flush this information 1474*292585beSSandrine Bailleuxto the next BL image. 1475*292585beSSandrine Bailleux 1476*292585beSSandrine BailleuxFunction : plat_log_get_prefix() 1477*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1478*292585beSSandrine Bailleux 1479*292585beSSandrine Bailleux:: 1480*292585beSSandrine Bailleux 1481*292585beSSandrine Bailleux Argument : unsigned int 1482*292585beSSandrine Bailleux Return : const char * 1483*292585beSSandrine Bailleux 1484*292585beSSandrine BailleuxThis function defines the prefix string corresponding to the `log_level` to be 1485*292585beSSandrine Bailleuxprepended to all the log output from TF-A. The `log_level` (argument) will 1486*292585beSSandrine Bailleuxcorrespond to one of the standard log levels defined in debug.h. The platform 1487*292585beSSandrine Bailleuxcan override the common implementation to define a different prefix string for 1488*292585beSSandrine Bailleuxthe log output. The implementation should be robust to future changes that 1489*292585beSSandrine Bailleuxincrease the number of log levels. 1490*292585beSSandrine Bailleux 1491*292585beSSandrine BailleuxFunction : plat_get_soc_version() 1492*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1493*292585beSSandrine Bailleux 1494*292585beSSandrine Bailleux:: 1495*292585beSSandrine Bailleux 1496*292585beSSandrine Bailleux Argument : void 1497*292585beSSandrine Bailleux Return : int32_t 1498*292585beSSandrine Bailleux 1499*292585beSSandrine BailleuxThis function returns soc version which mainly consist of below fields 1500*292585beSSandrine Bailleux 1501*292585beSSandrine Bailleux:: 1502*292585beSSandrine Bailleux 1503*292585beSSandrine Bailleux soc_version[30:24] = JEP-106 continuation code for the SiP 1504*292585beSSandrine Bailleux soc_version[23:16] = JEP-106 identification code with parity bit for the SiP 1505*292585beSSandrine Bailleux soc_version[15:0] = Implementation defined SoC ID 1506*292585beSSandrine Bailleux 1507*292585beSSandrine BailleuxFunction : plat_get_soc_revision() 1508*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1509*292585beSSandrine Bailleux 1510*292585beSSandrine Bailleux:: 1511*292585beSSandrine Bailleux 1512*292585beSSandrine Bailleux Argument : void 1513*292585beSSandrine Bailleux Return : int32_t 1514*292585beSSandrine Bailleux 1515*292585beSSandrine BailleuxThis function returns soc revision in below format 1516*292585beSSandrine Bailleux 1517*292585beSSandrine Bailleux:: 1518*292585beSSandrine Bailleux 1519*292585beSSandrine Bailleux soc_revision[0:30] = SOC revision of specific SOC 1520*292585beSSandrine Bailleux 1521*292585beSSandrine BailleuxFunction : plat_is_smccc_feature_available() 1522*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1523*292585beSSandrine Bailleux 1524*292585beSSandrine Bailleux:: 1525*292585beSSandrine Bailleux 1526*292585beSSandrine Bailleux Argument : u_register_t 1527*292585beSSandrine Bailleux Return : int32_t 1528*292585beSSandrine Bailleux 1529*292585beSSandrine BailleuxThis function returns SMC_ARCH_CALL_SUCCESS if the platform supports 1530*292585beSSandrine Bailleuxthe SMCCC function specified in the argument; otherwise returns 1531*292585beSSandrine BailleuxSMC_ARCH_CALL_NOT_SUPPORTED. 1532*292585beSSandrine Bailleux 1533*292585beSSandrine BailleuxFunction : plat_mboot_measure_image() 1534*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1535*292585beSSandrine Bailleux 1536*292585beSSandrine Bailleux:: 1537*292585beSSandrine Bailleux 1538*292585beSSandrine Bailleux Argument : unsigned int, image_info_t * 1539*292585beSSandrine Bailleux Return : int 1540*292585beSSandrine Bailleux 1541*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is enabled: 1542*292585beSSandrine Bailleux 1543*292585beSSandrine Bailleux- This function measures the given image and records its measurement using 1544*292585beSSandrine Bailleux the measured boot backend driver. 1545*292585beSSandrine Bailleux- On the Arm FVP port, this function measures the given image using its 1546*292585beSSandrine Bailleux passed id and information and then records that measurement in the 1547*292585beSSandrine Bailleux Event Log buffer. 1548*292585beSSandrine Bailleux- This function must return 0 on success, a signed integer error code 1549*292585beSSandrine Bailleux otherwise. 1550*292585beSSandrine Bailleux 1551*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is disabled, this function doesn't do anything. 1552*292585beSSandrine Bailleux 1553*292585beSSandrine BailleuxFunction : plat_mboot_measure_critical_data() 1554*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1555*292585beSSandrine Bailleux 1556*292585beSSandrine Bailleux:: 1557*292585beSSandrine Bailleux 1558*292585beSSandrine Bailleux Argument : unsigned int, const void *, size_t 1559*292585beSSandrine Bailleux Return : int 1560*292585beSSandrine Bailleux 1561*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is enabled: 1562*292585beSSandrine Bailleux 1563*292585beSSandrine Bailleux- This function measures the given critical data structure and records its 1564*292585beSSandrine Bailleux measurement using the measured boot backend driver. 1565*292585beSSandrine Bailleux- This function must return 0 on success, a signed integer error code 1566*292585beSSandrine Bailleux otherwise. 1567*292585beSSandrine Bailleux 1568*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is disabled, this function doesn't do anything. 1569*292585beSSandrine Bailleux 1570*292585beSSandrine BailleuxFunction : plat_can_cmo() 1571*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~ 1572*292585beSSandrine Bailleux 1573*292585beSSandrine Bailleux:: 1574*292585beSSandrine Bailleux 1575*292585beSSandrine Bailleux Argument : void 1576*292585beSSandrine Bailleux Return : uint64_t 1577*292585beSSandrine Bailleux 1578*292585beSSandrine BailleuxWhen CONDITIONAL_CMO flag is enabled: 1579*292585beSSandrine Bailleux 1580*292585beSSandrine Bailleux- This function indicates whether cache management operations should be 1581*292585beSSandrine Bailleux performed. It returns 0 if CMOs should be skipped and non-zero 1582*292585beSSandrine Bailleux otherwise. 1583*292585beSSandrine Bailleux- The function must not clobber x1, x2 and x3. It's also not safe to rely on 1584*292585beSSandrine Bailleux stack. Otherwise obey AAPCS. 1585*292585beSSandrine Bailleux 1586*292585beSSandrine BailleuxModifications specific to a Boot Loader stage 1587*292585beSSandrine Bailleux--------------------------------------------- 1588*292585beSSandrine Bailleux 1589*292585beSSandrine BailleuxBoot Loader Stage 1 (BL1) 1590*292585beSSandrine Bailleux------------------------- 1591*292585beSSandrine Bailleux 1592*292585beSSandrine BailleuxBL1 implements the reset vector where execution starts from after a cold or 1593*292585beSSandrine Bailleuxwarm boot. For each CPU, BL1 is responsible for the following tasks: 1594*292585beSSandrine Bailleux 1595*292585beSSandrine Bailleux#. Handling the reset as described in section 2.2 1596*292585beSSandrine Bailleux 1597*292585beSSandrine Bailleux#. In the case of a cold boot and the CPU being the primary CPU, ensuring that 1598*292585beSSandrine Bailleux only this CPU executes the remaining BL1 code, including loading and passing 1599*292585beSSandrine Bailleux control to the BL2 stage. 1600*292585beSSandrine Bailleux 1601*292585beSSandrine Bailleux#. Identifying and starting the Firmware Update process (if required). 1602*292585beSSandrine Bailleux 1603*292585beSSandrine Bailleux#. Loading the BL2 image from non-volatile storage into secure memory at the 1604*292585beSSandrine Bailleux address specified by the platform defined constant ``BL2_BASE``. 1605*292585beSSandrine Bailleux 1606*292585beSSandrine Bailleux#. Populating a ``meminfo`` structure with the following information in memory, 1607*292585beSSandrine Bailleux accessible by BL2 immediately upon entry. 1608*292585beSSandrine Bailleux 1609*292585beSSandrine Bailleux :: 1610*292585beSSandrine Bailleux 1611*292585beSSandrine Bailleux meminfo.total_base = Base address of secure RAM visible to BL2 1612*292585beSSandrine Bailleux meminfo.total_size = Size of secure RAM visible to BL2 1613*292585beSSandrine Bailleux 1614*292585beSSandrine Bailleux By default, BL1 places this ``meminfo`` structure at the end of secure 1615*292585beSSandrine Bailleux memory visible to BL2. 1616*292585beSSandrine Bailleux 1617*292585beSSandrine Bailleux It is possible for the platform to decide where it wants to place the 1618*292585beSSandrine Bailleux ``meminfo`` structure for BL2 or restrict the amount of memory visible to 1619*292585beSSandrine Bailleux BL2 by overriding the weak default implementation of 1620*292585beSSandrine Bailleux ``bl1_plat_handle_post_image_load`` API. 1621*292585beSSandrine Bailleux 1622*292585beSSandrine BailleuxThe following functions need to be implemented by the platform port to enable 1623*292585beSSandrine BailleuxBL1 to perform the above tasks. 1624*292585beSSandrine Bailleux 1625*292585beSSandrine BailleuxFunction : bl1_early_platform_setup() [mandatory] 1626*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1627*292585beSSandrine Bailleux 1628*292585beSSandrine Bailleux:: 1629*292585beSSandrine Bailleux 1630*292585beSSandrine Bailleux Argument : void 1631*292585beSSandrine Bailleux Return : void 1632*292585beSSandrine Bailleux 1633*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 1634*292585beSSandrine Bailleuxby the primary CPU. 1635*292585beSSandrine Bailleux 1636*292585beSSandrine BailleuxOn Arm standard platforms, this function: 1637*292585beSSandrine Bailleux 1638*292585beSSandrine Bailleux- Enables a secure instance of SP805 to act as the Trusted Watchdog. 1639*292585beSSandrine Bailleux 1640*292585beSSandrine Bailleux- Initializes a UART (PL011 console), which enables access to the ``printf`` 1641*292585beSSandrine Bailleux family of functions in BL1. 1642*292585beSSandrine Bailleux 1643*292585beSSandrine Bailleux- Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to 1644*292585beSSandrine Bailleux the CCI slave interface corresponding to the cluster that includes the 1645*292585beSSandrine Bailleux primary CPU. 1646*292585beSSandrine Bailleux 1647*292585beSSandrine BailleuxFunction : bl1_plat_arch_setup() [mandatory] 1648*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1649*292585beSSandrine Bailleux 1650*292585beSSandrine Bailleux:: 1651*292585beSSandrine Bailleux 1652*292585beSSandrine Bailleux Argument : void 1653*292585beSSandrine Bailleux Return : void 1654*292585beSSandrine Bailleux 1655*292585beSSandrine BailleuxThis function performs any platform-specific and architectural setup that the 1656*292585beSSandrine Bailleuxplatform requires. Platform-specific setup might include configuration of 1657*292585beSSandrine Bailleuxmemory controllers and the interconnect. 1658*292585beSSandrine Bailleux 1659*292585beSSandrine BailleuxIn Arm standard platforms, this function enables the MMU. 1660*292585beSSandrine Bailleux 1661*292585beSSandrine BailleuxThis function helps fulfill requirement 2 above. 1662*292585beSSandrine Bailleux 1663*292585beSSandrine BailleuxFunction : bl1_platform_setup() [mandatory] 1664*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1665*292585beSSandrine Bailleux 1666*292585beSSandrine Bailleux:: 1667*292585beSSandrine Bailleux 1668*292585beSSandrine Bailleux Argument : void 1669*292585beSSandrine Bailleux Return : void 1670*292585beSSandrine Bailleux 1671*292585beSSandrine BailleuxThis function executes with the MMU and data caches enabled. It is responsible 1672*292585beSSandrine Bailleuxfor performing any remaining platform-specific setup that can occur after the 1673*292585beSSandrine BailleuxMMU and data cache have been enabled. 1674*292585beSSandrine Bailleux 1675*292585beSSandrine Bailleuxif support for multiple boot sources is required, it initializes the boot 1676*292585beSSandrine Bailleuxsequence used by plat_try_next_boot_source(). 1677*292585beSSandrine Bailleux 1678*292585beSSandrine BailleuxIn Arm standard platforms, this function initializes the storage abstraction 1679*292585beSSandrine Bailleuxlayer used to load the next bootloader image. 1680*292585beSSandrine Bailleux 1681*292585beSSandrine BailleuxThis function helps fulfill requirement 4 above. 1682*292585beSSandrine Bailleux 1683*292585beSSandrine BailleuxFunction : bl1_plat_sec_mem_layout() [mandatory] 1684*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1685*292585beSSandrine Bailleux 1686*292585beSSandrine Bailleux:: 1687*292585beSSandrine Bailleux 1688*292585beSSandrine Bailleux Argument : void 1689*292585beSSandrine Bailleux Return : meminfo * 1690*292585beSSandrine Bailleux 1691*292585beSSandrine BailleuxThis function should only be called on the cold boot path. It executes with the 1692*292585beSSandrine BailleuxMMU and data caches enabled. The pointer returned by this function must point to 1693*292585beSSandrine Bailleuxa ``meminfo`` structure containing the extents and availability of secure RAM for 1694*292585beSSandrine Bailleuxthe BL1 stage. 1695*292585beSSandrine Bailleux 1696*292585beSSandrine Bailleux:: 1697*292585beSSandrine Bailleux 1698*292585beSSandrine Bailleux meminfo.total_base = Base address of secure RAM visible to BL1 1699*292585beSSandrine Bailleux meminfo.total_size = Size of secure RAM visible to BL1 1700*292585beSSandrine Bailleux 1701*292585beSSandrine BailleuxThis information is used by BL1 to load the BL2 image in secure RAM. BL1 also 1702*292585beSSandrine Bailleuxpopulates a similar structure to tell BL2 the extents of memory available for 1703*292585beSSandrine Bailleuxits own use. 1704*292585beSSandrine Bailleux 1705*292585beSSandrine BailleuxThis function helps fulfill requirements 4 and 5 above. 1706*292585beSSandrine Bailleux 1707*292585beSSandrine BailleuxFunction : bl1_plat_prepare_exit() [optional] 1708*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1709*292585beSSandrine Bailleux 1710*292585beSSandrine Bailleux:: 1711*292585beSSandrine Bailleux 1712*292585beSSandrine Bailleux Argument : entry_point_info_t * 1713*292585beSSandrine Bailleux Return : void 1714*292585beSSandrine Bailleux 1715*292585beSSandrine BailleuxThis function is called prior to exiting BL1 in response to the 1716*292585beSSandrine Bailleux``BL1_SMC_RUN_IMAGE`` SMC request raised by BL2. It should be used to perform 1717*292585beSSandrine Bailleuxplatform specific clean up or bookkeeping operations before transferring 1718*292585beSSandrine Bailleuxcontrol to the next image. It receives the address of the ``entry_point_info_t`` 1719*292585beSSandrine Bailleuxstructure passed from BL2. This function runs with MMU disabled. 1720*292585beSSandrine Bailleux 1721*292585beSSandrine BailleuxFunction : bl1_plat_set_ep_info() [optional] 1722*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1723*292585beSSandrine Bailleux 1724*292585beSSandrine Bailleux:: 1725*292585beSSandrine Bailleux 1726*292585beSSandrine Bailleux Argument : unsigned int image_id, entry_point_info_t *ep_info 1727*292585beSSandrine Bailleux Return : void 1728*292585beSSandrine Bailleux 1729*292585beSSandrine BailleuxThis function allows platforms to override ``ep_info`` for the given ``image_id``. 1730*292585beSSandrine Bailleux 1731*292585beSSandrine BailleuxThe default implementation just returns. 1732*292585beSSandrine Bailleux 1733*292585beSSandrine BailleuxFunction : bl1_plat_get_next_image_id() [optional] 1734*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1735*292585beSSandrine Bailleux 1736*292585beSSandrine Bailleux:: 1737*292585beSSandrine Bailleux 1738*292585beSSandrine Bailleux Argument : void 1739*292585beSSandrine Bailleux Return : unsigned int 1740*292585beSSandrine Bailleux 1741*292585beSSandrine BailleuxThis and the following function must be overridden to enable the FWU feature. 1742*292585beSSandrine Bailleux 1743*292585beSSandrine BailleuxBL1 calls this function after platform setup to identify the next image to be 1744*292585beSSandrine Bailleuxloaded and executed. If the platform returns ``BL2_IMAGE_ID`` then BL1 proceeds 1745*292585beSSandrine Bailleuxwith the normal boot sequence, which loads and executes BL2. If the platform 1746*292585beSSandrine Bailleuxreturns a different image id, BL1 assumes that Firmware Update is required. 1747*292585beSSandrine Bailleux 1748*292585beSSandrine BailleuxThe default implementation always returns ``BL2_IMAGE_ID``. The Arm development 1749*292585beSSandrine Bailleuxplatforms override this function to detect if firmware update is required, and 1750*292585beSSandrine Bailleuxif so, return the first image in the firmware update process. 1751*292585beSSandrine Bailleux 1752*292585beSSandrine BailleuxFunction : bl1_plat_get_image_desc() [optional] 1753*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1754*292585beSSandrine Bailleux 1755*292585beSSandrine Bailleux:: 1756*292585beSSandrine Bailleux 1757*292585beSSandrine Bailleux Argument : unsigned int image_id 1758*292585beSSandrine Bailleux Return : image_desc_t * 1759*292585beSSandrine Bailleux 1760*292585beSSandrine BailleuxBL1 calls this function to get the image descriptor information ``image_desc_t`` 1761*292585beSSandrine Bailleuxfor the provided ``image_id`` from the platform. 1762*292585beSSandrine Bailleux 1763*292585beSSandrine BailleuxThe default implementation always returns a common BL2 image descriptor. Arm 1764*292585beSSandrine Bailleuxstandard platforms return an image descriptor corresponding to BL2 or one of 1765*292585beSSandrine Bailleuxthe firmware update images defined in the Trusted Board Boot Requirements 1766*292585beSSandrine Bailleuxspecification. 1767*292585beSSandrine Bailleux 1768*292585beSSandrine BailleuxFunction : bl1_plat_handle_pre_image_load() [optional] 1769*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1770*292585beSSandrine Bailleux 1771*292585beSSandrine Bailleux:: 1772*292585beSSandrine Bailleux 1773*292585beSSandrine Bailleux Argument : unsigned int image_id 1774*292585beSSandrine Bailleux Return : int 1775*292585beSSandrine Bailleux 1776*292585beSSandrine BailleuxThis function can be used by the platforms to update/use image information 1777*292585beSSandrine Bailleuxcorresponding to ``image_id``. This function is invoked in BL1, both in cold 1778*292585beSSandrine Bailleuxboot and FWU code path, before loading the image. 1779*292585beSSandrine Bailleux 1780*292585beSSandrine BailleuxFunction : bl1_plat_handle_post_image_load() [optional] 1781*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1782*292585beSSandrine Bailleux 1783*292585beSSandrine Bailleux:: 1784*292585beSSandrine Bailleux 1785*292585beSSandrine Bailleux Argument : unsigned int image_id 1786*292585beSSandrine Bailleux Return : int 1787*292585beSSandrine Bailleux 1788*292585beSSandrine BailleuxThis function can be used by the platforms to update/use image information 1789*292585beSSandrine Bailleuxcorresponding to ``image_id``. This function is invoked in BL1, both in cold 1790*292585beSSandrine Bailleuxboot and FWU code path, after loading and authenticating the image. 1791*292585beSSandrine Bailleux 1792*292585beSSandrine BailleuxThe default weak implementation of this function calculates the amount of 1793*292585beSSandrine BailleuxTrusted SRAM that can be used by BL2 and allocates a ``meminfo_t`` 1794*292585beSSandrine Bailleuxstructure at the beginning of this free memory and populates it. The address 1795*292585beSSandrine Bailleuxof ``meminfo_t`` structure is updated in ``arg1`` of the entrypoint 1796*292585beSSandrine Bailleuxinformation to BL2. 1797*292585beSSandrine Bailleux 1798*292585beSSandrine BailleuxFunction : bl1_plat_fwu_done() [optional] 1799*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1800*292585beSSandrine Bailleux 1801*292585beSSandrine Bailleux:: 1802*292585beSSandrine Bailleux 1803*292585beSSandrine Bailleux Argument : unsigned int image_id, uintptr_t image_src, 1804*292585beSSandrine Bailleux unsigned int image_size 1805*292585beSSandrine Bailleux Return : void 1806*292585beSSandrine Bailleux 1807*292585beSSandrine BailleuxBL1 calls this function when the FWU process is complete. It must not return. 1808*292585beSSandrine BailleuxThe platform may override this function to take platform specific action, for 1809*292585beSSandrine Bailleuxexample to initiate the normal boot flow. 1810*292585beSSandrine Bailleux 1811*292585beSSandrine BailleuxThe default implementation spins forever. 1812*292585beSSandrine Bailleux 1813*292585beSSandrine BailleuxFunction : bl1_plat_mem_check() [mandatory] 1814*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1815*292585beSSandrine Bailleux 1816*292585beSSandrine Bailleux:: 1817*292585beSSandrine Bailleux 1818*292585beSSandrine Bailleux Argument : uintptr_t mem_base, unsigned int mem_size, 1819*292585beSSandrine Bailleux unsigned int flags 1820*292585beSSandrine Bailleux Return : int 1821*292585beSSandrine Bailleux 1822*292585beSSandrine BailleuxBL1 calls this function while handling FWU related SMCs, more specifically when 1823*292585beSSandrine Bailleuxcopying or authenticating an image. Its responsibility is to ensure that the 1824*292585beSSandrine Bailleuxregion of memory identified by ``mem_base`` and ``mem_size`` is mapped in BL1, and 1825*292585beSSandrine Bailleuxthat this memory corresponds to either a secure or non-secure memory region as 1826*292585beSSandrine Bailleuxindicated by the security state of the ``flags`` argument. 1827*292585beSSandrine Bailleux 1828*292585beSSandrine BailleuxThis function can safely assume that the value resulting from the addition of 1829*292585beSSandrine Bailleux``mem_base`` and ``mem_size`` fits into a ``uintptr_t`` type variable and does not 1830*292585beSSandrine Bailleuxoverflow. 1831*292585beSSandrine Bailleux 1832*292585beSSandrine BailleuxThis function must return 0 on success, a non-null error code otherwise. 1833*292585beSSandrine Bailleux 1834*292585beSSandrine BailleuxThe default implementation of this function asserts therefore platforms must 1835*292585beSSandrine Bailleuxoverride it when using the FWU feature. 1836*292585beSSandrine Bailleux 1837*292585beSSandrine BailleuxFunction : bl1_plat_mboot_init() [optional] 1838*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1839*292585beSSandrine Bailleux 1840*292585beSSandrine Bailleux:: 1841*292585beSSandrine Bailleux 1842*292585beSSandrine Bailleux Argument : void 1843*292585beSSandrine Bailleux Return : void 1844*292585beSSandrine Bailleux 1845*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is enabled: 1846*292585beSSandrine Bailleux 1847*292585beSSandrine Bailleux- This function is used to initialize the backend driver(s) of measured boot. 1848*292585beSSandrine Bailleux- On the Arm FVP port, this function is used to initialize the Event Log 1849*292585beSSandrine Bailleux backend driver, and also to write header information in the Event Log buffer. 1850*292585beSSandrine Bailleux 1851*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is disabled, this function doesn't do anything. 1852*292585beSSandrine Bailleux 1853*292585beSSandrine BailleuxFunction : bl1_plat_mboot_finish() [optional] 1854*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1855*292585beSSandrine Bailleux 1856*292585beSSandrine Bailleux:: 1857*292585beSSandrine Bailleux 1858*292585beSSandrine Bailleux Argument : void 1859*292585beSSandrine Bailleux Return : void 1860*292585beSSandrine Bailleux 1861*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is enabled: 1862*292585beSSandrine Bailleux 1863*292585beSSandrine Bailleux- This function is used to finalize the measured boot backend driver(s), 1864*292585beSSandrine Bailleux and also, set the information for the next bootloader component to 1865*292585beSSandrine Bailleux extend the measurement if needed. 1866*292585beSSandrine Bailleux- On the Arm FVP port, this function is used to pass the base address of 1867*292585beSSandrine Bailleux the Event Log buffer and its size to BL2 via tb_fw_config to extend the 1868*292585beSSandrine Bailleux Event Log buffer with the measurement of various images loaded by BL2. 1869*292585beSSandrine Bailleux It results in panic on error. 1870*292585beSSandrine Bailleux 1871*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is disabled, this function doesn't do anything. 1872*292585beSSandrine Bailleux 1873*292585beSSandrine BailleuxBoot Loader Stage 2 (BL2) 1874*292585beSSandrine Bailleux------------------------- 1875*292585beSSandrine Bailleux 1876*292585beSSandrine BailleuxThe BL2 stage is executed only by the primary CPU, which is determined in BL1 1877*292585beSSandrine Bailleuxusing the ``platform_is_primary_cpu()`` function. BL1 passed control to BL2 at 1878*292585beSSandrine Bailleux``BL2_BASE``. BL2 executes in Secure EL1 and and invokes 1879*292585beSSandrine Bailleux``plat_get_bl_image_load_info()`` to retrieve the list of images to load from 1880*292585beSSandrine Bailleuxnon-volatile storage to secure/non-secure RAM. After all the images are loaded 1881*292585beSSandrine Bailleuxthen BL2 invokes ``plat_get_next_bl_params()`` to get the list of executable 1882*292585beSSandrine Bailleuximages to be passed to the next BL image. 1883*292585beSSandrine Bailleux 1884*292585beSSandrine BailleuxThe following functions must be implemented by the platform port to enable BL2 1885*292585beSSandrine Bailleuxto perform the above tasks. 1886*292585beSSandrine Bailleux 1887*292585beSSandrine BailleuxFunction : bl2_early_platform_setup2() [mandatory] 1888*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1889*292585beSSandrine Bailleux 1890*292585beSSandrine Bailleux:: 1891*292585beSSandrine Bailleux 1892*292585beSSandrine Bailleux Argument : u_register_t, u_register_t, u_register_t, u_register_t 1893*292585beSSandrine Bailleux Return : void 1894*292585beSSandrine Bailleux 1895*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 1896*292585beSSandrine Bailleuxby the primary CPU. The 4 arguments are passed by BL1 to BL2 and these arguments 1897*292585beSSandrine Bailleuxare platform specific. 1898*292585beSSandrine Bailleux 1899*292585beSSandrine BailleuxOn Arm standard platforms, the arguments received are : 1900*292585beSSandrine Bailleux 1901*292585beSSandrine Bailleux arg0 - Points to load address of FW_CONFIG 1902*292585beSSandrine Bailleux 1903*292585beSSandrine Bailleux arg1 - ``meminfo`` structure populated by BL1. The platform copies 1904*292585beSSandrine Bailleux the contents of ``meminfo`` as it may be subsequently overwritten by BL2. 1905*292585beSSandrine Bailleux 1906*292585beSSandrine BailleuxOn Arm standard platforms, this function also: 1907*292585beSSandrine Bailleux 1908*292585beSSandrine Bailleux- Initializes a UART (PL011 console), which enables access to the ``printf`` 1909*292585beSSandrine Bailleux family of functions in BL2. 1910*292585beSSandrine Bailleux 1911*292585beSSandrine Bailleux- Initializes the storage abstraction layer used to load further bootloader 1912*292585beSSandrine Bailleux images. It is necessary to do this early on platforms with a SCP_BL2 image, 1913*292585beSSandrine Bailleux since the later ``bl2_platform_setup`` must be done after SCP_BL2 is loaded. 1914*292585beSSandrine Bailleux 1915*292585beSSandrine BailleuxFunction : bl2_plat_arch_setup() [mandatory] 1916*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1917*292585beSSandrine Bailleux 1918*292585beSSandrine Bailleux:: 1919*292585beSSandrine Bailleux 1920*292585beSSandrine Bailleux Argument : void 1921*292585beSSandrine Bailleux Return : void 1922*292585beSSandrine Bailleux 1923*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 1924*292585beSSandrine Bailleuxby the primary CPU. 1925*292585beSSandrine Bailleux 1926*292585beSSandrine BailleuxThe purpose of this function is to perform any architectural initialization 1927*292585beSSandrine Bailleuxthat varies across platforms. 1928*292585beSSandrine Bailleux 1929*292585beSSandrine BailleuxOn Arm standard platforms, this function enables the MMU. 1930*292585beSSandrine Bailleux 1931*292585beSSandrine BailleuxFunction : bl2_platform_setup() [mandatory] 1932*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1933*292585beSSandrine Bailleux 1934*292585beSSandrine Bailleux:: 1935*292585beSSandrine Bailleux 1936*292585beSSandrine Bailleux Argument : void 1937*292585beSSandrine Bailleux Return : void 1938*292585beSSandrine Bailleux 1939*292585beSSandrine BailleuxThis function may execute with the MMU and data caches enabled if the platform 1940*292585beSSandrine Bailleuxport does the necessary initialization in ``bl2_plat_arch_setup()``. It is only 1941*292585beSSandrine Bailleuxcalled by the primary CPU. 1942*292585beSSandrine Bailleux 1943*292585beSSandrine BailleuxThe purpose of this function is to perform any platform initialization 1944*292585beSSandrine Bailleuxspecific to BL2. 1945*292585beSSandrine Bailleux 1946*292585beSSandrine BailleuxIn Arm standard platforms, this function performs security setup, including 1947*292585beSSandrine Bailleuxconfiguration of the TrustZone controller to allow non-secure masters access 1948*292585beSSandrine Bailleuxto most of DRAM. Part of DRAM is reserved for secure world use. 1949*292585beSSandrine Bailleux 1950*292585beSSandrine BailleuxFunction : bl2_plat_handle_pre_image_load() [optional] 1951*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1952*292585beSSandrine Bailleux 1953*292585beSSandrine Bailleux:: 1954*292585beSSandrine Bailleux 1955*292585beSSandrine Bailleux Argument : unsigned int 1956*292585beSSandrine Bailleux Return : int 1957*292585beSSandrine Bailleux 1958*292585beSSandrine BailleuxThis function can be used by the platforms to update/use image information 1959*292585beSSandrine Bailleuxfor given ``image_id``. This function is currently invoked in BL2 before 1960*292585beSSandrine Bailleuxloading each image. 1961*292585beSSandrine Bailleux 1962*292585beSSandrine BailleuxFunction : bl2_plat_handle_post_image_load() [optional] 1963*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1964*292585beSSandrine Bailleux 1965*292585beSSandrine Bailleux:: 1966*292585beSSandrine Bailleux 1967*292585beSSandrine Bailleux Argument : unsigned int 1968*292585beSSandrine Bailleux Return : int 1969*292585beSSandrine Bailleux 1970*292585beSSandrine BailleuxThis function can be used by the platforms to update/use image information 1971*292585beSSandrine Bailleuxfor given ``image_id``. This function is currently invoked in BL2 after 1972*292585beSSandrine Bailleuxloading each image. 1973*292585beSSandrine Bailleux 1974*292585beSSandrine BailleuxFunction : bl2_plat_preload_setup [optional] 1975*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1976*292585beSSandrine Bailleux 1977*292585beSSandrine Bailleux:: 1978*292585beSSandrine Bailleux 1979*292585beSSandrine Bailleux Argument : void 1980*292585beSSandrine Bailleux Return : void 1981*292585beSSandrine Bailleux 1982*292585beSSandrine BailleuxThis optional function performs any BL2 platform initialization 1983*292585beSSandrine Bailleuxrequired before image loading, that is not done later in 1984*292585beSSandrine Bailleuxbl2_platform_setup(). Specifically, if support for multiple 1985*292585beSSandrine Bailleuxboot sources is required, it initializes the boot sequence used by 1986*292585beSSandrine Bailleuxplat_try_next_boot_source(). 1987*292585beSSandrine Bailleux 1988*292585beSSandrine BailleuxFunction : plat_try_next_boot_source() [optional] 1989*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 1990*292585beSSandrine Bailleux 1991*292585beSSandrine Bailleux:: 1992*292585beSSandrine Bailleux 1993*292585beSSandrine Bailleux Argument : void 1994*292585beSSandrine Bailleux Return : int 1995*292585beSSandrine Bailleux 1996*292585beSSandrine BailleuxThis optional function passes to the next boot source in the redundancy 1997*292585beSSandrine Bailleuxsequence. 1998*292585beSSandrine Bailleux 1999*292585beSSandrine BailleuxThis function moves the current boot redundancy source to the next 2000*292585beSSandrine Bailleuxelement in the boot sequence. If there are no more boot sources then it 2001*292585beSSandrine Bailleuxmust return 0, otherwise it must return 1. The default implementation 2002*292585beSSandrine Bailleuxof this always returns 0. 2003*292585beSSandrine Bailleux 2004*292585beSSandrine BailleuxFunction : bl2_plat_mboot_init() [optional] 2005*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2006*292585beSSandrine Bailleux 2007*292585beSSandrine Bailleux:: 2008*292585beSSandrine Bailleux 2009*292585beSSandrine Bailleux Argument : void 2010*292585beSSandrine Bailleux Return : void 2011*292585beSSandrine Bailleux 2012*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is enabled: 2013*292585beSSandrine Bailleux 2014*292585beSSandrine Bailleux- This function is used to initialize the backend driver(s) of measured boot. 2015*292585beSSandrine Bailleux- On the Arm FVP port, this function is used to initialize the Event Log 2016*292585beSSandrine Bailleux backend driver with the Event Log buffer information (base address and 2017*292585beSSandrine Bailleux size) received from BL1. It results in panic on error. 2018*292585beSSandrine Bailleux 2019*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is disabled, this function doesn't do anything. 2020*292585beSSandrine Bailleux 2021*292585beSSandrine BailleuxFunction : bl2_plat_mboot_finish() [optional] 2022*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2023*292585beSSandrine Bailleux 2024*292585beSSandrine Bailleux:: 2025*292585beSSandrine Bailleux 2026*292585beSSandrine Bailleux Argument : void 2027*292585beSSandrine Bailleux Return : void 2028*292585beSSandrine Bailleux 2029*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is enabled: 2030*292585beSSandrine Bailleux 2031*292585beSSandrine Bailleux- This function is used to finalize the measured boot backend driver(s), 2032*292585beSSandrine Bailleux and also, set the information for the next bootloader component to extend 2033*292585beSSandrine Bailleux the measurement if needed. 2034*292585beSSandrine Bailleux- On the Arm FVP port, this function is used to pass the Event Log buffer 2035*292585beSSandrine Bailleux information (base address and size) to non-secure(BL33) and trusted OS(BL32) 2036*292585beSSandrine Bailleux via nt_fw and tos_fw config respectively. It results in panic on error. 2037*292585beSSandrine Bailleux 2038*292585beSSandrine BailleuxWhen the MEASURED_BOOT flag is disabled, this function doesn't do anything. 2039*292585beSSandrine Bailleux 2040*292585beSSandrine BailleuxBoot Loader Stage 2 (BL2) at EL3 2041*292585beSSandrine Bailleux-------------------------------- 2042*292585beSSandrine Bailleux 2043*292585beSSandrine BailleuxWhen the platform has a non-TF-A Boot ROM it is desirable to jump 2044*292585beSSandrine Bailleuxdirectly to BL2 instead of TF-A BL1. In this case BL2 is expected to 2045*292585beSSandrine Bailleuxexecute at EL3 instead of executing at EL1. Refer to the :ref:`Firmware Design` 2046*292585beSSandrine Bailleuxdocument for more information. 2047*292585beSSandrine Bailleux 2048*292585beSSandrine BailleuxAll mandatory functions of BL2 must be implemented, except the functions 2049*292585beSSandrine Bailleuxbl2_early_platform_setup and bl2_el3_plat_arch_setup, because 2050*292585beSSandrine Bailleuxtheir work is done now by bl2_el3_early_platform_setup and 2051*292585beSSandrine Bailleuxbl2_el3_plat_arch_setup. These functions should generally implement 2052*292585beSSandrine Bailleuxthe bl1_plat_xxx() and bl2_plat_xxx() functionality combined. 2053*292585beSSandrine Bailleux 2054*292585beSSandrine Bailleux 2055*292585beSSandrine BailleuxFunction : bl2_el3_early_platform_setup() [mandatory] 2056*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2057*292585beSSandrine Bailleux 2058*292585beSSandrine Bailleux:: 2059*292585beSSandrine Bailleux 2060*292585beSSandrine Bailleux Argument : u_register_t, u_register_t, u_register_t, u_register_t 2061*292585beSSandrine Bailleux Return : void 2062*292585beSSandrine Bailleux 2063*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 2064*292585beSSandrine Bailleuxby the primary CPU. This function receives four parameters which can be used 2065*292585beSSandrine Bailleuxby the platform to pass any needed information from the Boot ROM to BL2. 2066*292585beSSandrine Bailleux 2067*292585beSSandrine BailleuxOn Arm standard platforms, this function does the following: 2068*292585beSSandrine Bailleux 2069*292585beSSandrine Bailleux- Initializes a UART (PL011 console), which enables access to the ``printf`` 2070*292585beSSandrine Bailleux family of functions in BL2. 2071*292585beSSandrine Bailleux 2072*292585beSSandrine Bailleux- Initializes the storage abstraction layer used to load further bootloader 2073*292585beSSandrine Bailleux images. It is necessary to do this early on platforms with a SCP_BL2 image, 2074*292585beSSandrine Bailleux since the later ``bl2_platform_setup`` must be done after SCP_BL2 is loaded. 2075*292585beSSandrine Bailleux 2076*292585beSSandrine Bailleux- Initializes the private variables that define the memory layout used. 2077*292585beSSandrine Bailleux 2078*292585beSSandrine BailleuxFunction : bl2_el3_plat_arch_setup() [mandatory] 2079*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2080*292585beSSandrine Bailleux 2081*292585beSSandrine Bailleux:: 2082*292585beSSandrine Bailleux 2083*292585beSSandrine Bailleux Argument : void 2084*292585beSSandrine Bailleux Return : void 2085*292585beSSandrine Bailleux 2086*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 2087*292585beSSandrine Bailleuxby the primary CPU. 2088*292585beSSandrine Bailleux 2089*292585beSSandrine BailleuxThe purpose of this function is to perform any architectural initialization 2090*292585beSSandrine Bailleuxthat varies across platforms. 2091*292585beSSandrine Bailleux 2092*292585beSSandrine BailleuxOn Arm standard platforms, this function enables the MMU. 2093*292585beSSandrine Bailleux 2094*292585beSSandrine BailleuxFunction : bl2_el3_plat_prepare_exit() [optional] 2095*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2096*292585beSSandrine Bailleux 2097*292585beSSandrine Bailleux:: 2098*292585beSSandrine Bailleux 2099*292585beSSandrine Bailleux Argument : void 2100*292585beSSandrine Bailleux Return : void 2101*292585beSSandrine Bailleux 2102*292585beSSandrine BailleuxThis function is called prior to exiting BL2 and run the next image. 2103*292585beSSandrine BailleuxIt should be used to perform platform specific clean up or bookkeeping 2104*292585beSSandrine Bailleuxoperations before transferring control to the next image. This function 2105*292585beSSandrine Bailleuxruns with MMU disabled. 2106*292585beSSandrine Bailleux 2107*292585beSSandrine BailleuxFWU Boot Loader Stage 2 (BL2U) 2108*292585beSSandrine Bailleux------------------------------ 2109*292585beSSandrine Bailleux 2110*292585beSSandrine BailleuxThe AP Firmware Updater Configuration, BL2U, is an optional part of the FWU 2111*292585beSSandrine Bailleuxprocess and is executed only by the primary CPU. BL1 passes control to BL2U at 2112*292585beSSandrine Bailleux``BL2U_BASE``. BL2U executes in Secure-EL1 and is responsible for: 2113*292585beSSandrine Bailleux 2114*292585beSSandrine Bailleux#. (Optional) Transferring the optional SCP_BL2U binary image from AP secure 2115*292585beSSandrine Bailleux memory to SCP RAM. BL2U uses the SCP_BL2U ``image_info`` passed by BL1. 2116*292585beSSandrine Bailleux ``SCP_BL2U_BASE`` defines the address in AP secure memory where SCP_BL2U 2117*292585beSSandrine Bailleux should be copied from. Subsequent handling of the SCP_BL2U image is 2118*292585beSSandrine Bailleux implemented by the platform specific ``bl2u_plat_handle_scp_bl2u()`` function. 2119*292585beSSandrine Bailleux If ``SCP_BL2U_BASE`` is not defined then this step is not performed. 2120*292585beSSandrine Bailleux 2121*292585beSSandrine Bailleux#. Any platform specific setup required to perform the FWU process. For 2122*292585beSSandrine Bailleux example, Arm standard platforms initialize the TZC controller so that the 2123*292585beSSandrine Bailleux normal world can access DDR memory. 2124*292585beSSandrine Bailleux 2125*292585beSSandrine BailleuxThe following functions must be implemented by the platform port to enable 2126*292585beSSandrine BailleuxBL2U to perform the tasks mentioned above. 2127*292585beSSandrine Bailleux 2128*292585beSSandrine BailleuxFunction : bl2u_early_platform_setup() [mandatory] 2129*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2130*292585beSSandrine Bailleux 2131*292585beSSandrine Bailleux:: 2132*292585beSSandrine Bailleux 2133*292585beSSandrine Bailleux Argument : meminfo *mem_info, void *plat_info 2134*292585beSSandrine Bailleux Return : void 2135*292585beSSandrine Bailleux 2136*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only 2137*292585beSSandrine Bailleuxcalled by the primary CPU. The arguments to this function is the address 2138*292585beSSandrine Bailleuxof the ``meminfo`` structure and platform specific info provided by BL1. 2139*292585beSSandrine Bailleux 2140*292585beSSandrine BailleuxThe platform may copy the contents of the ``mem_info`` and ``plat_info`` into 2141*292585beSSandrine Bailleuxprivate storage as the original memory may be subsequently overwritten by BL2U. 2142*292585beSSandrine Bailleux 2143*292585beSSandrine BailleuxOn Arm CSS platforms ``plat_info`` is interpreted as an ``image_info_t`` structure, 2144*292585beSSandrine Bailleuxto extract SCP_BL2U image information, which is then copied into a private 2145*292585beSSandrine Bailleuxvariable. 2146*292585beSSandrine Bailleux 2147*292585beSSandrine BailleuxFunction : bl2u_plat_arch_setup() [mandatory] 2148*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2149*292585beSSandrine Bailleux 2150*292585beSSandrine Bailleux:: 2151*292585beSSandrine Bailleux 2152*292585beSSandrine Bailleux Argument : void 2153*292585beSSandrine Bailleux Return : void 2154*292585beSSandrine Bailleux 2155*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only 2156*292585beSSandrine Bailleuxcalled by the primary CPU. 2157*292585beSSandrine Bailleux 2158*292585beSSandrine BailleuxThe purpose of this function is to perform any architectural initialization 2159*292585beSSandrine Bailleuxthat varies across platforms, for example enabling the MMU (since the memory 2160*292585beSSandrine Bailleuxmap differs across platforms). 2161*292585beSSandrine Bailleux 2162*292585beSSandrine BailleuxFunction : bl2u_platform_setup() [mandatory] 2163*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2164*292585beSSandrine Bailleux 2165*292585beSSandrine Bailleux:: 2166*292585beSSandrine Bailleux 2167*292585beSSandrine Bailleux Argument : void 2168*292585beSSandrine Bailleux Return : void 2169*292585beSSandrine Bailleux 2170*292585beSSandrine BailleuxThis function may execute with the MMU and data caches enabled if the platform 2171*292585beSSandrine Bailleuxport does the necessary initialization in ``bl2u_plat_arch_setup()``. It is only 2172*292585beSSandrine Bailleuxcalled by the primary CPU. 2173*292585beSSandrine Bailleux 2174*292585beSSandrine BailleuxThe purpose of this function is to perform any platform initialization 2175*292585beSSandrine Bailleuxspecific to BL2U. 2176*292585beSSandrine Bailleux 2177*292585beSSandrine BailleuxIn Arm standard platforms, this function performs security setup, including 2178*292585beSSandrine Bailleuxconfiguration of the TrustZone controller to allow non-secure masters access 2179*292585beSSandrine Bailleuxto most of DRAM. Part of DRAM is reserved for secure world use. 2180*292585beSSandrine Bailleux 2181*292585beSSandrine BailleuxFunction : bl2u_plat_handle_scp_bl2u() [optional] 2182*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2183*292585beSSandrine Bailleux 2184*292585beSSandrine Bailleux:: 2185*292585beSSandrine Bailleux 2186*292585beSSandrine Bailleux Argument : void 2187*292585beSSandrine Bailleux Return : int 2188*292585beSSandrine Bailleux 2189*292585beSSandrine BailleuxThis function is used to perform any platform-specific actions required to 2190*292585beSSandrine Bailleuxhandle the SCP firmware. Typically it transfers the image into SCP memory using 2191*292585beSSandrine Bailleuxa platform-specific protocol and waits until SCP executes it and signals to the 2192*292585beSSandrine BailleuxApplication Processor (AP) for BL2U execution to continue. 2193*292585beSSandrine Bailleux 2194*292585beSSandrine BailleuxThis function returns 0 on success, a negative error code otherwise. 2195*292585beSSandrine BailleuxThis function is included if SCP_BL2U_BASE is defined. 2196*292585beSSandrine Bailleux 2197*292585beSSandrine BailleuxBoot Loader Stage 3-1 (BL31) 2198*292585beSSandrine Bailleux---------------------------- 2199*292585beSSandrine Bailleux 2200*292585beSSandrine BailleuxDuring cold boot, the BL31 stage is executed only by the primary CPU. This is 2201*292585beSSandrine Bailleuxdetermined in BL1 using the ``platform_is_primary_cpu()`` function. BL1 passes 2202*292585beSSandrine Bailleuxcontrol to BL31 at ``BL31_BASE``. During warm boot, BL31 is executed by all 2203*292585beSSandrine BailleuxCPUs. BL31 executes at EL3 and is responsible for: 2204*292585beSSandrine Bailleux 2205*292585beSSandrine Bailleux#. Re-initializing all architectural and platform state. Although BL1 performs 2206*292585beSSandrine Bailleux some of this initialization, BL31 remains resident in EL3 and must ensure 2207*292585beSSandrine Bailleux that EL3 architectural and platform state is completely initialized. It 2208*292585beSSandrine Bailleux should make no assumptions about the system state when it receives control. 2209*292585beSSandrine Bailleux 2210*292585beSSandrine Bailleux#. Passing control to a normal world BL image, pre-loaded at a platform- 2211*292585beSSandrine Bailleux specific address by BL2. On ARM platforms, BL31 uses the ``bl_params`` list 2212*292585beSSandrine Bailleux populated by BL2 in memory to do this. 2213*292585beSSandrine Bailleux 2214*292585beSSandrine Bailleux#. Providing runtime firmware services. Currently, BL31 only implements a 2215*292585beSSandrine Bailleux subset of the Power State Coordination Interface (PSCI) API as a runtime 2216*292585beSSandrine Bailleux service. See :ref:`psci_in_bl31` below for details of porting the PSCI 2217*292585beSSandrine Bailleux implementation. 2218*292585beSSandrine Bailleux 2219*292585beSSandrine Bailleux#. Optionally passing control to the BL32 image, pre-loaded at a platform- 2220*292585beSSandrine Bailleux specific address by BL2. BL31 exports a set of APIs that allow runtime 2221*292585beSSandrine Bailleux services to specify the security state in which the next image should be 2222*292585beSSandrine Bailleux executed and run the corresponding image. On ARM platforms, BL31 uses the 2223*292585beSSandrine Bailleux ``bl_params`` list populated by BL2 in memory to do this. 2224*292585beSSandrine Bailleux 2225*292585beSSandrine BailleuxIf BL31 is a reset vector, It also needs to handle the reset as specified in 2226*292585beSSandrine Bailleuxsection 2.2 before the tasks described above. 2227*292585beSSandrine Bailleux 2228*292585beSSandrine BailleuxThe following functions must be implemented by the platform port to enable BL31 2229*292585beSSandrine Bailleuxto perform the above tasks. 2230*292585beSSandrine Bailleux 2231*292585beSSandrine BailleuxFunction : bl31_early_platform_setup2() [mandatory] 2232*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2233*292585beSSandrine Bailleux 2234*292585beSSandrine Bailleux:: 2235*292585beSSandrine Bailleux 2236*292585beSSandrine Bailleux Argument : u_register_t, u_register_t, u_register_t, u_register_t 2237*292585beSSandrine Bailleux Return : void 2238*292585beSSandrine Bailleux 2239*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 2240*292585beSSandrine Bailleuxby the primary CPU. BL2 can pass 4 arguments to BL31 and these arguments are 2241*292585beSSandrine Bailleuxplatform specific. 2242*292585beSSandrine Bailleux 2243*292585beSSandrine BailleuxIn Arm standard platforms, the arguments received are : 2244*292585beSSandrine Bailleux 2245*292585beSSandrine Bailleux arg0 - The pointer to the head of `bl_params_t` list 2246*292585beSSandrine Bailleux which is list of executable images following BL31, 2247*292585beSSandrine Bailleux 2248*292585beSSandrine Bailleux arg1 - Points to load address of SOC_FW_CONFIG if present 2249*292585beSSandrine Bailleux except in case of Arm FVP and Juno platform. 2250*292585beSSandrine Bailleux 2251*292585beSSandrine Bailleux In case of Arm FVP and Juno platform, points to load address 2252*292585beSSandrine Bailleux of FW_CONFIG. 2253*292585beSSandrine Bailleux 2254*292585beSSandrine Bailleux arg2 - Points to load address of HW_CONFIG if present 2255*292585beSSandrine Bailleux 2256*292585beSSandrine Bailleux arg3 - A special value to verify platform parameters from BL2 to BL31. Not 2257*292585beSSandrine Bailleux used in release builds. 2258*292585beSSandrine Bailleux 2259*292585beSSandrine BailleuxThe function runs through the `bl_param_t` list and extracts the entry point 2260*292585beSSandrine Bailleuxinformation for BL32 and BL33. It also performs the following: 2261*292585beSSandrine Bailleux 2262*292585beSSandrine Bailleux- Initialize a UART (PL011 console), which enables access to the ``printf`` 2263*292585beSSandrine Bailleux family of functions in BL31. 2264*292585beSSandrine Bailleux 2265*292585beSSandrine Bailleux- Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the 2266*292585beSSandrine Bailleux CCI slave interface corresponding to the cluster that includes the primary 2267*292585beSSandrine Bailleux CPU. 2268*292585beSSandrine Bailleux 2269*292585beSSandrine BailleuxFunction : bl31_plat_arch_setup() [mandatory] 2270*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2271*292585beSSandrine Bailleux 2272*292585beSSandrine Bailleux:: 2273*292585beSSandrine Bailleux 2274*292585beSSandrine Bailleux Argument : void 2275*292585beSSandrine Bailleux Return : void 2276*292585beSSandrine Bailleux 2277*292585beSSandrine BailleuxThis function executes with the MMU and data caches disabled. It is only called 2278*292585beSSandrine Bailleuxby the primary CPU. 2279*292585beSSandrine Bailleux 2280*292585beSSandrine BailleuxThe purpose of this function is to perform any architectural initialization 2281*292585beSSandrine Bailleuxthat varies across platforms. 2282*292585beSSandrine Bailleux 2283*292585beSSandrine BailleuxOn Arm standard platforms, this function enables the MMU. 2284*292585beSSandrine Bailleux 2285*292585beSSandrine BailleuxFunction : bl31_platform_setup() [mandatory] 2286*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2287*292585beSSandrine Bailleux 2288*292585beSSandrine Bailleux:: 2289*292585beSSandrine Bailleux 2290*292585beSSandrine Bailleux Argument : void 2291*292585beSSandrine Bailleux Return : void 2292*292585beSSandrine Bailleux 2293*292585beSSandrine BailleuxThis function may execute with the MMU and data caches enabled if the platform 2294*292585beSSandrine Bailleuxport does the necessary initialization in ``bl31_plat_arch_setup()``. It is only 2295*292585beSSandrine Bailleuxcalled by the primary CPU. 2296*292585beSSandrine Bailleux 2297*292585beSSandrine BailleuxThe purpose of this function is to complete platform initialization so that both 2298*292585beSSandrine BailleuxBL31 runtime services and normal world software can function correctly. 2299*292585beSSandrine Bailleux 2300*292585beSSandrine BailleuxOn Arm standard platforms, this function does the following: 2301*292585beSSandrine Bailleux 2302*292585beSSandrine Bailleux- Initialize the generic interrupt controller. 2303*292585beSSandrine Bailleux 2304*292585beSSandrine Bailleux Depending on the GIC driver selected by the platform, the appropriate GICv2 2305*292585beSSandrine Bailleux or GICv3 initialization will be done, which mainly consists of: 2306*292585beSSandrine Bailleux 2307*292585beSSandrine Bailleux - Enable secure interrupts in the GIC CPU interface. 2308*292585beSSandrine Bailleux - Disable the legacy interrupt bypass mechanism. 2309*292585beSSandrine Bailleux - Configure the priority mask register to allow interrupts of all priorities 2310*292585beSSandrine Bailleux to be signaled to the CPU interface. 2311*292585beSSandrine Bailleux - Mark SGIs 8-15 and the other secure interrupts on the platform as secure. 2312*292585beSSandrine Bailleux - Target all secure SPIs to CPU0. 2313*292585beSSandrine Bailleux - Enable these secure interrupts in the GIC distributor. 2314*292585beSSandrine Bailleux - Configure all other interrupts as non-secure. 2315*292585beSSandrine Bailleux - Enable signaling of secure interrupts in the GIC distributor. 2316*292585beSSandrine Bailleux 2317*292585beSSandrine Bailleux- Enable system-level implementation of the generic timer counter through the 2318*292585beSSandrine Bailleux memory mapped interface. 2319*292585beSSandrine Bailleux 2320*292585beSSandrine Bailleux- Grant access to the system counter timer module 2321*292585beSSandrine Bailleux 2322*292585beSSandrine Bailleux- Initialize the power controller device. 2323*292585beSSandrine Bailleux 2324*292585beSSandrine Bailleux In particular, initialise the locks that prevent concurrent accesses to the 2325*292585beSSandrine Bailleux power controller device. 2326*292585beSSandrine Bailleux 2327*292585beSSandrine BailleuxFunction : bl31_plat_runtime_setup() [optional] 2328*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2329*292585beSSandrine Bailleux 2330*292585beSSandrine Bailleux:: 2331*292585beSSandrine Bailleux 2332*292585beSSandrine Bailleux Argument : void 2333*292585beSSandrine Bailleux Return : void 2334*292585beSSandrine Bailleux 2335*292585beSSandrine BailleuxThe purpose of this function is allow the platform to perform any BL31 runtime 2336*292585beSSandrine Bailleuxsetup just prior to BL31 exit during cold boot. The default weak 2337*292585beSSandrine Bailleuximplementation of this function will invoke ``console_switch_state()`` to switch 2338*292585beSSandrine Bailleuxconsole output to consoles marked for use in the ``runtime`` state. 2339*292585beSSandrine Bailleux 2340*292585beSSandrine BailleuxFunction : bl31_plat_get_next_image_ep_info() [mandatory] 2341*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2342*292585beSSandrine Bailleux 2343*292585beSSandrine Bailleux:: 2344*292585beSSandrine Bailleux 2345*292585beSSandrine Bailleux Argument : uint32_t 2346*292585beSSandrine Bailleux Return : entry_point_info * 2347*292585beSSandrine Bailleux 2348*292585beSSandrine BailleuxThis function may execute with the MMU and data caches enabled if the platform 2349*292585beSSandrine Bailleuxport does the necessary initializations in ``bl31_plat_arch_setup()``. 2350*292585beSSandrine Bailleux 2351*292585beSSandrine BailleuxThis function is called by ``bl31_main()`` to retrieve information provided by 2352*292585beSSandrine BailleuxBL2 for the next image in the security state specified by the argument. BL31 2353*292585beSSandrine Bailleuxuses this information to pass control to that image in the specified security 2354*292585beSSandrine Bailleuxstate. This function must return a pointer to the ``entry_point_info`` structure 2355*292585beSSandrine Bailleux(that was copied during ``bl31_early_platform_setup()``) if the image exists. It 2356*292585beSSandrine Bailleuxshould return NULL otherwise. 2357*292585beSSandrine Bailleux 2358*292585beSSandrine BailleuxFunction : plat_rmmd_get_cca_attest_token() [mandatory when ENABLE_RME == 1] 2359*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2360*292585beSSandrine Bailleux 2361*292585beSSandrine Bailleux:: 2362*292585beSSandrine Bailleux 2363*292585beSSandrine Bailleux Argument : uintptr_t, size_t *, uintptr_t, size_t 2364*292585beSSandrine Bailleux Return : int 2365*292585beSSandrine Bailleux 2366*292585beSSandrine BailleuxThis function returns the Platform attestation token. 2367*292585beSSandrine Bailleux 2368*292585beSSandrine BailleuxThe parameters of the function are: 2369*292585beSSandrine Bailleux 2370*292585beSSandrine Bailleux arg0 - A pointer to the buffer where the Platform token should be copied by 2371*292585beSSandrine Bailleux this function. The buffer must be big enough to hold the Platform 2372*292585beSSandrine Bailleux token. 2373*292585beSSandrine Bailleux 2374*292585beSSandrine Bailleux arg1 - Contains the size (in bytes) of the buffer passed in arg0. The 2375*292585beSSandrine Bailleux function returns the platform token length in this parameter. 2376*292585beSSandrine Bailleux 2377*292585beSSandrine Bailleux arg2 - A pointer to the buffer where the challenge object is stored. 2378*292585beSSandrine Bailleux 2379*292585beSSandrine Bailleux arg3 - The length of the challenge object in bytes. Possible values are 32, 2380*292585beSSandrine Bailleux 48 and 64. 2381*292585beSSandrine Bailleux 2382*292585beSSandrine BailleuxThe function returns 0 on success, -EINVAL on failure. 2383*292585beSSandrine Bailleux 2384*292585beSSandrine BailleuxFunction : plat_rmmd_get_cca_realm_attest_key() [mandatory when ENABLE_RME == 1] 2385*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2386*292585beSSandrine Bailleux 2387*292585beSSandrine Bailleux:: 2388*292585beSSandrine Bailleux 2389*292585beSSandrine Bailleux Argument : uintptr_t, size_t *, unsigned int 2390*292585beSSandrine Bailleux Return : int 2391*292585beSSandrine Bailleux 2392*292585beSSandrine BailleuxThis function returns the delegated realm attestation key which will be used to 2393*292585beSSandrine Bailleuxsign Realm attestation token. The API currently only supports P-384 ECC curve 2394*292585beSSandrine Bailleuxkey. 2395*292585beSSandrine Bailleux 2396*292585beSSandrine BailleuxThe parameters of the function are: 2397*292585beSSandrine Bailleux 2398*292585beSSandrine Bailleux arg0 - A pointer to the buffer where the attestation key should be copied 2399*292585beSSandrine Bailleux by this function. The buffer must be big enough to hold the 2400*292585beSSandrine Bailleux attestation key. 2401*292585beSSandrine Bailleux 2402*292585beSSandrine Bailleux arg1 - Contains the size (in bytes) of the buffer passed in arg0. The 2403*292585beSSandrine Bailleux function returns the attestation key length in this parameter. 2404*292585beSSandrine Bailleux 2405*292585beSSandrine Bailleux arg2 - The type of the elliptic curve to which the requested attestation key 2406*292585beSSandrine Bailleux belongs. 2407*292585beSSandrine Bailleux 2408*292585beSSandrine BailleuxThe function returns 0 on success, -EINVAL on failure. 2409*292585beSSandrine Bailleux 2410*292585beSSandrine BailleuxFunction : plat_rmmd_get_el3_rmm_shared_mem() [when ENABLE_RME == 1] 2411*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2412*292585beSSandrine Bailleux 2413*292585beSSandrine Bailleux:: 2414*292585beSSandrine Bailleux 2415*292585beSSandrine Bailleux Argument : uintptr_t * 2416*292585beSSandrine Bailleux Return : size_t 2417*292585beSSandrine Bailleux 2418*292585beSSandrine BailleuxThis function returns the size of the shared area between EL3 and RMM (or 0 on 2419*292585beSSandrine Bailleuxfailure). A pointer to the shared area (or a NULL pointer on failure) is stored 2420*292585beSSandrine Bailleuxin the pointer passed as argument. 2421*292585beSSandrine Bailleux 2422*292585beSSandrine BailleuxFunction : plat_rmmd_load_manifest() [when ENABLE_RME == 1] 2423*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2424*292585beSSandrine Bailleux 2425*292585beSSandrine Bailleux:: 2426*292585beSSandrine Bailleux 2427*292585beSSandrine Bailleux Arguments : rmm_manifest_t *manifest 2428*292585beSSandrine Bailleux Return : int 2429*292585beSSandrine Bailleux 2430*292585beSSandrine BailleuxWhen ENABLE_RME is enabled, this function populates a boot manifest for the 2431*292585beSSandrine BailleuxRMM image and stores it in the area specified by manifest. 2432*292585beSSandrine Bailleux 2433*292585beSSandrine BailleuxWhen ENABLE_RME is disabled, this function is not used. 2434*292585beSSandrine Bailleux 2435*292585beSSandrine BailleuxFunction : bl31_plat_enable_mmu [optional] 2436*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2437*292585beSSandrine Bailleux 2438*292585beSSandrine Bailleux:: 2439*292585beSSandrine Bailleux 2440*292585beSSandrine Bailleux Argument : uint32_t 2441*292585beSSandrine Bailleux Return : void 2442*292585beSSandrine Bailleux 2443*292585beSSandrine BailleuxThis function enables the MMU. The boot code calls this function with MMU and 2444*292585beSSandrine Bailleuxcaches disabled. This function should program necessary registers to enable 2445*292585beSSandrine Bailleuxtranslation, and upon return, the MMU on the calling PE must be enabled. 2446*292585beSSandrine Bailleux 2447*292585beSSandrine BailleuxThe function must honor flags passed in the first argument. These flags are 2448*292585beSSandrine Bailleuxdefined by the translation library, and can be found in the file 2449*292585beSSandrine Bailleux``include/lib/xlat_tables/xlat_mmu_helpers.h``. 2450*292585beSSandrine Bailleux 2451*292585beSSandrine BailleuxOn DynamIQ systems, this function must not use stack while enabling MMU, which 2452*292585beSSandrine Bailleuxis how the function in xlat table library version 2 is implemented. 2453*292585beSSandrine Bailleux 2454*292585beSSandrine BailleuxFunction : plat_init_apkey [optional] 2455*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2456*292585beSSandrine Bailleux 2457*292585beSSandrine Bailleux:: 2458*292585beSSandrine Bailleux 2459*292585beSSandrine Bailleux Argument : void 2460*292585beSSandrine Bailleux Return : uint128_t 2461*292585beSSandrine Bailleux 2462*292585beSSandrine BailleuxThis function returns the 128-bit value which can be used to program ARMv8.3 2463*292585beSSandrine Bailleuxpointer authentication keys. 2464*292585beSSandrine Bailleux 2465*292585beSSandrine BailleuxThe value should be obtained from a reliable source of randomness. 2466*292585beSSandrine Bailleux 2467*292585beSSandrine BailleuxThis function is only needed if ARMv8.3 pointer authentication is used in the 2468*292585beSSandrine BailleuxTrusted Firmware by building with ``BRANCH_PROTECTION`` option set to non-zero. 2469*292585beSSandrine Bailleux 2470*292585beSSandrine BailleuxFunction : plat_get_syscnt_freq2() [mandatory] 2471*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2472*292585beSSandrine Bailleux 2473*292585beSSandrine Bailleux:: 2474*292585beSSandrine Bailleux 2475*292585beSSandrine Bailleux Argument : void 2476*292585beSSandrine Bailleux Return : unsigned int 2477*292585beSSandrine Bailleux 2478*292585beSSandrine BailleuxThis function is used by the architecture setup code to retrieve the counter 2479*292585beSSandrine Bailleuxfrequency for the CPU's generic timer. This value will be programmed into the 2480*292585beSSandrine Bailleux``CNTFRQ_EL0`` register. In Arm standard platforms, it returns the base frequency 2481*292585beSSandrine Bailleuxof the system counter, which is retrieved from the first entry in the frequency 2482*292585beSSandrine Bailleuxmodes table. 2483*292585beSSandrine Bailleux 2484*292585beSSandrine Bailleux#define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional] 2485*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2486*292585beSSandrine Bailleux 2487*292585beSSandrine BailleuxWhen ``USE_COHERENT_MEM = 0``, this constant defines the total memory (in 2488*292585beSSandrine Bailleuxbytes) aligned to the cache line boundary that should be allocated per-cpu to 2489*292585beSSandrine Bailleuxaccommodate all the bakery locks. 2490*292585beSSandrine Bailleux 2491*292585beSSandrine BailleuxIf this constant is not defined when ``USE_COHERENT_MEM = 0``, the linker 2492*292585beSSandrine Bailleuxcalculates the size of the ``.bakery_lock`` input section, aligns it to the 2493*292585beSSandrine Bailleuxnearest ``CACHE_WRITEBACK_GRANULE``, multiplies it with ``PLATFORM_CORE_COUNT`` 2494*292585beSSandrine Bailleuxand stores the result in a linker symbol. This constant prevents a platform 2495*292585beSSandrine Bailleuxfrom relying on the linker and provide a more efficient mechanism for 2496*292585beSSandrine Bailleuxaccessing per-cpu bakery lock information. 2497*292585beSSandrine Bailleux 2498*292585beSSandrine BailleuxIf this constant is defined and its value is not equal to the value 2499*292585beSSandrine Bailleuxcalculated by the linker then a link time assertion is raised. A compile time 2500*292585beSSandrine Bailleuxassertion is raised if the value of the constant is not aligned to the cache 2501*292585beSSandrine Bailleuxline boundary. 2502*292585beSSandrine Bailleux 2503*292585beSSandrine Bailleux.. _porting_guide_sdei_requirements: 2504*292585beSSandrine Bailleux 2505*292585beSSandrine BailleuxSDEI porting requirements 2506*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~ 2507*292585beSSandrine Bailleux 2508*292585beSSandrine BailleuxThe |SDEI| dispatcher requires the platform to provide the following macros 2509*292585beSSandrine Bailleuxand functions, of which some are optional, and some others mandatory. 2510*292585beSSandrine Bailleux 2511*292585beSSandrine BailleuxMacros 2512*292585beSSandrine Bailleux...... 2513*292585beSSandrine Bailleux 2514*292585beSSandrine BailleuxMacro: PLAT_SDEI_NORMAL_PRI [mandatory] 2515*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2516*292585beSSandrine Bailleux 2517*292585beSSandrine BailleuxThis macro must be defined to the EL3 exception priority level associated with 2518*292585beSSandrine BailleuxNormal |SDEI| events on the platform. This must have a higher value 2519*292585beSSandrine Bailleux(therefore of lower priority) than ``PLAT_SDEI_CRITICAL_PRI``. 2520*292585beSSandrine Bailleux 2521*292585beSSandrine BailleuxMacro: PLAT_SDEI_CRITICAL_PRI [mandatory] 2522*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2523*292585beSSandrine Bailleux 2524*292585beSSandrine BailleuxThis macro must be defined to the EL3 exception priority level associated with 2525*292585beSSandrine BailleuxCritical |SDEI| events on the platform. This must have a lower value 2526*292585beSSandrine Bailleux(therefore of higher priority) than ``PLAT_SDEI_NORMAL_PRI``. 2527*292585beSSandrine Bailleux 2528*292585beSSandrine Bailleux**Note**: |SDEI| exception priorities must be the lowest among Secure 2529*292585beSSandrine Bailleuxpriorities. Among the |SDEI| exceptions, Critical |SDEI| priority must 2530*292585beSSandrine Bailleuxbe higher than Normal |SDEI| priority. 2531*292585beSSandrine Bailleux 2532*292585beSSandrine BailleuxFunctions 2533*292585beSSandrine Bailleux......... 2534*292585beSSandrine Bailleux 2535*292585beSSandrine BailleuxFunction: int plat_sdei_validate_entry_point() [optional] 2536*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2537*292585beSSandrine Bailleux 2538*292585beSSandrine Bailleux:: 2539*292585beSSandrine Bailleux 2540*292585beSSandrine Bailleux Argument: uintptr_t ep, unsigned int client_mode 2541*292585beSSandrine Bailleux Return: int 2542*292585beSSandrine Bailleux 2543*292585beSSandrine BailleuxThis function validates the entry point address of the event handler provided by 2544*292585beSSandrine Bailleuxthe client for both event registration and *Complete and Resume* |SDEI| calls. 2545*292585beSSandrine BailleuxThe function ensures that the address is valid in the client translation regime. 2546*292585beSSandrine Bailleux 2547*292585beSSandrine BailleuxThe second argument is the exception level that the client is executing in. It 2548*292585beSSandrine Bailleuxcan be Non-Secure EL1 or Non-Secure EL2. 2549*292585beSSandrine Bailleux 2550*292585beSSandrine BailleuxThe function must return ``0`` for successful validation, or ``-1`` upon failure. 2551*292585beSSandrine Bailleux 2552*292585beSSandrine BailleuxThe default implementation always returns ``0``. On Arm platforms, this function 2553*292585beSSandrine Bailleuxtranslates the entry point address within the client translation regime and 2554*292585beSSandrine Bailleuxfurther ensures that the resulting physical address is located in Non-secure 2555*292585beSSandrine BailleuxDRAM. 2556*292585beSSandrine Bailleux 2557*292585beSSandrine BailleuxFunction: void plat_sdei_handle_masked_trigger(uint64_t mpidr, unsigned int intr) [optional] 2558*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2559*292585beSSandrine Bailleux 2560*292585beSSandrine Bailleux:: 2561*292585beSSandrine Bailleux 2562*292585beSSandrine Bailleux Argument: uint64_t 2563*292585beSSandrine Bailleux Argument: unsigned int 2564*292585beSSandrine Bailleux Return: void 2565*292585beSSandrine Bailleux 2566*292585beSSandrine Bailleux|SDEI| specification requires that a PE comes out of reset with the events 2567*292585beSSandrine Bailleuxmasked. The client therefore is expected to call ``PE_UNMASK`` to unmask 2568*292585beSSandrine Bailleux|SDEI| events on the PE. No |SDEI| events can be dispatched until such 2569*292585beSSandrine Bailleuxtime. 2570*292585beSSandrine Bailleux 2571*292585beSSandrine BailleuxShould a PE receive an interrupt that was bound to an |SDEI| event while the 2572*292585beSSandrine Bailleuxevents are masked on the PE, the dispatcher implementation invokes the function 2573*292585beSSandrine Bailleux``plat_sdei_handle_masked_trigger``. The MPIDR of the PE that received the 2574*292585beSSandrine Bailleuxinterrupt and the interrupt ID are passed as parameters. 2575*292585beSSandrine Bailleux 2576*292585beSSandrine BailleuxThe default implementation only prints out a warning message. 2577*292585beSSandrine Bailleux 2578*292585beSSandrine Bailleux.. _porting_guide_trng_requirements: 2579*292585beSSandrine Bailleux 2580*292585beSSandrine BailleuxTRNG porting requirements 2581*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~ 2582*292585beSSandrine Bailleux 2583*292585beSSandrine BailleuxThe |TRNG| backend requires the platform to provide the following values 2584*292585beSSandrine Bailleuxand mandatory functions. 2585*292585beSSandrine Bailleux 2586*292585beSSandrine BailleuxValues 2587*292585beSSandrine Bailleux...... 2588*292585beSSandrine Bailleux 2589*292585beSSandrine Bailleuxvalue: uuid_t plat_trng_uuid [mandatory] 2590*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2591*292585beSSandrine Bailleux 2592*292585beSSandrine BailleuxThis value must be defined to the UUID of the TRNG backend that is specific to 2593*292585beSSandrine Bailleuxthe hardware after ``plat_entropy_setup`` function is called. This value must 2594*292585beSSandrine Bailleuxconform to the SMCCC calling convention; The most significant 32 bits of the 2595*292585beSSandrine BailleuxUUID must not equal ``0xffffffff`` or the signed integer ``-1`` as this value in 2596*292585beSSandrine Bailleuxw0 indicates failure to get a TRNG source. 2597*292585beSSandrine Bailleux 2598*292585beSSandrine BailleuxFunctions 2599*292585beSSandrine Bailleux......... 2600*292585beSSandrine Bailleux 2601*292585beSSandrine BailleuxFunction: void plat_entropy_setup(void) [mandatory] 2602*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2603*292585beSSandrine Bailleux 2604*292585beSSandrine Bailleux:: 2605*292585beSSandrine Bailleux 2606*292585beSSandrine Bailleux Argument: none 2607*292585beSSandrine Bailleux Return: none 2608*292585beSSandrine Bailleux 2609*292585beSSandrine BailleuxThis function is expected to do platform-specific initialization of any TRNG 2610*292585beSSandrine Bailleuxhardware. This may include generating a UUID from a hardware-specific seed. 2611*292585beSSandrine Bailleux 2612*292585beSSandrine BailleuxFunction: bool plat_get_entropy(uint64_t \*out) [mandatory] 2613*292585beSSandrine Bailleux^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ 2614*292585beSSandrine Bailleux 2615*292585beSSandrine Bailleux:: 2616*292585beSSandrine Bailleux 2617*292585beSSandrine Bailleux Argument: uint64_t * 2618*292585beSSandrine Bailleux Return: bool 2619*292585beSSandrine Bailleux Out : when the return value is true, the entropy has been written into the 2620*292585beSSandrine Bailleux storage pointed to 2621*292585beSSandrine Bailleux 2622*292585beSSandrine BailleuxThis function writes entropy into storage provided by the caller. If no entropy 2623*292585beSSandrine Bailleuxis available, it must return false and the storage must not be written. 2624*292585beSSandrine Bailleux 2625*292585beSSandrine Bailleux.. _psci_in_bl31: 2626*292585beSSandrine Bailleux 2627*292585beSSandrine BailleuxPower State Coordination Interface (in BL31) 2628*292585beSSandrine Bailleux-------------------------------------------- 2629*292585beSSandrine Bailleux 2630*292585beSSandrine BailleuxThe TF-A implementation of the PSCI API is based around the concept of a 2631*292585beSSandrine Bailleux*power domain*. A *power domain* is a CPU or a logical group of CPUs which 2632*292585beSSandrine Bailleuxshare some state on which power management operations can be performed as 2633*292585beSSandrine Bailleuxspecified by `PSCI`_. Each CPU in the system is assigned a cpu index which is 2634*292585beSSandrine Bailleuxa unique number between ``0`` and ``PLATFORM_CORE_COUNT - 1``. The 2635*292585beSSandrine Bailleux*power domains* are arranged in a hierarchical tree structure and each 2636*292585beSSandrine Bailleux*power domain* can be identified in a system by the cpu index of any CPU that 2637*292585beSSandrine Bailleuxis part of that domain and a *power domain level*. A processing element (for 2638*292585beSSandrine Bailleuxexample, a CPU) is at level 0. If the *power domain* node above a CPU is a 2639*292585beSSandrine Bailleuxlogical grouping of CPUs that share some state, then level 1 is that group of 2640*292585beSSandrine BailleuxCPUs (for example, a cluster), and level 2 is a group of clusters (for 2641*292585beSSandrine Bailleuxexample, the system). More details on the power domain topology and its 2642*292585beSSandrine Bailleuxorganization can be found in :ref:`PSCI Power Domain Tree Structure`. 2643*292585beSSandrine Bailleux 2644*292585beSSandrine BailleuxBL31's platform initialization code exports a pointer to the platform-specific 2645*292585beSSandrine Bailleuxpower management operations required for the PSCI implementation to function 2646*292585beSSandrine Bailleuxcorrectly. This information is populated in the ``plat_psci_ops`` structure. The 2647*292585beSSandrine BailleuxPSCI implementation calls members of the ``plat_psci_ops`` structure for performing 2648*292585beSSandrine Bailleuxpower management operations on the power domains. For example, the target 2649*292585beSSandrine BailleuxCPU is specified by its ``MPIDR`` in a PSCI ``CPU_ON`` call. The ``pwr_domain_on()`` 2650*292585beSSandrine Bailleuxhandler (if present) is called for the CPU power domain. 2651*292585beSSandrine Bailleux 2652*292585beSSandrine BailleuxThe ``power-state`` parameter of a PSCI ``CPU_SUSPEND`` call can be used to 2653*292585beSSandrine Bailleuxdescribe composite power states specific to a platform. The PSCI implementation 2654*292585beSSandrine Bailleuxdefines a generic representation of the power-state parameter, which is an 2655*292585beSSandrine Bailleuxarray of local power states where each index corresponds to a power domain 2656*292585beSSandrine Bailleuxlevel. Each entry contains the local power state the power domain at that power 2657*292585beSSandrine Bailleuxlevel could enter. It depends on the ``validate_power_state()`` handler to 2658*292585beSSandrine Bailleuxconvert the power-state parameter (possibly encoding a composite power state) 2659*292585beSSandrine Bailleuxpassed in a PSCI ``CPU_SUSPEND`` call to this representation. 2660*292585beSSandrine Bailleux 2661*292585beSSandrine BailleuxThe following functions form part of platform port of PSCI functionality. 2662*292585beSSandrine Bailleux 2663*292585beSSandrine BailleuxFunction : plat_psci_stat_accounting_start() [optional] 2664*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2665*292585beSSandrine Bailleux 2666*292585beSSandrine Bailleux:: 2667*292585beSSandrine Bailleux 2668*292585beSSandrine Bailleux Argument : const psci_power_state_t * 2669*292585beSSandrine Bailleux Return : void 2670*292585beSSandrine Bailleux 2671*292585beSSandrine BailleuxThis is an optional hook that platforms can implement for residency statistics 2672*292585beSSandrine Bailleuxaccounting before entering a low power state. The ``pwr_domain_state`` field of 2673*292585beSSandrine Bailleux``state_info`` (first argument) can be inspected if stat accounting is done 2674*292585beSSandrine Bailleuxdifferently at CPU level versus higher levels. As an example, if the element at 2675*292585beSSandrine Bailleuxindex 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down 2676*292585beSSandrine Bailleuxstate, special hardware logic may be programmed in order to keep track of the 2677*292585beSSandrine Bailleuxresidency statistics. For higher levels (array indices > 0), the residency 2678*292585beSSandrine Bailleuxstatistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the 2679*292585beSSandrine Bailleuxdefault implementation will use PMF to capture timestamps. 2680*292585beSSandrine Bailleux 2681*292585beSSandrine BailleuxFunction : plat_psci_stat_accounting_stop() [optional] 2682*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2683*292585beSSandrine Bailleux 2684*292585beSSandrine Bailleux:: 2685*292585beSSandrine Bailleux 2686*292585beSSandrine Bailleux Argument : const psci_power_state_t * 2687*292585beSSandrine Bailleux Return : void 2688*292585beSSandrine Bailleux 2689*292585beSSandrine BailleuxThis is an optional hook that platforms can implement for residency statistics 2690*292585beSSandrine Bailleuxaccounting after exiting from a low power state. The ``pwr_domain_state`` field 2691*292585beSSandrine Bailleuxof ``state_info`` (first argument) can be inspected if stat accounting is done 2692*292585beSSandrine Bailleuxdifferently at CPU level versus higher levels. As an example, if the element at 2693*292585beSSandrine Bailleuxindex 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down 2694*292585beSSandrine Bailleuxstate, special hardware logic may be programmed in order to keep track of the 2695*292585beSSandrine Bailleuxresidency statistics. For higher levels (array indices > 0), the residency 2696*292585beSSandrine Bailleuxstatistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the 2697*292585beSSandrine Bailleuxdefault implementation will use PMF to capture timestamps. 2698*292585beSSandrine Bailleux 2699*292585beSSandrine BailleuxFunction : plat_psci_stat_get_residency() [optional] 2700*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2701*292585beSSandrine Bailleux 2702*292585beSSandrine Bailleux:: 2703*292585beSSandrine Bailleux 2704*292585beSSandrine Bailleux Argument : unsigned int, const psci_power_state_t *, unsigned int 2705*292585beSSandrine Bailleux Return : u_register_t 2706*292585beSSandrine Bailleux 2707*292585beSSandrine BailleuxThis is an optional interface that is is invoked after resuming from a low power 2708*292585beSSandrine Bailleuxstate and provides the time spent resident in that low power state by the power 2709*292585beSSandrine Bailleuxdomain at a particular power domain level. When a CPU wakes up from suspend, 2710*292585beSSandrine Bailleuxall its parent power domain levels are also woken up. The generic PSCI code 2711*292585beSSandrine Bailleuxinvokes this function for each parent power domain that is resumed and it 2712*292585beSSandrine Bailleuxidentified by the ``lvl`` (first argument) parameter. The ``state_info`` (second 2713*292585beSSandrine Bailleuxargument) describes the low power state that the power domain has resumed from. 2714*292585beSSandrine BailleuxThe current CPU is the first CPU in the power domain to resume from the low 2715*292585beSSandrine Bailleuxpower state and the ``last_cpu_idx`` (third parameter) is the index of the last 2716*292585beSSandrine BailleuxCPU in the power domain to suspend and may be needed to calculate the residency 2717*292585beSSandrine Bailleuxfor that power domain. 2718*292585beSSandrine Bailleux 2719*292585beSSandrine BailleuxFunction : plat_get_target_pwr_state() [optional] 2720*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2721*292585beSSandrine Bailleux 2722*292585beSSandrine Bailleux:: 2723*292585beSSandrine Bailleux 2724*292585beSSandrine Bailleux Argument : unsigned int, const plat_local_state_t *, unsigned int 2725*292585beSSandrine Bailleux Return : plat_local_state_t 2726*292585beSSandrine Bailleux 2727*292585beSSandrine BailleuxThe PSCI generic code uses this function to let the platform participate in 2728*292585beSSandrine Bailleuxstate coordination during a power management operation. The function is passed 2729*292585beSSandrine Bailleuxa pointer to an array of platform specific local power state ``states`` (second 2730*292585beSSandrine Bailleuxargument) which contains the requested power state for each CPU at a particular 2731*292585beSSandrine Bailleuxpower domain level ``lvl`` (first argument) within the power domain. The function 2732*292585beSSandrine Bailleuxis expected to traverse this array of upto ``ncpus`` (third argument) and return 2733*292585beSSandrine Bailleuxa coordinated target power state by the comparing all the requested power 2734*292585beSSandrine Bailleuxstates. The target power state should not be deeper than any of the requested 2735*292585beSSandrine Bailleuxpower states. 2736*292585beSSandrine Bailleux 2737*292585beSSandrine BailleuxA weak definition of this API is provided by default wherein it assumes 2738*292585beSSandrine Bailleuxthat the platform assigns a local state value in order of increasing depth 2739*292585beSSandrine Bailleuxof the power state i.e. for two power states X & Y, if X < Y 2740*292585beSSandrine Bailleuxthen X represents a shallower power state than Y. As a result, the 2741*292585beSSandrine Bailleuxcoordinated target local power state for a power domain will be the minimum 2742*292585beSSandrine Bailleuxof the requested local power state values. 2743*292585beSSandrine Bailleux 2744*292585beSSandrine BailleuxFunction : plat_get_power_domain_tree_desc() [mandatory] 2745*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2746*292585beSSandrine Bailleux 2747*292585beSSandrine Bailleux:: 2748*292585beSSandrine Bailleux 2749*292585beSSandrine Bailleux Argument : void 2750*292585beSSandrine Bailleux Return : const unsigned char * 2751*292585beSSandrine Bailleux 2752*292585beSSandrine BailleuxThis function returns a pointer to the byte array containing the power domain 2753*292585beSSandrine Bailleuxtopology tree description. The format and method to construct this array are 2754*292585beSSandrine Bailleuxdescribed in :ref:`PSCI Power Domain Tree Structure`. The BL31 PSCI 2755*292585beSSandrine Bailleuxinitialization code requires this array to be described by the platform, either 2756*292585beSSandrine Bailleuxstatically or dynamically, to initialize the power domain topology tree. In case 2757*292585beSSandrine Bailleuxthe array is populated dynamically, then plat_core_pos_by_mpidr() and 2758*292585beSSandrine Bailleuxplat_my_core_pos() should also be implemented suitably so that the topology tree 2759*292585beSSandrine Bailleuxdescription matches the CPU indices returned by these APIs. These APIs together 2760*292585beSSandrine Bailleuxform the platform interface for the PSCI topology framework. 2761*292585beSSandrine Bailleux 2762*292585beSSandrine BailleuxFunction : plat_setup_psci_ops() [mandatory] 2763*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 2764*292585beSSandrine Bailleux 2765*292585beSSandrine Bailleux:: 2766*292585beSSandrine Bailleux 2767*292585beSSandrine Bailleux Argument : uintptr_t, const plat_psci_ops ** 2768*292585beSSandrine Bailleux Return : int 2769*292585beSSandrine Bailleux 2770*292585beSSandrine BailleuxThis function may execute with the MMU and data caches enabled if the platform 2771*292585beSSandrine Bailleuxport does the necessary initializations in ``bl31_plat_arch_setup()``. It is only 2772*292585beSSandrine Bailleuxcalled by the primary CPU. 2773*292585beSSandrine Bailleux 2774*292585beSSandrine BailleuxThis function is called by PSCI initialization code. Its purpose is to let 2775*292585beSSandrine Bailleuxthe platform layer know about the warm boot entrypoint through the 2776*292585beSSandrine Bailleux``sec_entrypoint`` (first argument) and to export handler routines for 2777*292585beSSandrine Bailleuxplatform-specific psci power management actions by populating the passed 2778*292585beSSandrine Bailleuxpointer with a pointer to BL31's private ``plat_psci_ops`` structure. 2779*292585beSSandrine Bailleux 2780*292585beSSandrine BailleuxA description of each member of this structure is given below. Please refer to 2781*292585beSSandrine Bailleuxthe Arm FVP specific implementation of these handlers in 2782*292585beSSandrine Bailleux``plat/arm/board/fvp/fvp_pm.c`` as an example. For each PSCI function that the 2783*292585beSSandrine Bailleuxplatform wants to support, the associated operation or operations in this 2784*292585beSSandrine Bailleuxstructure must be provided and implemented (Refer section 4 of 2785*292585beSSandrine Bailleux:ref:`Firmware Design` for the PSCI API supported in TF-A). To disable a PSCI 2786*292585beSSandrine Bailleuxfunction in a platform port, the operation should be removed from this 2787*292585beSSandrine Bailleuxstructure instead of providing an empty implementation. 2788*292585beSSandrine Bailleux 2789*292585beSSandrine Bailleuxplat_psci_ops.cpu_standby() 2790*292585beSSandrine Bailleux........................... 2791*292585beSSandrine Bailleux 2792*292585beSSandrine BailleuxPerform the platform-specific actions to enter the standby state for a cpu 2793*292585beSSandrine Bailleuxindicated by the passed argument. This provides a fast path for CPU standby 2794*292585beSSandrine Bailleuxwherein overheads of PSCI state management and lock acquisition is avoided. 2795*292585beSSandrine BailleuxFor this handler to be invoked by the PSCI ``CPU_SUSPEND`` API implementation, 2796*292585beSSandrine Bailleuxthe suspend state type specified in the ``power-state`` parameter should be 2797*292585beSSandrine BailleuxSTANDBY and the target power domain level specified should be the CPU. The 2798*292585beSSandrine Bailleuxhandler should put the CPU into a low power retention state (usually by 2799*292585beSSandrine Bailleuxissuing a wfi instruction) and ensure that it can be woken up from that 2800*292585beSSandrine Bailleuxstate by a normal interrupt. The generic code expects the handler to succeed. 2801*292585beSSandrine Bailleux 2802*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_on() 2803*292585beSSandrine Bailleux............................. 2804*292585beSSandrine Bailleux 2805*292585beSSandrine BailleuxPerform the platform specific actions to power on a CPU, specified 2806*292585beSSandrine Bailleuxby the ``MPIDR`` (first argument). The generic code expects the platform to 2807*292585beSSandrine Bailleuxreturn PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure. 2808*292585beSSandrine Bailleux 2809*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_off() 2810*292585beSSandrine Bailleux.............................. 2811*292585beSSandrine Bailleux 2812*292585beSSandrine BailleuxPerform the platform specific actions to prepare to power off the calling CPU 2813*292585beSSandrine Bailleuxand its higher parent power domain levels as indicated by the ``target_state`` 2814*292585beSSandrine Bailleux(first argument). It is called by the PSCI ``CPU_OFF`` API implementation. 2815*292585beSSandrine Bailleux 2816*292585beSSandrine BailleuxThe ``target_state`` encodes the platform coordinated target local power states 2817*292585beSSandrine Bailleuxfor the CPU power domain and its parent power domain levels. The handler 2818*292585beSSandrine Bailleuxneeds to perform power management operation corresponding to the local state 2819*292585beSSandrine Bailleuxat each power level. 2820*292585beSSandrine Bailleux 2821*292585beSSandrine BailleuxFor this handler, the local power state for the CPU power domain will be a 2822*292585beSSandrine Bailleuxpower down state where as it could be either power down, retention or run state 2823*292585beSSandrine Bailleuxfor the higher power domain levels depending on the result of state 2824*292585beSSandrine Bailleuxcoordination. The generic code expects the handler to succeed. 2825*292585beSSandrine Bailleux 2826*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_suspend_pwrdown_early() [optional] 2827*292585beSSandrine Bailleux........................................................... 2828*292585beSSandrine Bailleux 2829*292585beSSandrine BailleuxThis optional function may be used as a performance optimization to replace 2830*292585beSSandrine Bailleuxor complement pwr_domain_suspend() on some platforms. Its calling semantics 2831*292585beSSandrine Bailleuxare identical to pwr_domain_suspend(), except the PSCI implementation only 2832*292585beSSandrine Bailleuxcalls this function when suspending to a power down state, and it guarantees 2833*292585beSSandrine Bailleuxthat data caches are enabled. 2834*292585beSSandrine Bailleux 2835*292585beSSandrine BailleuxWhen HW_ASSISTED_COHERENCY = 0, the PSCI implementation disables data caches 2836*292585beSSandrine Bailleuxbefore calling pwr_domain_suspend(). If the target_state corresponds to a 2837*292585beSSandrine Bailleuxpower down state and it is safe to perform some or all of the platform 2838*292585beSSandrine Bailleuxspecific actions in that function with data caches enabled, it may be more 2839*292585beSSandrine Bailleuxefficient to move those actions to this function. When HW_ASSISTED_COHERENCY 2840*292585beSSandrine Bailleux= 1, data caches remain enabled throughout, and so there is no advantage to 2841*292585beSSandrine Bailleuxmoving platform specific actions to this function. 2842*292585beSSandrine Bailleux 2843*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_suspend() 2844*292585beSSandrine Bailleux.................................. 2845*292585beSSandrine Bailleux 2846*292585beSSandrine BailleuxPerform the platform specific actions to prepare to suspend the calling 2847*292585beSSandrine BailleuxCPU and its higher parent power domain levels as indicated by the 2848*292585beSSandrine Bailleux``target_state`` (first argument). It is called by the PSCI ``CPU_SUSPEND`` 2849*292585beSSandrine BailleuxAPI implementation. 2850*292585beSSandrine Bailleux 2851*292585beSSandrine BailleuxThe ``target_state`` has a similar meaning as described in 2852*292585beSSandrine Bailleuxthe ``pwr_domain_off()`` operation. It encodes the platform coordinated 2853*292585beSSandrine Bailleuxtarget local power states for the CPU power domain and its parent 2854*292585beSSandrine Bailleuxpower domain levels. The handler needs to perform power management operation 2855*292585beSSandrine Bailleuxcorresponding to the local state at each power level. The generic code 2856*292585beSSandrine Bailleuxexpects the handler to succeed. 2857*292585beSSandrine Bailleux 2858*292585beSSandrine BailleuxThe difference between turning a power domain off versus suspending it is that 2859*292585beSSandrine Bailleuxin the former case, the power domain is expected to re-initialize its state 2860*292585beSSandrine Bailleuxwhen it is next powered on (see ``pwr_domain_on_finish()``). In the latter 2861*292585beSSandrine Bailleuxcase, the power domain is expected to save enough state so that it can resume 2862*292585beSSandrine Bailleuxexecution by restoring this state when its powered on (see 2863*292585beSSandrine Bailleux``pwr_domain_suspend_finish()``). 2864*292585beSSandrine Bailleux 2865*292585beSSandrine BailleuxWhen suspending a core, the platform can also choose to power off the GICv3 2866*292585beSSandrine BailleuxRedistributor and ITS through an implementation-defined sequence. To achieve 2867*292585beSSandrine Bailleuxthis safely, the ITS context must be saved first. The architectural part is 2868*292585beSSandrine Bailleuximplemented by the ``gicv3_its_save_disable()`` helper, but most of the needed 2869*292585beSSandrine Bailleuxsequence is implementation defined and it is therefore the responsibility of 2870*292585beSSandrine Bailleuxthe platform code to implement the necessary sequence. Then the GIC 2871*292585beSSandrine BailleuxRedistributor context can be saved using the ``gicv3_rdistif_save()`` helper. 2872*292585beSSandrine BailleuxPowering off the Redistributor requires the implementation to support it and it 2873*292585beSSandrine Bailleuxis the responsibility of the platform code to execute the right implementation 2874*292585beSSandrine Bailleuxdefined sequence. 2875*292585beSSandrine Bailleux 2876*292585beSSandrine BailleuxWhen a system suspend is requested, the platform can also make use of the 2877*292585beSSandrine Bailleux``gicv3_distif_save()`` helper to save the context of the GIC Distributor after 2878*292585beSSandrine Bailleuxit has saved the context of the Redistributors and ITS of all the cores in the 2879*292585beSSandrine Bailleuxsystem. The context of the Distributor can be large and may require it to be 2880*292585beSSandrine Bailleuxallocated in a special area if it cannot fit in the platform's global static 2881*292585beSSandrine Bailleuxdata, for example in DRAM. The Distributor can then be powered down using an 2882*292585beSSandrine Bailleuximplementation-defined sequence. 2883*292585beSSandrine Bailleux 2884*292585beSSandrine BailleuxIf the build option ``PSCI_OS_INIT_MODE`` is enabled, the generic code expects 2885*292585beSSandrine Bailleuxthe platform to return PSCI_E_SUCCESS on success, or either PSCI_E_DENIED or 2886*292585beSSandrine BailleuxPSCI_E_INVALID_PARAMS as appropriate for any invalid requests. 2887*292585beSSandrine Bailleux 2888*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_pwr_down_wfi() 2889*292585beSSandrine Bailleux....................................... 2890*292585beSSandrine Bailleux 2891*292585beSSandrine BailleuxThis is an optional function and, if implemented, is expected to perform 2892*292585beSSandrine Bailleuxplatform specific actions including the ``wfi`` invocation which allows the 2893*292585beSSandrine BailleuxCPU to powerdown. Since this function is invoked outside the PSCI locks, 2894*292585beSSandrine Bailleuxthe actions performed in this hook must be local to the CPU or the platform 2895*292585beSSandrine Bailleuxmust ensure that races between multiple CPUs cannot occur. 2896*292585beSSandrine Bailleux 2897*292585beSSandrine BailleuxThe ``target_state`` has a similar meaning as described in the ``pwr_domain_off()`` 2898*292585beSSandrine Bailleuxoperation and it encodes the platform coordinated target local power states for 2899*292585beSSandrine Bailleuxthe CPU power domain and its parent power domain levels. This function must 2900*292585beSSandrine Bailleuxnot return back to the caller (by calling wfi in an infinite loop to ensure 2901*292585beSSandrine Bailleuxsome CPUs power down mitigations work properly). 2902*292585beSSandrine Bailleux 2903*292585beSSandrine BailleuxIf this function is not implemented by the platform, PSCI generic 2904*292585beSSandrine Bailleuximplementation invokes ``psci_power_down_wfi()`` for power down. 2905*292585beSSandrine Bailleux 2906*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_on_finish() 2907*292585beSSandrine Bailleux.................................... 2908*292585beSSandrine Bailleux 2909*292585beSSandrine BailleuxThis function is called by the PSCI implementation after the calling CPU is 2910*292585beSSandrine Bailleuxpowered on and released from reset in response to an earlier PSCI ``CPU_ON`` call. 2911*292585beSSandrine BailleuxIt performs the platform-specific setup required to initialize enough state for 2912*292585beSSandrine Bailleuxthis CPU to enter the normal world and also provide secure runtime firmware 2913*292585beSSandrine Bailleuxservices. 2914*292585beSSandrine Bailleux 2915*292585beSSandrine BailleuxThe ``target_state`` (first argument) is the prior state of the power domains 2916*292585beSSandrine Bailleuximmediately before the CPU was turned on. It indicates which power domains 2917*292585beSSandrine Bailleuxabove the CPU might require initialization due to having previously been in 2918*292585beSSandrine Bailleuxlow power states. The generic code expects the handler to succeed. 2919*292585beSSandrine Bailleux 2920*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_on_finish_late() [optional] 2921*292585beSSandrine Bailleux........................................................... 2922*292585beSSandrine Bailleux 2923*292585beSSandrine BailleuxThis optional function is called by the PSCI implementation after the calling 2924*292585beSSandrine BailleuxCPU is fully powered on with respective data caches enabled. The calling CPU and 2925*292585beSSandrine Bailleuxthe associated cluster are guaranteed to be participating in coherency. This 2926*292585beSSandrine Bailleuxfunction gives the flexibility to perform any platform-specific actions safely, 2927*292585beSSandrine Bailleuxsuch as initialization or modification of shared data structures, without the 2928*292585beSSandrine Bailleuxoverhead of explicit cache maintainace operations. 2929*292585beSSandrine Bailleux 2930*292585beSSandrine BailleuxThe ``target_state`` has a similar meaning as described in the ``pwr_domain_on_finish()`` 2931*292585beSSandrine Bailleuxoperation. The generic code expects the handler to succeed. 2932*292585beSSandrine Bailleux 2933*292585beSSandrine Bailleuxplat_psci_ops.pwr_domain_suspend_finish() 2934*292585beSSandrine Bailleux......................................... 2935*292585beSSandrine Bailleux 2936*292585beSSandrine BailleuxThis function is called by the PSCI implementation after the calling CPU is 2937*292585beSSandrine Bailleuxpowered on and released from reset in response to an asynchronous wakeup 2938*292585beSSandrine Bailleuxevent, for example a timer interrupt that was programmed by the CPU during the 2939*292585beSSandrine Bailleux``CPU_SUSPEND`` call or ``SYSTEM_SUSPEND`` call. It performs the platform-specific 2940*292585beSSandrine Bailleuxsetup required to restore the saved state for this CPU to resume execution 2941*292585beSSandrine Bailleuxin the normal world and also provide secure runtime firmware services. 2942*292585beSSandrine Bailleux 2943*292585beSSandrine BailleuxThe ``target_state`` (first argument) has a similar meaning as described in 2944*292585beSSandrine Bailleuxthe ``pwr_domain_on_finish()`` operation. The generic code expects the platform 2945*292585beSSandrine Bailleuxto succeed. 2946*292585beSSandrine Bailleux 2947*292585beSSandrine BailleuxIf the Distributor, Redistributors or ITS have been powered off as part of a 2948*292585beSSandrine Bailleuxsuspend, their context must be restored in this function in the reverse order 2949*292585beSSandrine Bailleuxto how they were saved during suspend sequence. 2950*292585beSSandrine Bailleux 2951*292585beSSandrine Bailleuxplat_psci_ops.system_off() 2952*292585beSSandrine Bailleux.......................... 2953*292585beSSandrine Bailleux 2954*292585beSSandrine BailleuxThis function is called by PSCI implementation in response to a ``SYSTEM_OFF`` 2955*292585beSSandrine Bailleuxcall. It performs the platform-specific system poweroff sequence after 2956*292585beSSandrine Bailleuxnotifying the Secure Payload Dispatcher. 2957*292585beSSandrine Bailleux 2958*292585beSSandrine Bailleuxplat_psci_ops.system_reset() 2959*292585beSSandrine Bailleux............................ 2960*292585beSSandrine Bailleux 2961*292585beSSandrine BailleuxThis function is called by PSCI implementation in response to a ``SYSTEM_RESET`` 2962*292585beSSandrine Bailleuxcall. It performs the platform-specific system reset sequence after 2963*292585beSSandrine Bailleuxnotifying the Secure Payload Dispatcher. 2964*292585beSSandrine Bailleux 2965*292585beSSandrine Bailleuxplat_psci_ops.validate_power_state() 2966*292585beSSandrine Bailleux.................................... 2967*292585beSSandrine Bailleux 2968*292585beSSandrine BailleuxThis function is called by the PSCI implementation during the ``CPU_SUSPEND`` 2969*292585beSSandrine Bailleuxcall to validate the ``power_state`` parameter of the PSCI API and if valid, 2970*292585beSSandrine Bailleuxpopulate it in ``req_state`` (second argument) array as power domain level 2971*292585beSSandrine Bailleuxspecific local states. If the ``power_state`` is invalid, the platform must 2972*292585beSSandrine Bailleuxreturn PSCI_E_INVALID_PARAMS as error, which is propagated back to the 2973*292585beSSandrine Bailleuxnormal world PSCI client. 2974*292585beSSandrine Bailleux 2975*292585beSSandrine Bailleuxplat_psci_ops.validate_ns_entrypoint() 2976*292585beSSandrine Bailleux...................................... 2977*292585beSSandrine Bailleux 2978*292585beSSandrine BailleuxThis function is called by the PSCI implementation during the ``CPU_SUSPEND``, 2979*292585beSSandrine Bailleux``SYSTEM_SUSPEND`` and ``CPU_ON`` calls to validate the non-secure ``entry_point`` 2980*292585beSSandrine Bailleuxparameter passed by the normal world. If the ``entry_point`` is invalid, 2981*292585beSSandrine Bailleuxthe platform must return PSCI_E_INVALID_ADDRESS as error, which is 2982*292585beSSandrine Bailleuxpropagated back to the normal world PSCI client. 2983*292585beSSandrine Bailleux 2984*292585beSSandrine Bailleuxplat_psci_ops.get_sys_suspend_power_state() 2985*292585beSSandrine Bailleux........................................... 2986*292585beSSandrine Bailleux 2987*292585beSSandrine BailleuxThis function is called by the PSCI implementation during the ``SYSTEM_SUSPEND`` 2988*292585beSSandrine Bailleuxcall to get the ``req_state`` parameter from platform which encodes the power 2989*292585beSSandrine Bailleuxdomain level specific local states to suspend to system affinity level. The 2990*292585beSSandrine Bailleux``req_state`` will be utilized to do the PSCI state coordination and 2991*292585beSSandrine Bailleux``pwr_domain_suspend()`` will be invoked with the coordinated target state to 2992*292585beSSandrine Bailleuxenter system suspend. 2993*292585beSSandrine Bailleux 2994*292585beSSandrine Bailleuxplat_psci_ops.get_pwr_lvl_state_idx() 2995*292585beSSandrine Bailleux..................................... 2996*292585beSSandrine Bailleux 2997*292585beSSandrine BailleuxThis is an optional function and, if implemented, is invoked by the PSCI 2998*292585beSSandrine Bailleuximplementation to convert the ``local_state`` (first argument) at a specified 2999*292585beSSandrine Bailleux``pwr_lvl`` (second argument) to an index between 0 and 3000*292585beSSandrine Bailleux``PLAT_MAX_PWR_LVL_STATES`` - 1. This function is only needed if the platform 3001*292585beSSandrine Bailleuxsupports more than two local power states at each power domain level, that is 3002*292585beSSandrine Bailleux``PLAT_MAX_PWR_LVL_STATES`` is greater than 2, and needs to account for these 3003*292585beSSandrine Bailleuxlocal power states. 3004*292585beSSandrine Bailleux 3005*292585beSSandrine Bailleuxplat_psci_ops.translate_power_state_by_mpidr() 3006*292585beSSandrine Bailleux.............................................. 3007*292585beSSandrine Bailleux 3008*292585beSSandrine BailleuxThis is an optional function and, if implemented, verifies the ``power_state`` 3009*292585beSSandrine Bailleux(second argument) parameter of the PSCI API corresponding to a target power 3010*292585beSSandrine Bailleuxdomain. The target power domain is identified by using both ``MPIDR`` (first 3011*292585beSSandrine Bailleuxargument) and the power domain level encoded in ``power_state``. The power domain 3012*292585beSSandrine Bailleuxlevel specific local states are to be extracted from ``power_state`` and be 3013*292585beSSandrine Bailleuxpopulated in the ``output_state`` (third argument) array. The functionality 3014*292585beSSandrine Bailleuxis similar to the ``validate_power_state`` function described above and is 3015*292585beSSandrine Bailleuxenvisaged to be used in case the validity of ``power_state`` depend on the 3016*292585beSSandrine Bailleuxtargeted power domain. If the ``power_state`` is invalid for the targeted power 3017*292585beSSandrine Bailleuxdomain, the platform must return PSCI_E_INVALID_PARAMS as error. If this 3018*292585beSSandrine Bailleuxfunction is not implemented, then the generic implementation relies on 3019*292585beSSandrine Bailleux``validate_power_state`` function to translate the ``power_state``. 3020*292585beSSandrine Bailleux 3021*292585beSSandrine BailleuxThis function can also be used in case the platform wants to support local 3022*292585beSSandrine Bailleuxpower state encoding for ``power_state`` parameter of PSCI_STAT_COUNT/RESIDENCY 3023*292585beSSandrine BailleuxAPIs as described in Section 5.18 of `PSCI`_. 3024*292585beSSandrine Bailleux 3025*292585beSSandrine Bailleuxplat_psci_ops.get_node_hw_state() 3026*292585beSSandrine Bailleux................................. 3027*292585beSSandrine Bailleux 3028*292585beSSandrine BailleuxThis is an optional function. If implemented this function is intended to return 3029*292585beSSandrine Bailleuxthe power state of a node (identified by the first parameter, the ``MPIDR``) in 3030*292585beSSandrine Bailleuxthe power domain topology (identified by the second parameter, ``power_level``), 3031*292585beSSandrine Bailleuxas retrieved from a power controller or equivalent component on the platform. 3032*292585beSSandrine BailleuxUpon successful completion, the implementation must map and return the final 3033*292585beSSandrine Bailleuxstatus among ``HW_ON``, ``HW_OFF`` or ``HW_STANDBY``. Upon encountering failures, it 3034*292585beSSandrine Bailleuxmust return either ``PSCI_E_INVALID_PARAMS`` or ``PSCI_E_NOT_SUPPORTED`` as 3035*292585beSSandrine Bailleuxappropriate. 3036*292585beSSandrine Bailleux 3037*292585beSSandrine BailleuxImplementations are not expected to handle ``power_levels`` greater than 3038*292585beSSandrine Bailleux``PLAT_MAX_PWR_LVL``. 3039*292585beSSandrine Bailleux 3040*292585beSSandrine Bailleuxplat_psci_ops.system_reset2() 3041*292585beSSandrine Bailleux............................. 3042*292585beSSandrine Bailleux 3043*292585beSSandrine BailleuxThis is an optional function. If implemented this function is 3044*292585beSSandrine Bailleuxcalled during the ``SYSTEM_RESET2`` call to perform a reset 3045*292585beSSandrine Bailleuxbased on the first parameter ``reset_type`` as specified in 3046*292585beSSandrine Bailleux`PSCI`_. The parameter ``cookie`` can be used to pass additional 3047*292585beSSandrine Bailleuxreset information. If the ``reset_type`` is not supported, the 3048*292585beSSandrine Bailleuxfunction must return ``PSCI_E_NOT_SUPPORTED``. For architectural 3049*292585beSSandrine Bailleuxresets, all failures must return ``PSCI_E_INVALID_PARAMETERS`` 3050*292585beSSandrine Bailleuxand vendor reset can return other PSCI error codes as defined 3051*292585beSSandrine Bailleuxin `PSCI`_. On success this function will not return. 3052*292585beSSandrine Bailleux 3053*292585beSSandrine Bailleuxplat_psci_ops.write_mem_protect() 3054*292585beSSandrine Bailleux................................. 3055*292585beSSandrine Bailleux 3056*292585beSSandrine BailleuxThis is an optional function. If implemented it enables or disables the 3057*292585beSSandrine Bailleux``MEM_PROTECT`` functionality based on the value of ``val``. 3058*292585beSSandrine BailleuxA non-zero value enables ``MEM_PROTECT`` and a value of zero 3059*292585beSSandrine Bailleuxdisables it. Upon encountering failures it must return a negative value 3060*292585beSSandrine Bailleuxand on success it must return 0. 3061*292585beSSandrine Bailleux 3062*292585beSSandrine Bailleuxplat_psci_ops.read_mem_protect() 3063*292585beSSandrine Bailleux................................ 3064*292585beSSandrine Bailleux 3065*292585beSSandrine BailleuxThis is an optional function. If implemented it returns the current 3066*292585beSSandrine Bailleuxstate of ``MEM_PROTECT`` via the ``val`` parameter. Upon encountering 3067*292585beSSandrine Bailleuxfailures it must return a negative value and on success it must 3068*292585beSSandrine Bailleuxreturn 0. 3069*292585beSSandrine Bailleux 3070*292585beSSandrine Bailleuxplat_psci_ops.mem_protect_chk() 3071*292585beSSandrine Bailleux............................... 3072*292585beSSandrine Bailleux 3073*292585beSSandrine BailleuxThis is an optional function. If implemented it checks if a memory 3074*292585beSSandrine Bailleuxregion defined by a base address ``base`` and with a size of ``length`` 3075*292585beSSandrine Bailleuxbytes is protected by ``MEM_PROTECT``. If the region is protected 3076*292585beSSandrine Bailleuxthen it must return 0, otherwise it must return a negative number. 3077*292585beSSandrine Bailleux 3078*292585beSSandrine Bailleux.. _porting_guide_imf_in_bl31: 3079*292585beSSandrine Bailleux 3080*292585beSSandrine BailleuxInterrupt Management framework (in BL31) 3081*292585beSSandrine Bailleux---------------------------------------- 3082*292585beSSandrine Bailleux 3083*292585beSSandrine BailleuxBL31 implements an Interrupt Management Framework (IMF) to manage interrupts 3084*292585beSSandrine Bailleuxgenerated in either security state and targeted to EL1 or EL2 in the non-secure 3085*292585beSSandrine Bailleuxstate or EL3/S-EL1 in the secure state. The design of this framework is 3086*292585beSSandrine Bailleuxdescribed in the :ref:`Interrupt Management Framework` 3087*292585beSSandrine Bailleux 3088*292585beSSandrine BailleuxA platform should export the following APIs to support the IMF. The following 3089*292585beSSandrine Bailleuxtext briefly describes each API and its implementation in Arm standard 3090*292585beSSandrine Bailleuxplatforms. The API implementation depends upon the type of interrupt controller 3091*292585beSSandrine Bailleuxpresent in the platform. Arm standard platform layer supports both 3092*292585beSSandrine Bailleux`Arm Generic Interrupt Controller version 2.0 (GICv2)`_ 3093*292585beSSandrine Bailleuxand `3.0 (GICv3)`_. Juno builds the Arm platform layer to use GICv2 and the 3094*292585beSSandrine BailleuxFVP can be configured to use either GICv2 or GICv3 depending on the build flag 3095*292585beSSandrine Bailleux``FVP_USE_GIC_DRIVER`` (See :ref:`build_options_arm_fvp_platform` for more 3096*292585beSSandrine Bailleuxdetails). 3097*292585beSSandrine Bailleux 3098*292585beSSandrine BailleuxSee also: :ref:`Interrupt Controller Abstraction APIs<Platform Interrupt Controller API>`. 3099*292585beSSandrine Bailleux 3100*292585beSSandrine BailleuxFunction : plat_interrupt_type_to_line() [mandatory] 3101*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3102*292585beSSandrine Bailleux 3103*292585beSSandrine Bailleux:: 3104*292585beSSandrine Bailleux 3105*292585beSSandrine Bailleux Argument : uint32_t, uint32_t 3106*292585beSSandrine Bailleux Return : uint32_t 3107*292585beSSandrine Bailleux 3108*292585beSSandrine BailleuxThe Arm processor signals an interrupt exception either through the IRQ or FIQ 3109*292585beSSandrine Bailleuxinterrupt line. The specific line that is signaled depends on how the interrupt 3110*292585beSSandrine Bailleuxcontroller (IC) reports different interrupt types from an execution context in 3111*292585beSSandrine Bailleuxeither security state. The IMF uses this API to determine which interrupt line 3112*292585beSSandrine Bailleuxthe platform IC uses to signal each type of interrupt supported by the framework 3113*292585beSSandrine Bailleuxfrom a given security state. This API must be invoked at EL3. 3114*292585beSSandrine Bailleux 3115*292585beSSandrine BailleuxThe first parameter will be one of the ``INTR_TYPE_*`` values (see 3116*292585beSSandrine Bailleux:ref:`Interrupt Management Framework`) indicating the target type of the 3117*292585beSSandrine Bailleuxinterrupt, the second parameter is the security state of the originating 3118*292585beSSandrine Bailleuxexecution context. The return result is the bit position in the ``SCR_EL3`` 3119*292585beSSandrine Bailleuxregister of the respective interrupt trap: IRQ=1, FIQ=2. 3120*292585beSSandrine Bailleux 3121*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv2, S-EL1 interrupts are 3122*292585beSSandrine Bailleuxconfigured as FIQs and Non-secure interrupts as IRQs from either security 3123*292585beSSandrine Bailleuxstate. 3124*292585beSSandrine Bailleux 3125*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv3, the interrupt line to be 3126*292585beSSandrine Bailleuxconfigured depends on the security state of the execution context when the 3127*292585beSSandrine Bailleuxinterrupt is signalled and are as follows: 3128*292585beSSandrine Bailleux 3129*292585beSSandrine Bailleux- The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in 3130*292585beSSandrine Bailleux NS-EL0/1/2 context. 3131*292585beSSandrine Bailleux- The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ 3132*292585beSSandrine Bailleux in the NS-EL0/1/2 context. 3133*292585beSSandrine Bailleux- The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2 3134*292585beSSandrine Bailleux context. 3135*292585beSSandrine Bailleux 3136*292585beSSandrine BailleuxFunction : plat_ic_get_pending_interrupt_type() [mandatory] 3137*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3138*292585beSSandrine Bailleux 3139*292585beSSandrine Bailleux:: 3140*292585beSSandrine Bailleux 3141*292585beSSandrine Bailleux Argument : void 3142*292585beSSandrine Bailleux Return : uint32_t 3143*292585beSSandrine Bailleux 3144*292585beSSandrine BailleuxThis API returns the type of the highest priority pending interrupt at the 3145*292585beSSandrine Bailleuxplatform IC. The IMF uses the interrupt type to retrieve the corresponding 3146*292585beSSandrine Bailleuxhandler function. ``INTR_TYPE_INVAL`` is returned when there is no interrupt 3147*292585beSSandrine Bailleuxpending. The valid interrupt types that can be returned are ``INTR_TYPE_EL3``, 3148*292585beSSandrine Bailleux``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``. This API must be invoked at EL3. 3149*292585beSSandrine Bailleux 3150*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv2, the *Highest Priority 3151*292585beSSandrine BailleuxPending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of 3152*292585beSSandrine Bailleuxthe pending interrupt. The type of interrupt depends upon the id value as 3153*292585beSSandrine Bailleuxfollows. 3154*292585beSSandrine Bailleux 3155*292585beSSandrine Bailleux#. id < 1022 is reported as a S-EL1 interrupt 3156*292585beSSandrine Bailleux#. id = 1022 is reported as a Non-secure interrupt. 3157*292585beSSandrine Bailleux#. id = 1023 is reported as an invalid interrupt type. 3158*292585beSSandrine Bailleux 3159*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv3, the system register 3160*292585beSSandrine Bailleux``ICC_HPPIR0_EL1``, *Highest Priority Pending group 0 Interrupt Register*, 3161*292585beSSandrine Bailleuxis read to determine the id of the pending interrupt. The type of interrupt 3162*292585beSSandrine Bailleuxdepends upon the id value as follows. 3163*292585beSSandrine Bailleux 3164*292585beSSandrine Bailleux#. id = ``PENDING_G1S_INTID`` (1020) is reported as a S-EL1 interrupt 3165*292585beSSandrine Bailleux#. id = ``PENDING_G1NS_INTID`` (1021) is reported as a Non-secure interrupt. 3166*292585beSSandrine Bailleux#. id = ``GIC_SPURIOUS_INTERRUPT`` (1023) is reported as an invalid interrupt type. 3167*292585beSSandrine Bailleux#. All other interrupt id's are reported as EL3 interrupt. 3168*292585beSSandrine Bailleux 3169*292585beSSandrine BailleuxFunction : plat_ic_get_pending_interrupt_id() [mandatory] 3170*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3171*292585beSSandrine Bailleux 3172*292585beSSandrine Bailleux:: 3173*292585beSSandrine Bailleux 3174*292585beSSandrine Bailleux Argument : void 3175*292585beSSandrine Bailleux Return : uint32_t 3176*292585beSSandrine Bailleux 3177*292585beSSandrine BailleuxThis API returns the id of the highest priority pending interrupt at the 3178*292585beSSandrine Bailleuxplatform IC. ``INTR_ID_UNAVAILABLE`` is returned when there is no interrupt 3179*292585beSSandrine Bailleuxpending. 3180*292585beSSandrine Bailleux 3181*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv2, the *Highest Priority 3182*292585beSSandrine BailleuxPending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of the 3183*292585beSSandrine Bailleuxpending interrupt. The id that is returned by API depends upon the value of 3184*292585beSSandrine Bailleuxthe id read from the interrupt controller as follows. 3185*292585beSSandrine Bailleux 3186*292585beSSandrine Bailleux#. id < 1022. id is returned as is. 3187*292585beSSandrine Bailleux#. id = 1022. The *Aliased Highest Priority Pending Interrupt Register* 3188*292585beSSandrine Bailleux (``GICC_AHPPIR``) is read to determine the id of the non-secure interrupt. 3189*292585beSSandrine Bailleux This id is returned by the API. 3190*292585beSSandrine Bailleux#. id = 1023. ``INTR_ID_UNAVAILABLE`` is returned. 3191*292585beSSandrine Bailleux 3192*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv3, if the API is invoked from 3193*292585beSSandrine BailleuxEL3, the system register ``ICC_HPPIR0_EL1``, *Highest Priority Pending Interrupt 3194*292585beSSandrine Bailleuxgroup 0 Register*, is read to determine the id of the pending interrupt. The id 3195*292585beSSandrine Bailleuxthat is returned by API depends upon the value of the id read from the 3196*292585beSSandrine Bailleuxinterrupt controller as follows. 3197*292585beSSandrine Bailleux 3198*292585beSSandrine Bailleux#. id < ``PENDING_G1S_INTID`` (1020). id is returned as is. 3199*292585beSSandrine Bailleux#. id = ``PENDING_G1S_INTID`` (1020) or ``PENDING_G1NS_INTID`` (1021). The system 3200*292585beSSandrine Bailleux register ``ICC_HPPIR1_EL1``, *Highest Priority Pending Interrupt group 1 3201*292585beSSandrine Bailleux Register* is read to determine the id of the group 1 interrupt. This id 3202*292585beSSandrine Bailleux is returned by the API as long as it is a valid interrupt id 3203*292585beSSandrine Bailleux#. If the id is any of the special interrupt identifiers, 3204*292585beSSandrine Bailleux ``INTR_ID_UNAVAILABLE`` is returned. 3205*292585beSSandrine Bailleux 3206*292585beSSandrine BailleuxWhen the API invoked from S-EL1 for GICv3 systems, the id read from system 3207*292585beSSandrine Bailleuxregister ``ICC_HPPIR1_EL1``, *Highest Priority Pending group 1 Interrupt 3208*292585beSSandrine BailleuxRegister*, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else 3209*292585beSSandrine Bailleux``INTR_ID_UNAVAILABLE`` is returned. 3210*292585beSSandrine Bailleux 3211*292585beSSandrine BailleuxFunction : plat_ic_acknowledge_interrupt() [mandatory] 3212*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3213*292585beSSandrine Bailleux 3214*292585beSSandrine Bailleux:: 3215*292585beSSandrine Bailleux 3216*292585beSSandrine Bailleux Argument : void 3217*292585beSSandrine Bailleux Return : uint32_t 3218*292585beSSandrine Bailleux 3219*292585beSSandrine BailleuxThis API is used by the CPU to indicate to the platform IC that processing of 3220*292585beSSandrine Bailleuxthe highest pending interrupt has begun. It should return the raw, unmodified 3221*292585beSSandrine Bailleuxvalue obtained from the interrupt controller when acknowledging an interrupt. 3222*292585beSSandrine BailleuxThe actual interrupt number shall be extracted from this raw value using the API 3223*292585beSSandrine Bailleux`plat_ic_get_interrupt_id()<plat_ic_get_interrupt_id>`. 3224*292585beSSandrine Bailleux 3225*292585beSSandrine BailleuxThis function in Arm standard platforms using GICv2, reads the *Interrupt 3226*292585beSSandrine BailleuxAcknowledge Register* (``GICC_IAR``). This changes the state of the highest 3227*292585beSSandrine Bailleuxpriority pending interrupt from pending to active in the interrupt controller. 3228*292585beSSandrine BailleuxIt returns the value read from the ``GICC_IAR``, unmodified. 3229*292585beSSandrine Bailleux 3230*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv3, if the API is invoked 3231*292585beSSandrine Bailleuxfrom EL3, the function reads the system register ``ICC_IAR0_EL1``, *Interrupt 3232*292585beSSandrine BailleuxAcknowledge Register group 0*. If the API is invoked from S-EL1, the function 3233*292585beSSandrine Bailleuxreads the system register ``ICC_IAR1_EL1``, *Interrupt Acknowledge Register 3234*292585beSSandrine Bailleuxgroup 1*. The read changes the state of the highest pending interrupt from 3235*292585beSSandrine Bailleuxpending to active in the interrupt controller. The value read is returned 3236*292585beSSandrine Bailleuxunmodified. 3237*292585beSSandrine Bailleux 3238*292585beSSandrine BailleuxThe TSP uses this API to start processing of the secure physical timer 3239*292585beSSandrine Bailleuxinterrupt. 3240*292585beSSandrine Bailleux 3241*292585beSSandrine BailleuxFunction : plat_ic_end_of_interrupt() [mandatory] 3242*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3243*292585beSSandrine Bailleux 3244*292585beSSandrine Bailleux:: 3245*292585beSSandrine Bailleux 3246*292585beSSandrine Bailleux Argument : uint32_t 3247*292585beSSandrine Bailleux Return : void 3248*292585beSSandrine Bailleux 3249*292585beSSandrine BailleuxThis API is used by the CPU to indicate to the platform IC that processing of 3250*292585beSSandrine Bailleuxthe interrupt corresponding to the id (passed as the parameter) has 3251*292585beSSandrine Bailleuxfinished. The id should be the same as the id returned by the 3252*292585beSSandrine Bailleux``plat_ic_acknowledge_interrupt()`` API. 3253*292585beSSandrine Bailleux 3254*292585beSSandrine BailleuxArm standard platforms write the id to the *End of Interrupt Register* 3255*292585beSSandrine Bailleux(``GICC_EOIR``) in case of GICv2, and to ``ICC_EOIR0_EL1`` or ``ICC_EOIR1_EL1`` 3256*292585beSSandrine Bailleuxsystem register in case of GICv3 depending on where the API is invoked from, 3257*292585beSSandrine BailleuxEL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt 3258*292585beSSandrine Bailleuxcontroller. 3259*292585beSSandrine Bailleux 3260*292585beSSandrine BailleuxThe TSP uses this API to finish processing of the secure physical timer 3261*292585beSSandrine Bailleuxinterrupt. 3262*292585beSSandrine Bailleux 3263*292585beSSandrine BailleuxFunction : plat_ic_get_interrupt_type() [mandatory] 3264*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3265*292585beSSandrine Bailleux 3266*292585beSSandrine Bailleux:: 3267*292585beSSandrine Bailleux 3268*292585beSSandrine Bailleux Argument : uint32_t 3269*292585beSSandrine Bailleux Return : uint32_t 3270*292585beSSandrine Bailleux 3271*292585beSSandrine BailleuxThis API returns the type of the interrupt id passed as the parameter. 3272*292585beSSandrine Bailleux``INTR_TYPE_INVAL`` is returned if the id is invalid. If the id is valid, a valid 3273*292585beSSandrine Bailleuxinterrupt type (one of ``INTR_TYPE_EL3``, ``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``) is 3274*292585beSSandrine Bailleuxreturned depending upon how the interrupt has been configured by the platform 3275*292585beSSandrine BailleuxIC. This API must be invoked at EL3. 3276*292585beSSandrine Bailleux 3277*292585beSSandrine BailleuxArm standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts 3278*292585beSSandrine Bailleuxand Non-secure interrupts as Group1 interrupts. It reads the group value 3279*292585beSSandrine Bailleuxcorresponding to the interrupt id from the relevant *Interrupt Group Register* 3280*292585beSSandrine Bailleux(``GICD_IGROUPRn``). It uses the group value to determine the type of interrupt. 3281*292585beSSandrine Bailleux 3282*292585beSSandrine BailleuxIn the case of Arm standard platforms using GICv3, both the *Interrupt Group 3283*292585beSSandrine BailleuxRegister* (``GICD_IGROUPRn``) and *Interrupt Group Modifier Register* 3284*292585beSSandrine Bailleux(``GICD_IGRPMODRn``) is read to figure out whether the interrupt is configured 3285*292585beSSandrine Bailleuxas Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt. 3286*292585beSSandrine Bailleux 3287*292585beSSandrine BailleuxCommon helper functions 3288*292585beSSandrine Bailleux----------------------- 3289*292585beSSandrine BailleuxFunction : elx_panic() 3290*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~ 3291*292585beSSandrine Bailleux 3292*292585beSSandrine Bailleux:: 3293*292585beSSandrine Bailleux 3294*292585beSSandrine Bailleux Argument : void 3295*292585beSSandrine Bailleux Return : void 3296*292585beSSandrine Bailleux 3297*292585beSSandrine BailleuxThis API is called from assembly files when reporting a critical failure 3298*292585beSSandrine Bailleuxthat has occured in lower EL and is been trapped in EL3. This call 3299*292585beSSandrine Bailleux**must not** return. 3300*292585beSSandrine Bailleux 3301*292585beSSandrine BailleuxFunction : el3_panic() 3302*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~ 3303*292585beSSandrine Bailleux 3304*292585beSSandrine Bailleux:: 3305*292585beSSandrine Bailleux 3306*292585beSSandrine Bailleux Argument : void 3307*292585beSSandrine Bailleux Return : void 3308*292585beSSandrine Bailleux 3309*292585beSSandrine BailleuxThis API is called from assembly files when encountering a critical failure that 3310*292585beSSandrine Bailleuxcannot be recovered from. This function assumes that it is invoked from a C 3311*292585beSSandrine Bailleuxruntime environment i.e. valid stack exists. This call **must not** return. 3312*292585beSSandrine Bailleux 3313*292585beSSandrine BailleuxFunction : panic() 3314*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~ 3315*292585beSSandrine Bailleux 3316*292585beSSandrine Bailleux:: 3317*292585beSSandrine Bailleux 3318*292585beSSandrine Bailleux Argument : void 3319*292585beSSandrine Bailleux Return : void 3320*292585beSSandrine Bailleux 3321*292585beSSandrine BailleuxThis API called from C files when encountering a critical failure that cannot 3322*292585beSSandrine Bailleuxbe recovered from. This function in turn prints backtrace (if enabled) and calls 3323*292585beSSandrine Bailleuxel3_panic(). This call **must not** return. 3324*292585beSSandrine Bailleux 3325*292585beSSandrine BailleuxCrash Reporting mechanism (in BL31) 3326*292585beSSandrine Bailleux----------------------------------- 3327*292585beSSandrine Bailleux 3328*292585beSSandrine BailleuxBL31 implements a crash reporting mechanism which prints the various registers 3329*292585beSSandrine Bailleuxof the CPU to enable quick crash analysis and debugging. This mechanism relies 3330*292585beSSandrine Bailleuxon the platform implementing ``plat_crash_console_init``, 3331*292585beSSandrine Bailleux``plat_crash_console_putc`` and ``plat_crash_console_flush``. 3332*292585beSSandrine Bailleux 3333*292585beSSandrine BailleuxThe file ``plat/common/aarch64/crash_console_helpers.S`` contains sample 3334*292585beSSandrine Bailleuximplementation of all of them. Platforms may include this file to their 3335*292585beSSandrine Bailleuxmakefiles in order to benefit from them. By default, they will cause the crash 3336*292585beSSandrine Bailleuxoutput to be routed over the normal console infrastructure and get printed on 3337*292585beSSandrine Bailleuxconsoles configured to output in crash state. ``console_set_scope()`` can be 3338*292585beSSandrine Bailleuxused to control whether a console is used for crash output. 3339*292585beSSandrine Bailleux 3340*292585beSSandrine Bailleux.. note:: 3341*292585beSSandrine Bailleux Platforms are responsible for making sure that they only mark consoles for 3342*292585beSSandrine Bailleux use in the crash scope that are able to support this, i.e. that are written 3343*292585beSSandrine Bailleux in assembly and conform with the register clobber rules for putc() 3344*292585beSSandrine Bailleux (x0-x2, x16-x17) and flush() (x0-x3, x16-x17) crash callbacks. 3345*292585beSSandrine Bailleux 3346*292585beSSandrine BailleuxIn some cases (such as debugging very early crashes that happen before the 3347*292585beSSandrine Bailleuxnormal boot console can be set up), platforms may want to control crash output 3348*292585beSSandrine Bailleuxmore explicitly. These platforms may instead provide custom implementations for 3349*292585beSSandrine Bailleuxthese. They are executed outside of a C environment and without a stack. Many 3350*292585beSSandrine Bailleuxconsole drivers provide functions named ``console_xxx_core_init/putc/flush`` 3351*292585beSSandrine Bailleuxthat are designed to be used by these functions. See Arm platforms (like juno) 3352*292585beSSandrine Bailleuxfor an example of this. 3353*292585beSSandrine Bailleux 3354*292585beSSandrine BailleuxFunction : plat_crash_console_init [mandatory] 3355*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3356*292585beSSandrine Bailleux 3357*292585beSSandrine Bailleux:: 3358*292585beSSandrine Bailleux 3359*292585beSSandrine Bailleux Argument : void 3360*292585beSSandrine Bailleux Return : int 3361*292585beSSandrine Bailleux 3362*292585beSSandrine BailleuxThis API is used by the crash reporting mechanism to initialize the crash 3363*292585beSSandrine Bailleuxconsole. It must only use the general purpose registers x0 through x7 to do the 3364*292585beSSandrine Bailleuxinitialization and returns 1 on success. 3365*292585beSSandrine Bailleux 3366*292585beSSandrine BailleuxFunction : plat_crash_console_putc [mandatory] 3367*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3368*292585beSSandrine Bailleux 3369*292585beSSandrine Bailleux:: 3370*292585beSSandrine Bailleux 3371*292585beSSandrine Bailleux Argument : int 3372*292585beSSandrine Bailleux Return : int 3373*292585beSSandrine Bailleux 3374*292585beSSandrine BailleuxThis API is used by the crash reporting mechanism to print a character on the 3375*292585beSSandrine Bailleuxdesignated crash console. It must only use general purpose registers x1 and 3376*292585beSSandrine Bailleuxx2 to do its work. The parameter and the return value are in general purpose 3377*292585beSSandrine Bailleuxregister x0. 3378*292585beSSandrine Bailleux 3379*292585beSSandrine BailleuxFunction : plat_crash_console_flush [mandatory] 3380*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3381*292585beSSandrine Bailleux 3382*292585beSSandrine Bailleux:: 3383*292585beSSandrine Bailleux 3384*292585beSSandrine Bailleux Argument : void 3385*292585beSSandrine Bailleux Return : void 3386*292585beSSandrine Bailleux 3387*292585beSSandrine BailleuxThis API is used by the crash reporting mechanism to force write of all buffered 3388*292585beSSandrine Bailleuxdata on the designated crash console. It should only use general purpose 3389*292585beSSandrine Bailleuxregisters x0 through x5 to do its work. 3390*292585beSSandrine Bailleux 3391*292585beSSandrine Bailleux.. _External Abort handling and RAS Support: 3392*292585beSSandrine Bailleux 3393*292585beSSandrine BailleuxExternal Abort handling and RAS Support 3394*292585beSSandrine Bailleux--------------------------------------- 3395*292585beSSandrine Bailleux 3396*292585beSSandrine BailleuxFunction : plat_ea_handler 3397*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~ 3398*292585beSSandrine Bailleux 3399*292585beSSandrine Bailleux:: 3400*292585beSSandrine Bailleux 3401*292585beSSandrine Bailleux Argument : int 3402*292585beSSandrine Bailleux Argument : uint64_t 3403*292585beSSandrine Bailleux Argument : void * 3404*292585beSSandrine Bailleux Argument : void * 3405*292585beSSandrine Bailleux Argument : uint64_t 3406*292585beSSandrine Bailleux Return : void 3407*292585beSSandrine Bailleux 3408*292585beSSandrine BailleuxThis function is invoked by the RAS framework for the platform to handle an 3409*292585beSSandrine BailleuxExternal Abort received at EL3. The intention of the function is to attempt to 3410*292585beSSandrine Bailleuxresolve the cause of External Abort and return; if that's not possible, to 3411*292585beSSandrine Bailleuxinitiate orderly shutdown of the system. 3412*292585beSSandrine Bailleux 3413*292585beSSandrine BailleuxThe first parameter (``int ea_reason``) indicates the reason for External Abort. 3414*292585beSSandrine BailleuxIts value is one of ``ERROR_EA_*`` constants defined in ``ea_handle.h``. 3415*292585beSSandrine Bailleux 3416*292585beSSandrine BailleuxThe second parameter (``uint64_t syndrome``) is the respective syndrome 3417*292585beSSandrine Bailleuxpresented to EL3 after having received the External Abort. Depending on the 3418*292585beSSandrine Bailleuxnature of the abort (as can be inferred from the ``ea_reason`` parameter), this 3419*292585beSSandrine Bailleuxcan be the content of either ``ESR_EL3`` or ``DISR_EL1``. 3420*292585beSSandrine Bailleux 3421*292585beSSandrine BailleuxThe third parameter (``void *cookie``) is unused for now. The fourth parameter 3422*292585beSSandrine Bailleux(``void *handle``) is a pointer to the preempted context. The fifth parameter 3423*292585beSSandrine Bailleux(``uint64_t flags``) indicates the preempted security state. These parameters 3424*292585beSSandrine Bailleuxare received from the top-level exception handler. 3425*292585beSSandrine Bailleux 3426*292585beSSandrine BailleuxIf ``RAS_EXTENSION`` is set to ``1``, the default implementation of this 3427*292585beSSandrine Bailleuxfunction iterates through RAS handlers registered by the platform. If any of the 3428*292585beSSandrine BailleuxRAS handlers resolve the External Abort, no further action is taken. 3429*292585beSSandrine Bailleux 3430*292585beSSandrine BailleuxIf ``RAS_EXTENSION`` is set to ``0``, or if none of the platform RAS handlers 3431*292585beSSandrine Bailleuxcould resolve the External Abort, the default implementation prints an error 3432*292585beSSandrine Bailleuxmessage, and panics. 3433*292585beSSandrine Bailleux 3434*292585beSSandrine BailleuxFunction : plat_handle_uncontainable_ea 3435*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3436*292585beSSandrine Bailleux 3437*292585beSSandrine Bailleux:: 3438*292585beSSandrine Bailleux 3439*292585beSSandrine Bailleux Argument : int 3440*292585beSSandrine Bailleux Argument : uint64_t 3441*292585beSSandrine Bailleux Return : void 3442*292585beSSandrine Bailleux 3443*292585beSSandrine BailleuxThis function is invoked by the RAS framework when an External Abort of 3444*292585beSSandrine BailleuxUncontainable type is received at EL3. Due to the critical nature of 3445*292585beSSandrine BailleuxUncontainable errors, the intention of this function is to initiate orderly 3446*292585beSSandrine Bailleuxshutdown of the system, and is not expected to return. 3447*292585beSSandrine Bailleux 3448*292585beSSandrine BailleuxThis function must be implemented in assembly. 3449*292585beSSandrine Bailleux 3450*292585beSSandrine BailleuxThe first and second parameters are the same as that of ``plat_ea_handler``. 3451*292585beSSandrine Bailleux 3452*292585beSSandrine BailleuxThe default implementation of this function calls 3453*292585beSSandrine Bailleux``report_unhandled_exception``. 3454*292585beSSandrine Bailleux 3455*292585beSSandrine BailleuxFunction : plat_handle_double_fault 3456*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3457*292585beSSandrine Bailleux 3458*292585beSSandrine Bailleux:: 3459*292585beSSandrine Bailleux 3460*292585beSSandrine Bailleux Argument : int 3461*292585beSSandrine Bailleux Argument : uint64_t 3462*292585beSSandrine Bailleux Return : void 3463*292585beSSandrine Bailleux 3464*292585beSSandrine BailleuxThis function is invoked by the RAS framework when another External Abort is 3465*292585beSSandrine Bailleuxreceived at EL3 while one is already being handled. I.e., a call to 3466*292585beSSandrine Bailleux``plat_ea_handler`` is outstanding. Due to its critical nature, the intention of 3467*292585beSSandrine Bailleuxthis function is to initiate orderly shutdown of the system, and is not expected 3468*292585beSSandrine Bailleuxrecover or return. 3469*292585beSSandrine Bailleux 3470*292585beSSandrine BailleuxThis function must be implemented in assembly. 3471*292585beSSandrine Bailleux 3472*292585beSSandrine BailleuxThe first and second parameters are the same as that of ``plat_ea_handler``. 3473*292585beSSandrine Bailleux 3474*292585beSSandrine BailleuxThe default implementation of this function calls 3475*292585beSSandrine Bailleux``report_unhandled_exception``. 3476*292585beSSandrine Bailleux 3477*292585beSSandrine BailleuxFunction : plat_handle_el3_ea 3478*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3479*292585beSSandrine Bailleux 3480*292585beSSandrine Bailleux:: 3481*292585beSSandrine Bailleux 3482*292585beSSandrine Bailleux Return : void 3483*292585beSSandrine Bailleux 3484*292585beSSandrine BailleuxThis function is invoked when an External Abort is received while executing in 3485*292585beSSandrine BailleuxEL3. Due to its critical nature, the intention of this function is to initiate 3486*292585beSSandrine Bailleuxorderly shutdown of the system, and is not expected recover or return. 3487*292585beSSandrine Bailleux 3488*292585beSSandrine BailleuxThis function must be implemented in assembly. 3489*292585beSSandrine Bailleux 3490*292585beSSandrine BailleuxThe default implementation of this function calls 3491*292585beSSandrine Bailleux``report_unhandled_exception``. 3492*292585beSSandrine Bailleux 3493*292585beSSandrine BailleuxFunction : plat_handle_rng_trap 3494*292585beSSandrine Bailleux~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 3495*292585beSSandrine Bailleux 3496*292585beSSandrine Bailleux:: 3497*292585beSSandrine Bailleux 3498*292585beSSandrine Bailleux Argument : uint64_t 3499*292585beSSandrine Bailleux Argument : cpu_context_t * 3500*292585beSSandrine Bailleux Return : int 3501*292585beSSandrine Bailleux 3502*292585beSSandrine BailleuxThis function is invoked by BL31's exception handler when there is a synchronous 3503*292585beSSandrine Bailleuxsystem register trap caused by access to the RNDR or RNDRRS registers. It allows 3504*292585beSSandrine Bailleuxplatforms implementing ``FEAT_RNG_TRAP`` and enabling ``ENABLE_FEAT_RNG_TRAP`` to 3505*292585beSSandrine Bailleuxemulate those system registers by returing back some entropy to the lower EL. 3506*292585beSSandrine Bailleux 3507*292585beSSandrine BailleuxThe first parameter (``uint64_t esr_el3``) contains the content of the ESR_EL3 3508*292585beSSandrine Bailleuxsyndrome register, which encodes the instruction that was trapped. The interesting 3509*292585beSSandrine Bailleuxinformation in there is the target register (``get_sysreg_iss_rt()``). 3510*292585beSSandrine Bailleux 3511*292585beSSandrine BailleuxThe second parameter (``cpu_context_t *ctx``) represents the CPU state in the 3512*292585beSSandrine Bailleuxlower exception level, at the time when the execution of the ``mrs`` instruction 3513*292585beSSandrine Bailleuxwas trapped. Its content can be changed, to put the entropy into the target 3514*292585beSSandrine Bailleuxregister. 3515*292585beSSandrine Bailleux 3516*292585beSSandrine BailleuxThe return value indicates how to proceed: 3517*292585beSSandrine Bailleux 3518*292585beSSandrine Bailleux- When returning ``TRAP_RET_UNHANDLED`` (-1), the machine will panic. 3519*292585beSSandrine Bailleux- When returning ``TRAP_RET_REPEAT`` (0), the exception handler will return 3520*292585beSSandrine Bailleux to the same instruction, so its execution will be repeated. 3521*292585beSSandrine Bailleux- When returning ``TRAP_RET_CONTINUE`` (1), the exception handler will return 3522*292585beSSandrine Bailleux to the next instruction. 3523*292585beSSandrine Bailleux 3524*292585beSSandrine BailleuxThis function needs to be implemented by a platform if it enables FEAT_RNG_TRAP. 3525*292585beSSandrine Bailleux 3526*292585beSSandrine BailleuxBuild flags 3527*292585beSSandrine Bailleux----------- 3528*292585beSSandrine Bailleux 3529*292585beSSandrine BailleuxThere are some build flags which can be defined by the platform to control 3530*292585beSSandrine Bailleuxinclusion or exclusion of certain BL stages from the FIP image. These flags 3531*292585beSSandrine Bailleuxneed to be defined in the platform makefile which will get included by the 3532*292585beSSandrine Bailleuxbuild system. 3533*292585beSSandrine Bailleux 3534*292585beSSandrine Bailleux- **NEED_BL33** 3535*292585beSSandrine Bailleux By default, this flag is defined ``yes`` by the build system and ``BL33`` 3536*292585beSSandrine Bailleux build option should be supplied as a build option. The platform has the 3537*292585beSSandrine Bailleux option of excluding the BL33 image in the ``fip`` image by defining this flag 3538*292585beSSandrine Bailleux to ``no``. If any of the options ``EL3_PAYLOAD_BASE`` or ``PRELOADED_BL33_BASE`` 3539*292585beSSandrine Bailleux are used, this flag will be set to ``no`` automatically. 3540*292585beSSandrine Bailleux 3541*292585beSSandrine BailleuxPlatform include paths 3542*292585beSSandrine Bailleux---------------------- 3543*292585beSSandrine Bailleux 3544*292585beSSandrine BailleuxPlatforms are allowed to add more include paths to be passed to the compiler. 3545*292585beSSandrine BailleuxThe ``PLAT_INCLUDES`` variable is used for this purpose. This is needed in 3546*292585beSSandrine Bailleuxparticular for the file ``platform_def.h``. 3547*292585beSSandrine Bailleux 3548*292585beSSandrine BailleuxExample: 3549*292585beSSandrine Bailleux 3550*292585beSSandrine Bailleux.. code:: c 3551*292585beSSandrine Bailleux 3552*292585beSSandrine Bailleux PLAT_INCLUDES += -Iinclude/plat/myplat/include 3553*292585beSSandrine Bailleux 3554*292585beSSandrine BailleuxC Library 3555*292585beSSandrine Bailleux--------- 3556*292585beSSandrine Bailleux 3557*292585beSSandrine BailleuxTo avoid subtle toolchain behavioral dependencies, the header files provided 3558*292585beSSandrine Bailleuxby the compiler are not used. The software is built with the ``-nostdinc`` flag 3559*292585beSSandrine Bailleuxto ensure no headers are included from the toolchain inadvertently. Instead the 3560*292585beSSandrine Bailleuxrequired headers are included in the TF-A source tree. The library only 3561*292585beSSandrine Bailleuxcontains those C library definitions required by the local implementation. If 3562*292585beSSandrine Bailleuxmore functionality is required, the needed library functions will need to be 3563*292585beSSandrine Bailleuxadded to the local implementation. 3564*292585beSSandrine Bailleux 3565*292585beSSandrine BailleuxSome C headers have been obtained from `FreeBSD`_ and `SCC`_, while others have 3566*292585beSSandrine Bailleuxbeen written specifically for TF-A. Some implementation files have been obtained 3567*292585beSSandrine Bailleuxfrom `FreeBSD`_, others have been written specifically for TF-A as well. The 3568*292585beSSandrine Bailleuxfiles can be found in ``include/lib/libc`` and ``lib/libc``. 3569*292585beSSandrine Bailleux 3570*292585beSSandrine BailleuxSCC can be found in http://www.simple-cc.org/. A copy of the `FreeBSD`_ sources 3571*292585beSSandrine Bailleuxcan be obtained from http://github.com/freebsd/freebsd. 3572*292585beSSandrine Bailleux 3573*292585beSSandrine BailleuxStorage abstraction layer 3574*292585beSSandrine Bailleux------------------------- 3575*292585beSSandrine Bailleux 3576*292585beSSandrine BailleuxIn order to improve platform independence and portability a storage abstraction 3577*292585beSSandrine Bailleuxlayer is used to load data from non-volatile platform storage. Currently 3578*292585beSSandrine Bailleuxstorage access is only required by BL1 and BL2 phases and performed inside the 3579*292585beSSandrine Bailleux``load_image()`` function in ``bl_common.c``. 3580*292585beSSandrine Bailleux 3581*292585beSSandrine Bailleux.. uml:: resources/diagrams/plantuml/io_framework_usage_overview.puml 3582*292585beSSandrine Bailleux 3583*292585beSSandrine BailleuxIt is mandatory to implement at least one storage driver. For the Arm 3584*292585beSSandrine Bailleuxdevelopment platforms the Firmware Image Package (FIP) driver is provided as 3585*292585beSSandrine Bailleuxthe default means to load data from storage (see :ref:`firmware_design_fip`). 3586*292585beSSandrine BailleuxThe storage layer is described in the header file 3587*292585beSSandrine Bailleux``include/drivers/io/io_storage.h``. The implementation of the common library is 3588*292585beSSandrine Bailleuxin ``drivers/io/io_storage.c`` and the driver files are located in 3589*292585beSSandrine Bailleux``drivers/io/``. 3590*292585beSSandrine Bailleux 3591*292585beSSandrine Bailleux.. uml:: resources/diagrams/plantuml/io_arm_class_diagram.puml 3592*292585beSSandrine Bailleux 3593*292585beSSandrine BailleuxEach IO driver must provide ``io_dev_*`` structures, as described in 3594*292585beSSandrine Bailleux``drivers/io/io_driver.h``. These are returned via a mandatory registration 3595*292585beSSandrine Bailleuxfunction that is called on platform initialization. The semi-hosting driver 3596*292585beSSandrine Bailleuximplementation in ``io_semihosting.c`` can be used as an example. 3597*292585beSSandrine Bailleux 3598*292585beSSandrine BailleuxEach platform should register devices and their drivers via the storage 3599*292585beSSandrine Bailleuxabstraction layer. These drivers then need to be initialized by bootloader 3600*292585beSSandrine Bailleuxphases as required in their respective ``blx_platform_setup()`` functions. 3601*292585beSSandrine Bailleux 3602*292585beSSandrine Bailleux.. uml:: resources/diagrams/plantuml/io_dev_registration.puml 3603*292585beSSandrine Bailleux 3604*292585beSSandrine BailleuxThe storage abstraction layer provides mechanisms (``io_dev_init()``) to 3605*292585beSSandrine Bailleuxinitialize storage devices before IO operations are called. 3606*292585beSSandrine Bailleux 3607*292585beSSandrine Bailleux.. uml:: resources/diagrams/plantuml/io_dev_init_and_check.puml 3608*292585beSSandrine Bailleux 3609*292585beSSandrine BailleuxThe basic operations supported by the layer 3610*292585beSSandrine Bailleuxinclude ``open()``, ``close()``, ``read()``, ``write()``, ``size()`` and ``seek()``. 3611*292585beSSandrine BailleuxDrivers do not have to implement all operations, but each platform must 3612*292585beSSandrine Bailleuxprovide at least one driver for a device capable of supporting generic 3613*292585beSSandrine Bailleuxoperations such as loading a bootloader image. 3614*292585beSSandrine Bailleux 3615*292585beSSandrine BailleuxThe current implementation only allows for known images to be loaded by the 3616*292585beSSandrine Bailleuxfirmware. These images are specified by using their identifiers, as defined in 3617*292585beSSandrine Bailleux``include/plat/common/common_def.h`` (or a separate header file included from 3618*292585beSSandrine Bailleuxthere). The platform layer (``plat_get_image_source()``) then returns a reference 3619*292585beSSandrine Bailleuxto a device and a driver-specific ``spec`` which will be understood by the driver 3620*292585beSSandrine Bailleuxto allow access to the image data. 3621*292585beSSandrine Bailleux 3622*292585beSSandrine BailleuxThe layer is designed in such a way that is it possible to chain drivers with 3623*292585beSSandrine Bailleuxother drivers. For example, file-system drivers may be implemented on top of 3624*292585beSSandrine Bailleuxphysical block devices, both represented by IO devices with corresponding 3625*292585beSSandrine Bailleuxdrivers. In such a case, the file-system "binding" with the block device may 3626*292585beSSandrine Bailleuxbe deferred until the file-system device is initialised. 3627*292585beSSandrine Bailleux 3628*292585beSSandrine BailleuxThe abstraction currently depends on structures being statically allocated 3629*292585beSSandrine Bailleuxby the drivers and callers, as the system does not yet provide a means of 3630*292585beSSandrine Bailleuxdynamically allocating memory. This may also have the affect of limiting the 3631*292585beSSandrine Bailleuxamount of open resources per driver. 3632*292585beSSandrine Bailleux 3633*292585beSSandrine Bailleux-------------- 3634*292585beSSandrine Bailleux 3635*292585beSSandrine Bailleux*Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.* 3636*292585beSSandrine Bailleux 3637*292585beSSandrine Bailleux.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf 3638*292585beSSandrine Bailleux.. _Arm Generic Interrupt Controller version 2.0 (GICv2): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html 3639*292585beSSandrine Bailleux.. _3.0 (GICv3): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html 3640*292585beSSandrine Bailleux.. _FreeBSD: https://www.freebsd.org 3641*292585beSSandrine Bailleux.. _SCC: http://www.simple-cc.org/ 3642*292585beSSandrine Bailleux.. _DRTM: https://developer.arm.com/documentation/den0113/a 3643