1Build Options 2============= 3 4The TF-A build system supports the following build options. Unless mentioned 5otherwise, these options are expected to be specified at the build command 6line and are not to be modified in any component makefiles. Note that the 7build system doesn't track dependency for build options. Therefore, if any of 8the build options are changed from a previous build, a clean build must be 9performed. 10 11.. _build_options_common: 12 13Common build options 14-------------------- 15 16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the 17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to 18 code having a smaller resulting size. 19 20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as 21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the 22 directory containing the SP source, relative to the ``bl32/``; the directory 23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``. 24 25- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return 26 zero at all but the highest implemented exception level. Reads from the 27 memory mapped view are unaffected by this control. 28 29- ``ARCH`` : Choose the target build architecture for TF-A. It can take either 30 ``aarch64`` or ``aarch32`` as values. By default, it is defined to 31 ``aarch64``. 32 33- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies 34 one or more feature modifiers. This option has the form ``[no]feature+...`` 35 and defaults to ``none``. It translates into compiler option 36 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the 37 list of supported feature modifiers. 38 39- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when 40 compiling TF-A. Its value must be numeric, and defaults to 8 . See also, 41 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in 42 :ref:`Firmware Design`. 43 44- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when 45 compiling TF-A. Its value must be a numeric, and defaults to 0. See also, 46 *Armv8 Architecture Extensions* in :ref:`Firmware Design`. 47 48- ``BL2``: This is an optional build option which specifies the path to BL2 49 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be 50 built. 51 52- ``BL2U``: This is an optional build option which specifies the path to 53 BL2U image. In this case, the BL2U in TF-A will not be built. 54 55- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset 56 vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 57 entrypoint) or 1 (CPU reset to BL2 entrypoint). 58 The default value is 0. 59 60- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. 61 While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be 62 true in a 4-world system where RESET_TO_BL2 is 0. 63 64- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the 65 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. 66 67- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place 68 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize 69 the RW sections in RAM, while leaving the RO sections in place. This option 70 enable this use-case. For now, this option is only supported 71 when RESET_TO_BL2 is set to '1'. 72 73- ``BL31``: This is an optional build option which specifies the path to 74 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not 75 be built. 76 77- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 78 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``, 79 this file name will be used to save the key. 80 81- ``BL32``: This is an optional build option which specifies the path to 82 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not 83 be built. 84 85- ``BL32_EXTRA1``: This is an optional build option which specifies the path to 86 Trusted OS Extra1 image for the ``fip`` target. 87 88- ``BL32_EXTRA2``: This is an optional build option which specifies the path to 89 Trusted OS Extra2 image for the ``fip`` target. 90 91- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 92 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``, 93 this file name will be used to save the key. 94 95- ``BL33``: Path to BL33 image in the host file system. This is mandatory for 96 ``fip`` target in case TF-A BL2 is used. 97 98- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 99 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``, 100 this file name will be used to save the key. 101 102- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication 103 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. 104 If enabled, it is needed to use a compiler that supports the option 105 ``-mbranch-protection``. Selects the branch protection features to use: 106- 0: Default value turns off all types of branch protection 107- 1: Enables all types of branch protection features 108- 2: Return address signing to its standard level 109- 3: Extend the signing to include leaf functions 110- 4: Turn on branch target identification mechanism 111 112 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options 113 and resulting PAuth/BTI features. 114 115 +-------+--------------+-------+-----+ 116 | Value | GCC option | PAuth | BTI | 117 +=======+==============+=======+=====+ 118 | 0 | none | N | N | 119 +-------+--------------+-------+-----+ 120 | 1 | standard | Y | Y | 121 +-------+--------------+-------+-----+ 122 | 2 | pac-ret | Y | N | 123 +-------+--------------+-------+-----+ 124 | 3 | pac-ret+leaf | Y | N | 125 +-------+--------------+-------+-----+ 126 | 4 | bti | N | Y | 127 +-------+--------------+-------+-----+ 128 129 This option defaults to 0. 130 Note that Pointer Authentication is enabled for Non-secure world 131 irrespective of the value of this option if the CPU supports it. 132 133- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the 134 compilation of each build. It must be set to a C string (including quotes 135 where applicable). Defaults to a string that contains the time and date of 136 the compilation. 137 138- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A 139 build to be uniquely identified. Defaults to the current git commit id. 140 141- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` 142 143- ``CFLAGS``: Extra user options appended on the compiler's command line in 144 addition to the options set by the build system. 145 146- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may 147 release several CPUs out of reset. It can take either 0 (several CPUs may be 148 brought up) or 1 (only one CPU will ever be brought up during cold reset). 149 Default is 0. If the platform always brings up a single CPU, there is no 150 need to distinguish between primary and secondary CPUs and the boot path can 151 be optimised. The ``plat_is_my_cpu_primary()`` and 152 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need 153 to be implemented in this case. 154 155- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. 156 Defaults to ``tbbr``. 157 158- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor 159 register state when an unexpected exception occurs during execution of 160 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default 161 this is only enabled for a debug build of the firmware. 162 163- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 164 certificate generation tool to create new keys in case no valid keys are 165 present or specified. Allowed options are '0' or '1'. Default is '1'. 166 167- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause 168 the AArch32 system registers to be included when saving and restoring the 169 CPU context. The option must be set to 0 for AArch64-only platforms (that 170 is on hardware that does not implement AArch32, or at least not at EL1 and 171 higher ELs). Default value is 1. 172 173- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP 174 registers to be included when saving and restoring the CPU context. Default 175 is 0. 176 177- ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension 178 registers in cpu context. This must be enabled, if the platform wants to use 179 this feature in the Secure world and MTE is enabled at ELX. This flag can 180 take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 181 Default value is 0. 182 183- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV 184 registers to be saved/restored when entering/exiting an EL2 execution 185 context. This flag can take values 0 to 2, to align with the 186 ``FEATURE_DETECTION`` mechanism. Default value is 0. 187 188- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer 189 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers 190 to be included when saving and restoring the CPU context as part of world 191 switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION`` 192 mechanism. Default value is 0. 193 194 Note that Pointer Authentication is enabled for Non-secure world irrespective 195 of the value of this flag if the CPU supports it. 196 197- ``DEBUG``: Chooses between a debug and release build. It can take either 0 198 (release) or 1 (debug) as values. 0 is the default. 199 200- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the 201 authenticated decryption algorithm to be used to decrypt firmware/s during 202 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of 203 this flag is ``none`` to disable firmware decryption which is an optional 204 feature as per TBBR. 205 206- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation 207 of the binary image. If set to 1, then only the ELF image is built. 208 0 is the default. 209 210- ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented 211 (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms 212 that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU, 213 check the latest Arm ARM. 214 215- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted 216 Board Boot authentication at runtime. This option is meant to be enabled only 217 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this 218 flag has to be enabled. 0 is the default. 219 220- ``E``: Boolean option to make warnings into errors. Default is 1. 221 222 When specifying higher warnings levels (``W=1`` and higher), this option 223 defaults to 0. This is done to encourage contributors to use them, as they 224 are expected to produce warnings that would otherwise fail the build. New 225 contributions are still expected to build with ``W=0`` and ``E=1`` (the 226 default). 227 228- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of 229 the normal boot flow. It must specify the entry point address of the EL3 230 payload. Please refer to the "Booting an EL3 payload" section for more 231 details. 232 233- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters 234 (also known as group 1 counters). These are implementation-defined counters, 235 and as such require additional platform configuration. Default is 0. 236 237- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which 238 allows platforms with auxiliary counters to describe them via the 239 ``HW_CONFIG`` device tree blob. Default is 0. 240 241- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` 242 are compiled out. For debug builds, this option defaults to 1, and calls to 243 ``assert()`` are left in place. For release builds, this option defaults to 0 244 and calls to ``assert()`` function are compiled out. This option can be set 245 independently of ``DEBUG``. It can also be used to hide any auxiliary code 246 that is only required for the assertion and does not fit in the assertion 247 itself. 248 249- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace 250 dumps or not. It is supported in both AArch64 and AArch32. However, in 251 AArch32 the format of the frame records are not defined in the AAPCS and they 252 are defined by the implementation. This implementation of backtrace only 253 supports the format used by GCC when T32 interworking is disabled. For this 254 reason enabling this option in AArch32 will force the compiler to only 255 generate A32 code. This option is enabled by default only in AArch64 debug 256 builds, but this behaviour can be overridden in each platform's Makefile or 257 in the build command line. 258 259- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit 260 extensions. This flag can take the values 0 to 2, to align with the 261 ``FEATURE_DETECTION`` mechanism. This is an optional architectural feature 262 available on v8.4 onwards. Some v8.2 implementations also implement an AMU 263 and this option can be used to enable this feature on those systems as well. 264 This flag can take the values 0 to 2, the default is 0. 265 266- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` 267 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 268 onwards. This flag can take the values 0 to 2, to align with the 269 ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 270 271- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` 272 extension. It allows access to the SCXTNUM_EL2 (Software Context Number) 273 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an 274 optional feature available on Arm v8.0 onwards. This flag can take values 275 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 276 Default value is ``0``. 277 278- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent 279 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. 280 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 281 and upwards. This flag can take the values 0 to 2, to align with the 282 ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 283 284- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter 285 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer 286 Physical Offset register) during EL2 to EL3 context save/restore operations. 287 Its a mandatory architectural feature and is enabled from v8.6 and upwards. 288 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 289 mechanism. Default value is ``0``. 290 291- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) 292 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained 293 Read Trap Register) during EL2 to EL3 context save/restore operations. 294 Its a mandatory architectural feature and is enabled from v8.6 and upwards. 295 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 296 mechanism. Default value is ``0``. 297 298- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to 299 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as 300 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a 301 mandatory architectural feature and is enabled from v8.7 and upwards. This 302 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 303 mechanism. Default value is ``0``. 304 305- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged 306 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a 307 permission fault for any privileged data access from EL1/EL2 to virtual 308 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a 309 mandatory architectural feature and is enabled from v8.1 and upwards. This 310 flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 311 mechanism. Default value is ``0``. 312 313- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. 314 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This 315 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 316 mechanism. Default value is ``0``. 317 318- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` 319 extension. This feature is only supported in AArch64 state. This flag can 320 take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 321 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from 322 Armv8.5 onwards. 323 324- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB`` 325 (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and 326 defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or 327 later CPUs. It is enabled from v8.5 and upwards and if needed can be 328 overidden from platforms explicitly. 329 330- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) 331 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. 332 This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 333 mechanism. Default is ``0``. 334 335- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed 336 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature 337 available on Arm v8.6. This flag can take values 0 to 2, to align with the 338 ``FEATURE_DETECTION`` mechanism. Default is ``0``. 339 340 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets 341 delayed by the amount of value in ``TWED_DELAY``. 342 343- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization 344 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register 345 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory 346 architectural feature and is enabled from v8.1 and upwards. It can take 347 values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 348 Default value is ``0``. 349 350- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to 351 allow access to TCR2_EL2 (extended translation control) from EL2 as 352 well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a 353 mandatory architectural feature and is enabled from v8.9 and upwards. This 354 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 355 mechanism. Default value is ``0``. 356 357- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE 358 at EL2 and below, and context switch relevant registers. This flag 359 can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 360 mechanism. Default value is ``0``. 361 362- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE 363 at EL2 and below, and context switch relevant registers. This flag 364 can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 365 mechanism. Default value is ``0``. 366 367- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE 368 at EL2 and below, and context switch relevant registers. This flag 369 can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 370 mechanism. Default value is ``0``. 371 372- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE 373 at EL2 and below, and context switch relevant registers. This flag 374 can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 375 mechanism. Default value is ``0``. 376 377- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to 378 allow use of Guarded Control Stack from EL2 as well as adding the GCS 379 registers to the EL2 context save/restore operations. This flag can take 380 the values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 381 Default value is ``0``. 382 383- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) 384 support in GCC for TF-A. This option is currently only supported for 385 AArch64. Default is 0. 386 387- ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM 388 feature. MPAM is an optional Armv8.4 extension that enables various memory 389 system components and resources to define partitions; software running at 390 various ELs can assign themselves to desired partition to control their 391 performance aspects. 392 393 This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 394 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to 395 access their own MPAM registers without trapping into EL3. This option 396 doesn't make use of partitioning in EL3, however. Platform initialisation 397 code should configure and use partitions in EL3 as required. This option 398 defaults to ``0``. 399 400- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power 401 Mitigation Mechanism supported by certain Arm cores, which allows the SoC 402 firmware to detect and limit high activity events to assist in SoC processor 403 power domain dynamic power budgeting and limit the triggering of whole-rail 404 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. 405 406- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which 407 allows platforms with cores supporting MPMM to describe them via the 408 ``HW_CONFIG`` device tree blob. Default is 0. 409 410- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) 411 support within generic code in TF-A. This option is currently only supported 412 in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and 413 in BL32 (SP_min) for AARCH32. Default is 0. 414 415- ``ENABLE_PMF``: Boolean option to enable support for optional Performance 416 Measurement Framework(PMF). Default is 0. 417 418- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI 419 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. 420 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must 421 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in 422 software. 423 424- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm 425 Management Extension. This flag can take the values 0 to 2, to align with 426 the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently 427 an experimental feature. 428 429- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime 430 instrumentation which injects timestamp collection points into TF-A to 431 allow runtime performance to be measured. Currently, only PSCI is 432 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option 433 as well. Default is 0. 434 435- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension 436 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share 437 registers so are enabled together. Using this option without 438 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure 439 world to trap to EL3. SME is an optional architectural feature for AArch64 440 and TF-A support is experimental. At this time, this build option cannot be 441 used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to 442 build with these options will fail. This flag can take the values 0 to 2, to 443 align with the ``FEATURE_DETECTION`` mechanism. Default is 0. 444 445- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension 446 version 2 (SME2) for the non-secure world only. SME2 is an optional 447 architectural feature for AArch64 and TF-A support is experimental. 448 This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME 449 accesses will still be trapped. This flag can take the values 0 to 2, to 450 align with the ``FEATURE_DETECTION`` mechanism. Default is 0. 451 452- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix 453 Extension for secure world use along with SVE and FPU/SIMD, ENABLE_SME_FOR_NS 454 must also be set to use this. If enabling this, the secure world MUST 455 handle context switching for SME, SVE, and FPU/SIMD registers to ensure that 456 no data is leaked to non-secure world. This is experimental. Default is 0. 457 458- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling 459 extensions. This is an optional architectural feature for AArch64. 460 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 461 mechanism. The default is 2 but is automatically disabled when the target 462 architecture is AArch32. 463 464- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension 465 (SVE) for the Non-secure world only. SVE is an optional architectural feature 466 for AArch64. Note that when SVE is enabled for the Non-secure world, access 467 to SIMD and floating-point functionality from the Secure world is disabled by 468 default and controlled with ENABLE_SVE_FOR_SWD. 469 This is to avoid corruption of the Non-secure world data in the Z-registers 470 which are aliased by the SIMD and FP registers. The build option is not 471 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an 472 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` enabled. 473 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 474 mechanism. The default is 2 but is automatically disabled when 475 ENABLE_SME_FOR_NS is enabled ( set to 1 or 2) since SME encompasses SVE. 476 At this time, this build option cannot be used on systems that have SPM_MM 477 enabled. 478 479- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world. 480 SVE is an optional architectural feature for AArch64. Note that this option 481 requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it 482 is automatically disabled when the target architecture is AArch32. 483 484- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection 485 checks in GCC. Allowed values are "all", "strong", "default" and "none". The 486 default value is set to "none". "strong" is the recommended stack protection 487 level if this feature is desired. "none" disables the stack protection. For 488 all values other than "none", the ``plat_get_stack_protector_canary()`` 489 platform hook needs to be implemented. The value is passed as the last 490 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. 491 492- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This 493 flag depends on ``DECRYPTION_SUPPORT`` build flag. 494 495- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. 496 This flag depends on ``DECRYPTION_SUPPORT`` build flag. 497 498- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could 499 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends 500 on ``DECRYPTION_SUPPORT`` build flag. 501 502- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector 503 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` 504 build flag. 505 506- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of 507 deprecated platform APIs, helper functions or drivers within Trusted 508 Firmware as error. It can take the value 1 (flag the use of deprecated 509 APIs as error) or 0. The default is 0. 510 511- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions 512 targeted at EL3. When set ``0`` (default), no exceptions are expected or 513 handled at EL3, and a panic will result. The exception to this rule is when 514 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions 515 occuring during normal world execution, are trapped to EL3. Any exception 516 trapped during secure world execution are trapped to the SPMC. This is 517 supported only for AArch64 builds. 518 519- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when 520 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. 521 Default value is 40 (LOG_LEVEL_INFO). 522 523- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault 524 injection from lower ELs, and this build option enables lower ELs to use 525 Error Records accessed via System Registers to inject faults. This is 526 applicable only to AArch64 builds. 527 528 This feature is intended for testing purposes only, and is advisable to keep 529 disabled for production images. 530 531- ``FEATURE_DETECTION``: Boolean option to enable the architectural features 532 detection mechanism. It detects whether the Architectural features enabled 533 through feature specific build flags are supported by the PE or not by 534 validating them either at boot phase or at runtime based on the value 535 possessed by the feature flag (0 to 2) and report error messages at an early 536 stage. 537 538 This prevents and benefits us from EL3 runtime exceptions during context save 539 and restore routines guarded by these build flags. Henceforth validating them 540 before their usage provides more control on the actions taken under them. 541 542 The mechanism permits the build flags to take values 0, 1 or 2 and 543 evaluates them accordingly. 544 545 Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example: 546 547 :: 548 549 ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time. 550 ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime. 551 ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime. 552 553 In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to 554 0, feature is disabled statically during compilation. If it is defined as 1, 555 feature is validated, wherein FEAT_HCX is detected at boot time. In case not 556 implemented by the PE, a hard panic is generated. Finally, if the flag is set 557 to 2, feature is validated at runtime. 558 559 Note that the entire implementation is divided into two phases, wherein as 560 as part of phase-1 we are supporting the values 0,1. Value 2 is currently not 561 supported and is planned to be handled explicilty in phase-2 implementation. 562 563 FEATURE_DETECTION macro is disabled by default, and is currently an 564 experimental procedure. Platforms can explicitly make use of this by 565 mechanism, by enabling it to validate whether they have set their build flags 566 properly at an early phase. 567 568- ``FIP_NAME``: This is an optional build option which specifies the FIP 569 filename for the ``fip`` target. Default is ``fip.bin``. 570 571- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU 572 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. 573 574- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: 575 576 :: 577 578 0: Encryption is done with Secret Symmetric Key (SSK) which is common 579 for a class of devices. 580 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is 581 unique per device. 582 583 This flag depends on ``DECRYPTION_SUPPORT`` build flag. 584 585- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` 586 tool to create certificates as per the Chain of Trust described in 587 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to 588 include the certificates in the FIP and FWU_FIP. Default value is '0'. 589 590 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support 591 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate 592 the corresponding certificates, and to include those certificates in the 593 FIP and FWU_FIP. 594 595 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 596 images will not include support for Trusted Board Boot. The FIP will still 597 include the corresponding certificates. This FIP can be used to verify the 598 Chain of Trust on the host machine through other mechanisms. 599 600 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 601 images will include support for Trusted Board Boot, but the FIP and FWU_FIP 602 will not include the corresponding certificates, causing a boot failure. 603 604- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have 605 inherent support for specific EL3 type interrupts. Setting this build option 606 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both 607 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and 608 :ref:`Interrupt Management Framework<Interrupt Management Framework>`. 609 This allows GICv2 platforms to enable features requiring EL3 interrupt type. 610 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and 611 the Secure Payload interrupts needs to be synchronously handed over to Secure 612 EL1 for handling. The default value of this option is ``0``, which means the 613 Group 0 interrupts are assumed to be handled by Secure EL1. 614 615- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError 616 Interrupts, resulting from errors in NS world, will be always trapped in 617 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions 618 will be trapped in the current exception level (or in EL1 if the current 619 exception level is EL0). 620 621- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific 622 software operations are required for CPUs to enter and exit coherency. 623 However, newer systems exist where CPUs' entry to and exit from coherency 624 is managed in hardware. Such systems require software to only initiate these 625 operations, and the rest is managed in hardware, minimizing active software 626 management. In such systems, this boolean option enables TF-A to carry out 627 build and run-time optimizations during boot and power management operations. 628 This option defaults to 0 and if it is enabled, then it implies 629 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. 630 631 If this flag is disabled while the platform which TF-A is compiled for 632 includes cores that manage coherency in hardware, then a compilation error is 633 generated. This is based on the fact that a system cannot have, at the same 634 time, cores that manage coherency in hardware and cores that don't. In other 635 words, a platform cannot have, at the same time, cores that require 636 ``HW_ASSISTED_COHERENCY=1`` and cores that require 637 ``HW_ASSISTED_COHERENCY=0``. 638 639 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of 640 translation library (xlat tables v2) must be used; version 1 of translation 641 library is not supported. 642 643- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for 644 implementation defined system register accesses from lower ELs. Default 645 value is ``0``. 646 647- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the 648 bottom, higher addresses at the top. This build flag can be set to '1' to 649 invert this behavior. Lower addresses will be printed at the top and higher 650 addresses at the bottom. 651 652- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3 653 runtime software in AArch32 mode, which is required to run AArch32 on Juno. 654 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in 655 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable 656 images. 657 658- ``KEY_ALG``: This build flag enables the user to select the algorithm to be 659 used for generating the PKCS keys and subsequent signing of the certificate. 660 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` 661 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 662 RSA 1.5 algorithm which is not TBBR compliant and is retained only for 663 compatibility. The default value of this flag is ``rsa`` which is the TBBR 664 compliant PKCS#1 RSA 2.1 scheme. 665 666- ``KEY_SIZE``: This build flag enables the user to select the key size for 667 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` 668 depend on the chosen algorithm and the cryptographic module. 669 670 +---------------------------+------------------------------------+ 671 | KEY_ALG | Possible key sizes | 672 +===========================+====================================+ 673 | rsa | 1024 , 2048 (default), 3072, 4096* | 674 +---------------------------+------------------------------------+ 675 | ecdsa | unavailable | 676 +---------------------------+------------------------------------+ 677 | ecdsa-brainpool-regular | unavailable | 678 +---------------------------+------------------------------------+ 679 | ecdsa-brainpool-twisted | unavailable | 680 +---------------------------+------------------------------------+ 681 682 683 * Only 2048 bits size is available with CryptoCell 712 SBROM release 1. 684 Only 3072 bits size is available with CryptoCell 712 SBROM release 2. 685 686- ``HASH_ALG``: This build flag enables the user to select the secure hash 687 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. 688 The default value of this flag is ``sha256``. 689 690- ``LDFLAGS``: Extra user options appended to the linkers' command line in 691 addition to the one set by the build system. 692 693- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log 694 output compiled into the build. This should be one of the following: 695 696 :: 697 698 0 (LOG_LEVEL_NONE) 699 10 (LOG_LEVEL_ERROR) 700 20 (LOG_LEVEL_NOTICE) 701 30 (LOG_LEVEL_WARNING) 702 40 (LOG_LEVEL_INFO) 703 50 (LOG_LEVEL_VERBOSE) 704 705 All log output up to and including the selected log level is compiled into 706 the build. The default value is 40 in debug builds and 20 in release builds. 707 708- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot 709 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to 710 provide trust that the code taking the measurements and recording them has 711 not been tampered with. 712 713 This option defaults to 0. 714 715- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust 716 for Measurement (DRTM). This feature has trust dependency on BL31 for taking 717 the measurements and recording them as per `PSA DRTM specification`_. For 718 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can 719 be used and for the platforms which use ``RESET_TO_BL31`` platform owners 720 should have mechanism to authenticate BL31. This is an experimental feature. 721 722 This option defaults to 0. 723 724- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 725 specifies the file that contains the Non-Trusted World private key in PEM 726 format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 727 728- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is 729 optional. It is only needed if the platform makefile specifies that it 730 is required in order to build the ``fwu_fip`` target. 731 732- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register 733 contents upon world switch. It can take either 0 (don't save and restore) or 734 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it 735 wants the timer registers to be saved and restored. 736 737- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc 738 for the BL image. It can be either 0 (include) or 1 (remove). The default 739 value is 0. 740 741- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that 742 the underlying hardware is not a full PL011 UART but a minimally compliant 743 generic UART, which is a subset of the PL011. The driver will not access 744 any register that is not part of the SBSA generic UART specification. 745 Default value is 0 (a full PL011 compliant UART is present). 746 747- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name 748 must be subdirectory of any depth under ``plat/``, and must contain a 749 platform makefile named ``platform.mk``. For example, to build TF-A for the 750 Arm Juno board, select PLAT=juno. 751 752- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image 753 instead of the normal boot flow. When defined, it must specify the entry 754 point address for the preloaded BL33 image. This option is incompatible with 755 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority 756 over ``PRELOADED_BL33_BASE``. 757 758- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset 759 vector address can be programmed or is fixed on the platform. It can take 760 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a 761 programmable reset address, it is expected that a CPU will start executing 762 code directly at the right address, both on a cold and warm reset. In this 763 case, there is no need to identify the entrypoint on boot and the boot path 764 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface 765 does not need to be implemented in this case. 766 767- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats 768 possible for the PSCI power-state parameter: original and extended State-ID 769 formats. This flag if set to 1, configures the generic PSCI layer to use the 770 extended format. The default value of this flag is 0, which means by default 771 the original power-state format is used by the PSCI implementation. This flag 772 should be specified by the platform makefile and it governs the return value 773 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is 774 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be 775 set to 1 as well. 776 777- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI 778 OS-initiated mode. This option defaults to 0. 779 780- ``RAS_EXTENSION``: Numeric value to enable Armv8.2 RAS features. RAS features 781 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 782 or later CPUs. This flag can take the values 0 to 2, to align with the 783 ``FEATURE_DETECTION`` mechanism. 784 785 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST_NS`` must also be 786 set to ``1``. 787 788 This option is disabled by default. 789 790- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead 791 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 792 entrypoint) or 1 (CPU reset to BL31 entrypoint). 793 The default value is 0. 794 795- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided 796 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector 797 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 798 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. 799 800- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 801 file that contains the ROT private key in PEM format and enforces public key 802 hash generation. If ``SAVE_KEYS=1``, this 803 file name will be used to save the key. 804 805- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 806 certificate generation tool to save the keys used to establish the Chain of 807 Trust. Allowed options are '0' or '1'. Default is '0' (do not save). 808 809- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. 810 If a SCP_BL2 image is present then this option must be passed for the ``fip`` 811 target. 812 813- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 814 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``, 815 this file name will be used to save the key. 816 817- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is 818 optional. It is only needed if the platform makefile specifies that it 819 is required in order to build the ``fwu_fip`` target. 820 821- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software 822 Delegated Exception Interface to BL31 image. This defaults to ``0``. 823 824 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be 825 set to ``1``. 826 827- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be 828 isolated on separate memory pages. This is a trade-off between security and 829 memory usage. See "Isolating code and read-only data on separate memory 830 pages" section in :ref:`Firmware Design`. This flag is disabled by default 831 and affects all BL images. 832 833- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS 834 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be 835 allocated in RAM discontiguous from the loaded firmware image. When set, the 836 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and 837 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS 838 sections are placed in RAM immediately following the loaded firmware image. 839 840- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the 841 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM 842 discontiguous from loaded firmware images. When set, the platform need to 843 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This 844 flag is disabled by default and NOLOAD sections are placed in RAM immediately 845 following the loaded firmware image. 846 847- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration 848 access requests via a standard SMCCC defined in `DEN0115`_. When combined with 849 UEFI+ACPI this can provide a certain amount of OS forward compatibility 850 with newer platforms that aren't ECAM compliant. 851 852- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. 853 This build option is only valid if ``ARCH=aarch64``. The value should be 854 the path to the directory containing the SPD source, relative to 855 ``services/spd/``; the directory is expected to contain a makefile called 856 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in 857 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher 858 cannot be enabled when the ``SPM_MM`` option is enabled. 859 860- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can 861 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops 862 execution in BL1 just before handing over to BL31. At this point, all 863 firmware images have been loaded in memory, and the MMU and caches are 864 turned off. Refer to the "Debugging options" section for more details. 865 866- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM 867 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 868 component runs at the EL3 exception level. The default value is ``0`` ( 869 disabled). This configuration supports pre-Armv8.4 platforms (aka not 870 implementing the ``FEAT_SEL2`` extension). This is an experimental feature. 871 872- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM 873 Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to 874 indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading 875 mechanism should be used. 876 877- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM 878 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 879 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` 880 extension. This is the default when enabling the SPM Dispatcher. When 881 disabled (0) it indicates the SPMC component runs at the S-EL1 execution 882 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations 883 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` 884 extension). 885 886- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure 887 Partition Manager (SPM) implementation. The default value is ``0`` 888 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is 889 enabled (``SPD=spmd``). 890 891- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the 892 description of secure partitions. The build system will parse this file and 893 package all secure partition blobs into the FIP. This file is not 894 necessarily part of TF-A tree. Only available when ``SPD=spmd``. 895 896- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles 897 secure interrupts (caught through the FIQ line). Platforms can enable 898 this directive if they need to handle such interruption. When enabled, 899 the FIQ are handled in monitor mode and non secure world is not allowed 900 to mask these events. Platforms that enable FIQ handling in SP_MIN shall 901 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. 902 903- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. 904 Platforms can configure this if they need to lower the hardware 905 limit, for example due to asymmetric configuration or limitations of 906 software run at lower ELs. The default is the architectural maximum 907 of 2048 which should be suitable for most configurations, the 908 hardware will limit the effective VL to the maximum physically supported 909 VL. 910 911- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True 912 Random Number Generator Interface to BL31 image. This defaults to ``0``. 913 914- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board 915 Boot feature. When set to '1', BL1 and BL2 images include support to load 916 and verify the certificates and images in a FIP, and BL1 includes support 917 for the Firmware Update. The default value is '0'. Generation and inclusion 918 of certificates in the FIP and FWU_FIP depends upon the value of the 919 ``GENERATE_COT`` option. 920 921 .. warning:: 922 This option depends on ``CREATE_KEYS`` to be enabled. If the keys 923 already exist in disk, they will be overwritten without further notice. 924 925- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 926 specifies the file that contains the Trusted World private key in PEM 927 format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 928 929- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or 930 synchronous, (see "Initializing a BL32 Image" section in 931 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using 932 synchronous method) or 1 (BL32 is initialized using asynchronous method). 933 Default is 0. 934 935- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt 936 routing model which routes non-secure interrupts asynchronously from TSP 937 to EL3 causing immediate preemption of TSP. The EL3 is responsible 938 for saving and restoring the TSP context in this routing model. The 939 default routing model (when the value is 0) is to route non-secure 940 interrupts to TSP allowing it to save its context and hand over 941 synchronously to EL3 via an SMC. 942 943 .. note:: 944 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` 945 must also be set to ``1``. 946 947- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of 948 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set 949 this delay. It can take values in the range (0-15). Default value is ``0`` 950 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. 951 Platforms need to explicitly update this value based on their requirements. 952 953- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM 954 linker. When the ``LINKER`` build variable points to the armlink linker, 955 this flag is enabled automatically. To enable support for armlink, platforms 956 will have to provide a scatter file for the BL image. Currently, Tegra 957 platforms use the armlink support to compile BL3-1 images. 958 959- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent 960 memory region in the BL memory map or not (see "Use of Coherent memory in 961 TF-A" section in :ref:`Firmware Design`). It can take the value 1 962 (Coherent memory region is included) or 0 (Coherent memory region is 963 excluded). Default is 1. 964 965- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature 966 exposing a virtual filesystem interface through BL31 as a SiP SMC function. 967 Default is 0. 968 969- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the 970 firmware configuration framework. This will move the io_policies into a 971 configuration device tree, instead of static structure in the code base. 972 973- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors 974 at runtime using fconf. If this flag is enabled, COT descriptors are 975 statically captured in tb_fw_config file in the form of device tree nodes 976 and properties. Currently, COT descriptors used by BL2 are moved to the 977 device tree and COT descriptors used by BL1 are retained in the code 978 base statically. 979 980- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in 981 runtime using firmware configuration framework. The platform specific SDEI 982 shared and private events configuration is retrieved from device tree rather 983 than static C structures at compile time. This is only supported if 984 SDEI_SUPPORT build flag is enabled. 985 986- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 987 and Group1 secure interrupts using the firmware configuration framework. The 988 platform specific secure interrupt property descriptor is retrieved from 989 device tree in runtime rather than depending on static C structure at compile 990 time. 991 992- ``USE_ROMLIB``: This flag determines whether library at ROM will be used. 993 This feature creates a library of functions to be placed in ROM and thus 994 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default 995 is 0. 996 997- ``V``: Verbose build. If assigned anything other than 0, the build commands 998 are printed. Default is 0. 999 1000- ``VERSION_STRING``: String used in the log output for each TF-A image. 1001 Defaults to a string formed by concatenating the version number, build type 1002 and build string. 1003 1004- ``W``: Warning level. Some compiler warning options of interest have been 1005 regrouped and put in the root Makefile. This flag can take the values 0 to 3, 1006 each level enabling more warning options. Default is 0. 1007 1008 This option is closely related to the ``E`` option, which enables 1009 ``-Werror``. 1010 1011 - ``W=0`` (default) 1012 1013 Enables a wide assortment of warnings, most notably ``-Wall`` and 1014 ``-Wextra``, as well as various bad practices and things that are likely to 1015 result in errors. Includes some compiler specific flags. No warnings are 1016 expected at this level for any build. 1017 1018 - ``W=1`` 1019 1020 Enables warnings we want the generic build to include but are too time 1021 consuming to fix at the moment. It re-enables warnings taken out for 1022 ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected 1023 to eventually be merged into ``W=0``. Some warnings are expected on some 1024 builds, but new contributions should not introduce new ones. 1025 1026 - ``W=2`` (recommended) 1027 1028 Enables warnings we want the generic build to include but cannot be enabled 1029 due to external libraries. This level is expected to eventually be merged 1030 into ``W=0``. Lots of warnings are expected, primarily from external 1031 libraries like zlib and compiler-rt, but new controbutions should not 1032 introduce new ones. 1033 1034 - ``W=3`` 1035 1036 Enables warnings that are informative but not necessary and generally too 1037 verbose and frequently ignored. A very large number of warnings are 1038 expected. 1039 1040 The exact set of warning flags depends on the compiler and TF-A warning 1041 level, however they are all succinctly set in the top-level Makefile. Please 1042 refer to the `GCC`_ or `Clang`_ documentation for more information on the 1043 individual flags. 1044 1045- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on 1046 the CPU after warm boot. This is applicable for platforms which do not 1047 require interconnect programming to enable cache coherency (eg: single 1048 cluster platforms). If this option is enabled, then warm boot path 1049 enables D-caches immediately after enabling MMU. This option defaults to 0. 1050 1051- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory 1052 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The 1053 default value of this flag is ``no``. Note this option must be enabled only 1054 for ARM architecture greater than Armv8.5-A. 1055 1056- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` 1057 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. 1058 The default value of this flag is ``0``. 1059 1060 ``AT`` speculative errata workaround disables stage1 page table walk for 1061 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point 1062 produces either the correct result or failure without TLB allocation. 1063 1064 This boolean option enables errata for all below CPUs. 1065 1066 +---------+--------------+-------------------------+ 1067 | Errata | CPU | Workaround Define | 1068 +=========+==============+=========================+ 1069 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | 1070 +---------+--------------+-------------------------+ 1071 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | 1072 +---------+--------------+-------------------------+ 1073 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | 1074 +---------+--------------+-------------------------+ 1075 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | 1076 +---------+--------------+-------------------------+ 1077 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | 1078 +---------+--------------+-------------------------+ 1079 1080 .. note:: 1081 This option is enabled by build only if platform sets any of above defines 1082 mentioned in ’Workaround Define' column in the table. 1083 If this option is enabled for the EL3 software then EL2 software also must 1084 implement this workaround due to the behaviour of the errata mentioned 1085 in new SDEN document which will get published soon. 1086 1087- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR 1088 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. 1089 This flag is disabled by default. 1090 1091- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the 1092 host machine where a custom installation of OpenSSL is located, which is used 1093 to build the certificate generation, firmware encryption and FIP tools. If 1094 this option is not set, the default OS installation will be used. 1095 1096- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for 1097 functions that wait for an arbitrary time length (udelay and mdelay). The 1098 default value is 0. 1099 1100- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record 1101 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an 1102 optional architectural feature for AArch64. This flag can take the values 1103 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0 1104 and it is automatically disabled when the target architecture is AArch32. 1105 1106- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer 1107 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented 1108 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural 1109 feature for AArch64. This flag can take the values 0 to 2, to align with the 1110 ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically 1111 disabled when the target architecture is AArch32. 1112 1113- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system 1114 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented 1115 but unused). This feature is available if trace unit such as ETMv4.x, and 1116 ETE(extending ETM feature) is implemented. This flag can take the values 1117 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0. 1118 1119- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers 1120 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), 1121 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align 1122 with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default. 1123 1124- ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA 1125 APIs on platforms that doesn't support RSS (providing Arm CCA HES 1126 functionalities). When enabled (``1``), a mocked version of the APIs are used. 1127 The default value is 0. 1128 1129- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine 1130 ``plat_can_cmo`` which will return zero if cache management operations should 1131 be skipped and non-zero otherwise. By default, this option is disabled which 1132 means platform hook won't be checked and CMOs will always be performed when 1133 related functions are called. 1134 1135GICv3 driver options 1136-------------------- 1137 1138GICv3 driver files are included using directive: 1139 1140``include drivers/arm/gic/v3/gicv3.mk`` 1141 1142The driver can be configured with the following options set in the platform 1143makefile: 1144 1145- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. 1146 Enabling this option will add runtime detection support for the 1147 GIC-600, so is safe to select even for a GIC500 implementation. 1148 This option defaults to 0. 1149 1150- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit 1151 for GIC-600 AE. Enabling this option will introduce support to initialize 1152 the FMU. Platforms should call the init function during boot to enable the 1153 FMU and its safety mechanisms. This option defaults to 0. 1154 1155- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip 1156 functionality. This option defaults to 0 1157 1158- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation 1159 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` 1160 functions. This is required for FVP platform which need to simulate GIC save 1161 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. 1162 1163- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. 1164 This option defaults to 0. 1165 1166- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended 1167 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. 1168 1169Debugging options 1170----------------- 1171 1172To compile a debug version and make the build more verbose use 1173 1174.. code:: shell 1175 1176 make PLAT=<platform> DEBUG=1 V=1 all 1177 1178AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools 1179(for example Arm-DS) might not support this and may need an older version of 1180DWARF symbols to be emitted by GCC. This can be achieved by using the 1181``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting 1182the version to 4 is recommended for Arm-DS. 1183 1184When debugging logic problems it might also be useful to disable all compiler 1185optimizations by using ``-O0``. 1186 1187.. warning:: 1188 Using ``-O0`` could cause output images to be larger and base addresses 1189 might need to be recalculated (see the **Memory layout on Arm development 1190 platforms** section in the :ref:`Firmware Design`). 1191 1192Extra debug options can be passed to the build system by setting ``CFLAGS`` or 1193``LDFLAGS``: 1194 1195.. code:: shell 1196 1197 CFLAGS='-O0 -gdwarf-2' \ 1198 make PLAT=<platform> DEBUG=1 V=1 all 1199 1200Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be 1201ignored as the linker is called directly. 1202 1203It is also possible to introduce an infinite loop to help in debugging the 1204post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the 1205``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` 1206section. In this case, the developer may take control of the target using a 1207debugger when indicated by the console output. When using Arm-DS, the following 1208commands can be used: 1209 1210:: 1211 1212 # Stop target execution 1213 interrupt 1214 1215 # 1216 # Prepare your debugging environment, e.g. set breakpoints 1217 # 1218 1219 # Jump over the debug loop 1220 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 1221 1222 # Resume execution 1223 continue 1224 1225Firmware update options 1226----------------------- 1227 1228- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used 1229 in defining the firmware update metadata structure. This flag is by default 1230 set to '2'. 1231 1232- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each 1233 firmware bank. Each firmware bank must have the same number of images as per 1234 the `PSA FW update specification`_. 1235 This flag is used in defining the firmware update metadata structure. This 1236 flag is by default set to '1'. 1237 1238- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the 1239 `PSA FW update specification`_. The default value is 0, and this is an 1240 experimental feature. 1241 PSA firmware update implementation has some limitations, such as BL2 is 1242 not part of the protocol-updatable images, if BL2 needs to be updated, then 1243 it should be done through another platform-defined mechanism, and it assumes 1244 that the platform's hardware supports CRC32 instructions. 1245 1246-------------- 1247 1248*Copyright (c) 2019-2023, Arm Limited. All rights reserved.* 1249 1250.. _DEN0115: https://developer.arm.com/docs/den0115/latest 1251.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/ 1252.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a 1253.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html 1254.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html 1255