1Build Options 2============= 3 4The TF-A build system supports the following build options. Unless mentioned 5otherwise, these options are expected to be specified at the build command 6line and are not to be modified in any component makefiles. Note that the 7build system doesn't track dependency for build options. Therefore, if any of 8the build options are changed from a previous build, a clean build must be 9performed. 10 11.. _build_options_common: 12 13Common build options 14-------------------- 15 16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the 17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to 18 code having a smaller resulting size. 19 20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as 21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the 22 directory containing the SP source, relative to the ``bl32/``; the directory 23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``. 24 25- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return 26 zero at all but the highest implemented exception level. Reads from the 27 memory mapped view are unaffected by this control. 28 29- ``ARCH`` : Choose the target build architecture for TF-A. It can take either 30 ``aarch64`` or ``aarch32`` as values. By default, it is defined to 31 ``aarch64``. 32 33- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies 34 one or more feature modifiers. This option has the form ``[no]feature+...`` 35 and defaults to ``none``. It translates into compiler option 36 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the 37 list of supported feature modifiers. 38 39- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when 40 compiling TF-A. Its value must be numeric, and defaults to 8 . See also, 41 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in 42 :ref:`Firmware Design`. 43 44- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when 45 compiling TF-A. Its value must be a numeric, and defaults to 0. See also, 46 *Armv8 Architecture Extensions* in :ref:`Firmware Design`. 47 48- ``BL2``: This is an optional build option which specifies the path to BL2 49 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be 50 built. 51 52- ``BL2U``: This is an optional build option which specifies the path to 53 BL2U image. In this case, the BL2U in TF-A will not be built. 54 55- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset 56 vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 57 entrypoint) or 1 (CPU reset to BL2 entrypoint). 58 The default value is 0. 59 60- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. 61 While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be 62 true in a 4-world system where RESET_TO_BL2 is 0. 63 64- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the 65 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. 66 67- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place 68 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize 69 the RW sections in RAM, while leaving the RO sections in place. This option 70 enable this use-case. For now, this option is only supported 71 when RESET_TO_BL2 is set to '1'. 72 73- ``BL31``: This is an optional build option which specifies the path to 74 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not 75 be built. 76 77- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 78 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``, 79 this file name will be used to save the key. 80 81- ``BL32``: This is an optional build option which specifies the path to 82 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not 83 be built. 84 85- ``BL32_EXTRA1``: This is an optional build option which specifies the path to 86 Trusted OS Extra1 image for the ``fip`` target. 87 88- ``BL32_EXTRA2``: This is an optional build option which specifies the path to 89 Trusted OS Extra2 image for the ``fip`` target. 90 91- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 92 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``, 93 this file name will be used to save the key. 94 95- ``BL33``: Path to BL33 image in the host file system. This is mandatory for 96 ``fip`` target in case TF-A BL2 is used. 97 98- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 99 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``, 100 this file name will be used to save the key. 101 102- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication 103 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. 104 If enabled, it is needed to use a compiler that supports the option 105 ``-mbranch-protection``. Selects the branch protection features to use: 106- 0: Default value turns off all types of branch protection 107- 1: Enables all types of branch protection features 108- 2: Return address signing to its standard level 109- 3: Extend the signing to include leaf functions 110- 4: Turn on branch target identification mechanism 111 112 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options 113 and resulting PAuth/BTI features. 114 115 +-------+--------------+-------+-----+ 116 | Value | GCC option | PAuth | BTI | 117 +=======+==============+=======+=====+ 118 | 0 | none | N | N | 119 +-------+--------------+-------+-----+ 120 | 1 | standard | Y | Y | 121 +-------+--------------+-------+-----+ 122 | 2 | pac-ret | Y | N | 123 +-------+--------------+-------+-----+ 124 | 3 | pac-ret+leaf | Y | N | 125 +-------+--------------+-------+-----+ 126 | 4 | bti | N | Y | 127 +-------+--------------+-------+-----+ 128 129 This option defaults to 0. 130 Note that Pointer Authentication is enabled for Non-secure world 131 irrespective of the value of this option if the CPU supports it. 132 133- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the 134 compilation of each build. It must be set to a C string (including quotes 135 where applicable). Defaults to a string that contains the time and date of 136 the compilation. 137 138- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A 139 build to be uniquely identified. Defaults to the current git commit id. 140 141- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` 142 143- ``CFLAGS``: Extra user options appended on the compiler's command line in 144 addition to the options set by the build system. 145 146- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may 147 release several CPUs out of reset. It can take either 0 (several CPUs may be 148 brought up) or 1 (only one CPU will ever be brought up during cold reset). 149 Default is 0. If the platform always brings up a single CPU, there is no 150 need to distinguish between primary and secondary CPUs and the boot path can 151 be optimised. The ``plat_is_my_cpu_primary()`` and 152 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need 153 to be implemented in this case. 154 155- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. 156 Defaults to ``tbbr``. 157 158- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor 159 register state when an unexpected exception occurs during execution of 160 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default 161 this is only enabled for a debug build of the firmware. 162 163- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 164 certificate generation tool to create new keys in case no valid keys are 165 present or specified. Allowed options are '0' or '1'. Default is '1'. 166 167- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause 168 the AArch32 system registers to be included when saving and restoring the 169 CPU context. The option must be set to 0 for AArch64-only platforms (that 170 is on hardware that does not implement AArch32, or at least not at EL1 and 171 higher ELs). Default value is 1. 172 173- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP 174 registers to be included when saving and restoring the CPU context. Default 175 is 0. 176 177- ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension 178 registers in cpu context. This must be enabled, if the platform wants to use 179 this feature in the Secure world and MTE is enabled at ELX. This flag can 180 take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 181 Default value is 0. 182 183- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV 184 registers to be saved/restored when entering/exiting an EL2 execution 185 context. This flag can take values 0 to 2, to align with the 186 ``FEATURE_DETECTION`` mechanism. Default value is 0. 187 188- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer 189 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers 190 to be included when saving and restoring the CPU context as part of world 191 switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION`` 192 mechanism. Default value is 0. 193 194 Note that Pointer Authentication is enabled for Non-secure world irrespective 195 of the value of this flag if the CPU supports it. 196 197- ``DEBUG``: Chooses between a debug and release build. It can take either 0 198 (release) or 1 (debug) as values. 0 is the default. 199 200- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the 201 authenticated decryption algorithm to be used to decrypt firmware/s during 202 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of 203 this flag is ``none`` to disable firmware decryption which is an optional 204 feature as per TBBR. 205 206- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation 207 of the binary image. If set to 1, then only the ELF image is built. 208 0 is the default. 209 210- ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented 211 (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms 212 that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU, 213 check the latest Arm ARM. 214 215- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted 216 Board Boot authentication at runtime. This option is meant to be enabled only 217 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this 218 flag has to be enabled. 0 is the default. 219 220- ``E``: Boolean option to make warnings into errors. Default is 1. 221 222 When specifying higher warnings levels (``W=1`` and higher), this option 223 defaults to 0. This is done to encourage contributors to use them, as they 224 are expected to produce warnings that would otherwise fail the build. New 225 contributions are still expected to build with ``W=0`` and ``E=1`` (the 226 default). 227 228- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of 229 the normal boot flow. It must specify the entry point address of the EL3 230 payload. Please refer to the "Booting an EL3 payload" section for more 231 details. 232 233- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions. 234 This is an optional architectural feature available on v8.4 onwards. Some 235 v8.2 implementations also implement an AMU and this option can be used to 236 enable this feature on those systems as well. Default is 0. 237 238- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters 239 (also known as group 1 counters). These are implementation-defined counters, 240 and as such require additional platform configuration. Default is 0. 241 242- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which 243 allows platforms with auxiliary counters to describe them via the 244 ``HW_CONFIG`` device tree blob. Default is 0. 245 246- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` 247 are compiled out. For debug builds, this option defaults to 1, and calls to 248 ``assert()`` are left in place. For release builds, this option defaults to 0 249 and calls to ``assert()`` function are compiled out. This option can be set 250 independently of ``DEBUG``. It can also be used to hide any auxiliary code 251 that is only required for the assertion and does not fit in the assertion 252 itself. 253 254- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace 255 dumps or not. It is supported in both AArch64 and AArch32. However, in 256 AArch32 the format of the frame records are not defined in the AAPCS and they 257 are defined by the implementation. This implementation of backtrace only 258 supports the format used by GCC when T32 interworking is disabled. For this 259 reason enabling this option in AArch32 will force the compiler to only 260 generate A32 code. This option is enabled by default only in AArch64 debug 261 builds, but this behaviour can be overridden in each platform's Makefile or 262 in the build command line. 263 264- ``ENABLE_FEAT_AMUv1``: Numeric value to enable access to the HAFGRTR_EL2 265 (Hypervisor Activity Monitors Fine-Grained Read Trap Register) during EL2 266 to EL3 context save/restore operations. This flag can take the values 0 to 2, 267 to align with the ``FEATURE_DETECTION`` mechanism. It is an optional feature 268 available on v8.4 and onwards and must be set to either 1 or 2 alongside 269 ``ENABLE_FEAT_FGT``, to access the HAFGRTR_EL2 register. 270 Default value is ``0``. 271 272- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` 273 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 274 onwards. This flag can take the values 0 to 2, to align with the 275 ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 276 277- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` 278 extension. It allows access to the SCXTNUM_EL2 (Software Context Number) 279 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an 280 optional feature available on Arm v8.0 onwards. This flag can take values 281 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 282 Default value is ``0``. 283 284- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent 285 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. 286 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 287 and upwards. This flag can take the values 0 to 2, to align with the 288 ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 289 290- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter 291 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer 292 Physical Offset register) during EL2 to EL3 context save/restore operations. 293 Its a mandatory architectural feature and is enabled from v8.6 and upwards. 294 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 295 mechanism. Default value is ``0``. 296 297- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) 298 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained 299 Read Trap Register) during EL2 to EL3 context save/restore operations. 300 Its a mandatory architectural feature and is enabled from v8.6 and upwards. 301 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 302 mechanism. Default value is ``0``. 303 304- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to 305 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as 306 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a 307 mandatory architectural feature and is enabled from v8.7 and upwards. This 308 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 309 mechanism. Default value is ``0``. 310 311- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged 312 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a 313 permission fault for any privileged data access from EL1/EL2 to virtual 314 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a 315 mandatory architectural feature and is enabled from v8.1 and upwards. This 316 flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 317 mechanism. Default value is ``0``. 318 319- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. 320 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This 321 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 322 mechanism. Default value is ``0``. 323 324- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` 325 extension. This feature is only supported in AArch64 state. This flag can 326 take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 327 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from 328 Armv8.5 onwards. 329 330- ``ENABLE_FEAT_SB``: Numeric value to enable the ``FEAT_SB`` (Speculation 331 Barrier) extension allowing access to ``sb`` instruction. ``FEAT_SB`` is an 332 optional feature and defaults to ``0`` for pre-Armv8.5 CPUs but are mandatory 333 for Armv8.5 or later CPUs. This flag can take values 0 to 2, to align with 334 ``FEATURE_DETECTION`` mechanism. It is enabled from v8.5 and upwards and if 335 needed could be overidden from platforms explicitly. Default value is ``0``. 336 337- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) 338 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. 339 This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 340 mechanism. Default is ``0``. 341 342- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed 343 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature 344 available on Arm v8.6. This flag can take values 0 to 2, to align with the 345 ``FEATURE_DETECTION`` mechanism. Default is ``0``. 346 347 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets 348 delayed by the amount of value in ``TWED_DELAY``. 349 350- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization 351 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register 352 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory 353 architectural feature and is enabled from v8.1 and upwards. It can take 354 values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 355 Default value is ``0``. 356 357- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to 358 allow access to TCR2_EL2 (extended translation control) from EL2 as 359 well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a 360 mandatory architectural feature and is enabled from v8.9 and upwards. This 361 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 362 mechanism. Default value is ``0``. 363 364- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) 365 support in GCC for TF-A. This option is currently only supported for 366 AArch64. Default is 0. 367 368- ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM 369 feature. MPAM is an optional Armv8.4 extension that enables various memory 370 system components and resources to define partitions; software running at 371 various ELs can assign themselves to desired partition to control their 372 performance aspects. 373 374 This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 375 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to 376 access their own MPAM registers without trapping into EL3. This option 377 doesn't make use of partitioning in EL3, however. Platform initialisation 378 code should configure and use partitions in EL3 as required. This option 379 defaults to ``0``. 380 381- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power 382 Mitigation Mechanism supported by certain Arm cores, which allows the SoC 383 firmware to detect and limit high activity events to assist in SoC processor 384 power domain dynamic power budgeting and limit the triggering of whole-rail 385 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. 386 387- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which 388 allows platforms with cores supporting MPMM to describe them via the 389 ``HW_CONFIG`` device tree blob. Default is 0. 390 391- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) 392 support within generic code in TF-A. This option is currently only supported 393 in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and 394 in BL32 (SP_min) for AARCH32. Default is 0. 395 396- ``ENABLE_PMF``: Boolean option to enable support for optional Performance 397 Measurement Framework(PMF). Default is 0. 398 399- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI 400 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. 401 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must 402 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in 403 software. 404 405- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm 406 Management Extension. This flag can take the values 0 to 2, to align with 407 the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently 408 an experimental feature. 409 410- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime 411 instrumentation which injects timestamp collection points into TF-A to 412 allow runtime performance to be measured. Currently, only PSCI is 413 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option 414 as well. Default is 0. 415 416- ``ENABLE_SME_FOR_NS``: Boolean option to enable Scalable Matrix Extension 417 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share 418 registers so are enabled together. Using this option without 419 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure 420 world to trap to EL3. SME is an optional architectural feature for AArch64 421 and TF-A support is experimental. At this time, this build option cannot be 422 used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to 423 build with these options will fail. Default is 0. 424 425- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix 426 Extension for secure world use along with SVE and FPU/SIMD, ENABLE_SME_FOR_NS 427 must also be set to use this. If enabling this, the secure world MUST 428 handle context switching for SME, SVE, and FPU/SIMD registers to ensure that 429 no data is leaked to non-secure world. This is experimental. Default is 0. 430 431- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling 432 extensions. This is an optional architectural feature for AArch64. 433 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 434 mechanism. The default is 2 but is automatically disabled when the target 435 architecture is AArch32. 436 437- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension 438 (SVE) for the Non-secure world only. SVE is an optional architectural feature 439 for AArch64. Note that when SVE is enabled for the Non-secure world, access 440 to SIMD and floating-point functionality from the Secure world is disabled by 441 default and controlled with ENABLE_SVE_FOR_SWD. 442 This is to avoid corruption of the Non-secure world data in the Z-registers 443 which are aliased by the SIMD and FP registers. The build option is not 444 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an 445 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to 446 1. The default is 1 but is automatically disabled when ENABLE_SME_FOR_NS=1 447 since SME encompasses SVE. At this time, this build option cannot be used on 448 systems that have SPM_MM enabled. 449 450- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world. 451 SVE is an optional architectural feature for AArch64. Note that this option 452 requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it 453 is automatically disabled when the target architecture is AArch32. 454 455- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection 456 checks in GCC. Allowed values are "all", "strong", "default" and "none". The 457 default value is set to "none". "strong" is the recommended stack protection 458 level if this feature is desired. "none" disables the stack protection. For 459 all values other than "none", the ``plat_get_stack_protector_canary()`` 460 platform hook needs to be implemented. The value is passed as the last 461 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. 462 463- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This 464 flag depends on ``DECRYPTION_SUPPORT`` build flag. 465 466- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. 467 This flag depends on ``DECRYPTION_SUPPORT`` build flag. 468 469- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could 470 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends 471 on ``DECRYPTION_SUPPORT`` build flag. 472 473- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector 474 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` 475 build flag. 476 477- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of 478 deprecated platform APIs, helper functions or drivers within Trusted 479 Firmware as error. It can take the value 1 (flag the use of deprecated 480 APIs as error) or 0. The default is 0. 481 482- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions 483 targeted at EL3. When set ``0`` (default), no exceptions are expected or 484 handled at EL3, and a panic will result. The exception to this rule is when 485 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions 486 occuring during normal world execution, are trapped to EL3. Any exception 487 trapped during secure world execution are trapped to the SPMC. This is 488 supported only for AArch64 builds. 489 490- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when 491 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. 492 Default value is 40 (LOG_LEVEL_INFO). 493 494- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault 495 injection from lower ELs, and this build option enables lower ELs to use 496 Error Records accessed via System Registers to inject faults. This is 497 applicable only to AArch64 builds. 498 499 This feature is intended for testing purposes only, and is advisable to keep 500 disabled for production images. 501 502- ``FEATURE_DETECTION``: Boolean option to enable the architectural features 503 detection mechanism. It detects whether the Architectural features enabled 504 through feature specific build flags are supported by the PE or not by 505 validating them either at boot phase or at runtime based on the value 506 possessed by the feature flag (0 to 2) and report error messages at an early 507 stage. 508 509 This prevents and benefits us from EL3 runtime exceptions during context save 510 and restore routines guarded by these build flags. Henceforth validating them 511 before their usage provides more control on the actions taken under them. 512 513 The mechanism permits the build flags to take values 0, 1 or 2 and 514 evaluates them accordingly. 515 516 Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example: 517 518 :: 519 520 ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time. 521 ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime. 522 ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime. 523 524 In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to 525 0, feature is disabled statically during compilation. If it is defined as 1, 526 feature is validated, wherein FEAT_HCX is detected at boot time. In case not 527 implemented by the PE, a hard panic is generated. Finally, if the flag is set 528 to 2, feature is validated at runtime. 529 530 Note that the entire implementation is divided into two phases, wherein as 531 as part of phase-1 we are supporting the values 0,1. Value 2 is currently not 532 supported and is planned to be handled explicilty in phase-2 implementation. 533 534 FEATURE_DETECTION macro is disabled by default, and is currently an 535 experimental procedure. Platforms can explicitly make use of this by 536 mechanism, by enabling it to validate whether they have set their build flags 537 properly at an early phase. 538 539- ``FIP_NAME``: This is an optional build option which specifies the FIP 540 filename for the ``fip`` target. Default is ``fip.bin``. 541 542- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU 543 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. 544 545- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: 546 547 :: 548 549 0: Encryption is done with Secret Symmetric Key (SSK) which is common 550 for a class of devices. 551 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is 552 unique per device. 553 554 This flag depends on ``DECRYPTION_SUPPORT`` build flag. 555 556- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` 557 tool to create certificates as per the Chain of Trust described in 558 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to 559 include the certificates in the FIP and FWU_FIP. Default value is '0'. 560 561 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support 562 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate 563 the corresponding certificates, and to include those certificates in the 564 FIP and FWU_FIP. 565 566 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 567 images will not include support for Trusted Board Boot. The FIP will still 568 include the corresponding certificates. This FIP can be used to verify the 569 Chain of Trust on the host machine through other mechanisms. 570 571 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 572 images will include support for Trusted Board Boot, but the FIP and FWU_FIP 573 will not include the corresponding certificates, causing a boot failure. 574 575- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have 576 inherent support for specific EL3 type interrupts. Setting this build option 577 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both 578 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and 579 :ref:`Interrupt Management Framework<Interrupt Management Framework>`. 580 This allows GICv2 platforms to enable features requiring EL3 interrupt type. 581 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and 582 the Secure Payload interrupts needs to be synchronously handed over to Secure 583 EL1 for handling. The default value of this option is ``0``, which means the 584 Group 0 interrupts are assumed to be handled by Secure EL1. 585 586- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError 587 Interrupts, resulting from errors in NS world, will be always trapped in 588 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions 589 will be trapped in the current exception level (or in EL1 if the current 590 exception level is EL0). 591 592- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific 593 software operations are required for CPUs to enter and exit coherency. 594 However, newer systems exist where CPUs' entry to and exit from coherency 595 is managed in hardware. Such systems require software to only initiate these 596 operations, and the rest is managed in hardware, minimizing active software 597 management. In such systems, this boolean option enables TF-A to carry out 598 build and run-time optimizations during boot and power management operations. 599 This option defaults to 0 and if it is enabled, then it implies 600 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. 601 602 If this flag is disabled while the platform which TF-A is compiled for 603 includes cores that manage coherency in hardware, then a compilation error is 604 generated. This is based on the fact that a system cannot have, at the same 605 time, cores that manage coherency in hardware and cores that don't. In other 606 words, a platform cannot have, at the same time, cores that require 607 ``HW_ASSISTED_COHERENCY=1`` and cores that require 608 ``HW_ASSISTED_COHERENCY=0``. 609 610 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of 611 translation library (xlat tables v2) must be used; version 1 of translation 612 library is not supported. 613 614- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the 615 bottom, higher addresses at the top. This build flag can be set to '1' to 616 invert this behavior. Lower addresses will be printed at the top and higher 617 addresses at the bottom. 618 619- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3 620 runtime software in AArch32 mode, which is required to run AArch32 on Juno. 621 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in 622 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable 623 images. 624 625- ``KEY_ALG``: This build flag enables the user to select the algorithm to be 626 used for generating the PKCS keys and subsequent signing of the certificate. 627 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` 628 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 629 RSA 1.5 algorithm which is not TBBR compliant and is retained only for 630 compatibility. The default value of this flag is ``rsa`` which is the TBBR 631 compliant PKCS#1 RSA 2.1 scheme. 632 633- ``KEY_SIZE``: This build flag enables the user to select the key size for 634 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` 635 depend on the chosen algorithm and the cryptographic module. 636 637 +---------------------------+------------------------------------+ 638 | KEY_ALG | Possible key sizes | 639 +===========================+====================================+ 640 | rsa | 1024 , 2048 (default), 3072, 4096* | 641 +---------------------------+------------------------------------+ 642 | ecdsa | unavailable | 643 +---------------------------+------------------------------------+ 644 | ecdsa-brainpool-regular | unavailable | 645 +---------------------------+------------------------------------+ 646 | ecdsa-brainpool-twisted | unavailable | 647 +---------------------------+------------------------------------+ 648 649 650 * Only 2048 bits size is available with CryptoCell 712 SBROM release 1. 651 Only 3072 bits size is available with CryptoCell 712 SBROM release 2. 652 653- ``HASH_ALG``: This build flag enables the user to select the secure hash 654 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. 655 The default value of this flag is ``sha256``. 656 657- ``LDFLAGS``: Extra user options appended to the linkers' command line in 658 addition to the one set by the build system. 659 660- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log 661 output compiled into the build. This should be one of the following: 662 663 :: 664 665 0 (LOG_LEVEL_NONE) 666 10 (LOG_LEVEL_ERROR) 667 20 (LOG_LEVEL_NOTICE) 668 30 (LOG_LEVEL_WARNING) 669 40 (LOG_LEVEL_INFO) 670 50 (LOG_LEVEL_VERBOSE) 671 672 All log output up to and including the selected log level is compiled into 673 the build. The default value is 40 in debug builds and 20 in release builds. 674 675- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot 676 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to 677 provide trust that the code taking the measurements and recording them has 678 not been tampered with. 679 680 This option defaults to 0. 681 682- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust 683 for Measurement (DRTM). This feature has trust dependency on BL31 for taking 684 the measurements and recording them as per `PSA DRTM specification`_. For 685 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can 686 be used and for the platforms which use ``RESET_TO_BL31`` platform owners 687 should have mechanism to authenticate BL31. This is an experimental feature. 688 689 This option defaults to 0. 690 691- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 692 specifies the file that contains the Non-Trusted World private key in PEM 693 format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 694 695- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is 696 optional. It is only needed if the platform makefile specifies that it 697 is required in order to build the ``fwu_fip`` target. 698 699- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register 700 contents upon world switch. It can take either 0 (don't save and restore) or 701 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it 702 wants the timer registers to be saved and restored. 703 704- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc 705 for the BL image. It can be either 0 (include) or 1 (remove). The default 706 value is 0. 707 708- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that 709 the underlying hardware is not a full PL011 UART but a minimally compliant 710 generic UART, which is a subset of the PL011. The driver will not access 711 any register that is not part of the SBSA generic UART specification. 712 Default value is 0 (a full PL011 compliant UART is present). 713 714- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name 715 must be subdirectory of any depth under ``plat/``, and must contain a 716 platform makefile named ``platform.mk``. For example, to build TF-A for the 717 Arm Juno board, select PLAT=juno. 718 719- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image 720 instead of the normal boot flow. When defined, it must specify the entry 721 point address for the preloaded BL33 image. This option is incompatible with 722 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority 723 over ``PRELOADED_BL33_BASE``. 724 725- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset 726 vector address can be programmed or is fixed on the platform. It can take 727 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a 728 programmable reset address, it is expected that a CPU will start executing 729 code directly at the right address, both on a cold and warm reset. In this 730 case, there is no need to identify the entrypoint on boot and the boot path 731 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface 732 does not need to be implemented in this case. 733 734- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats 735 possible for the PSCI power-state parameter: original and extended State-ID 736 formats. This flag if set to 1, configures the generic PSCI layer to use the 737 extended format. The default value of this flag is 0, which means by default 738 the original power-state format is used by the PSCI implementation. This flag 739 should be specified by the platform makefile and it governs the return value 740 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is 741 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be 742 set to 1 as well. 743 744- ``RAS_EXTENSION``: Numeric value to enable Armv8.2 RAS features. RAS features 745 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 746 or later CPUs. This flag can take the values 0 to 2, to align with the 747 ``FEATURE_DETECTION`` mechanism. 748 749 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST_NS`` must also be 750 set to ``1``. 751 752 This option is disabled by default. 753 754- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead 755 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 756 entrypoint) or 1 (CPU reset to BL31 entrypoint). 757 The default value is 0. 758 759- ``RESET_TO_BL31_WITH_PARAMS``: If ``RESET_TO_BL31`` has been enabled, setting 760 this additional option guarantees that the input registers are not cleared 761 therefore allowing parameters to be passed to the BL31 entrypoint. 762 The default value is 0. 763 764- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided 765 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector 766 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 767 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. 768 769- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 770 file that contains the ROT private key in PEM format and enforces public key 771 hash generation. If ``SAVE_KEYS=1``, this 772 file name will be used to save the key. 773 774- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 775 certificate generation tool to save the keys used to establish the Chain of 776 Trust. Allowed options are '0' or '1'. Default is '0' (do not save). 777 778- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. 779 If a SCP_BL2 image is present then this option must be passed for the ``fip`` 780 target. 781 782- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 783 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``, 784 this file name will be used to save the key. 785 786- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is 787 optional. It is only needed if the platform makefile specifies that it 788 is required in order to build the ``fwu_fip`` target. 789 790- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software 791 Delegated Exception Interface to BL31 image. This defaults to ``0``. 792 793 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be 794 set to ``1``. 795 796- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be 797 isolated on separate memory pages. This is a trade-off between security and 798 memory usage. See "Isolating code and read-only data on separate memory 799 pages" section in :ref:`Firmware Design`. This flag is disabled by default 800 and affects all BL images. 801 802- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS 803 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be 804 allocated in RAM discontiguous from the loaded firmware image. When set, the 805 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and 806 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS 807 sections are placed in RAM immediately following the loaded firmware image. 808 809- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the 810 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM 811 discontiguous from loaded firmware images. When set, the platform need to 812 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This 813 flag is disabled by default and NOLOAD sections are placed in RAM immediately 814 following the loaded firmware image. 815 816- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration 817 access requests via a standard SMCCC defined in `DEN0115`_. When combined with 818 UEFI+ACPI this can provide a certain amount of OS forward compatibility 819 with newer platforms that aren't ECAM compliant. 820 821- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. 822 This build option is only valid if ``ARCH=aarch64``. The value should be 823 the path to the directory containing the SPD source, relative to 824 ``services/spd/``; the directory is expected to contain a makefile called 825 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in 826 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher 827 cannot be enabled when the ``SPM_MM`` option is enabled. 828 829- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can 830 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops 831 execution in BL1 just before handing over to BL31. At this point, all 832 firmware images have been loaded in memory, and the MMU and caches are 833 turned off. Refer to the "Debugging options" section for more details. 834 835- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM 836 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 837 component runs at the EL3 exception level. The default value is ``0`` ( 838 disabled). This configuration supports pre-Armv8.4 platforms (aka not 839 implementing the ``FEAT_SEL2`` extension). This is an experimental feature. 840 841- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM 842 Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to 843 indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading 844 mechanism should be used. 845 846- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM 847 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 848 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` 849 extension. This is the default when enabling the SPM Dispatcher. When 850 disabled (0) it indicates the SPMC component runs at the S-EL1 execution 851 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations 852 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` 853 extension). 854 855- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure 856 Partition Manager (SPM) implementation. The default value is ``0`` 857 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is 858 enabled (``SPD=spmd``). 859 860- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the 861 description of secure partitions. The build system will parse this file and 862 package all secure partition blobs into the FIP. This file is not 863 necessarily part of TF-A tree. Only available when ``SPD=spmd``. 864 865- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles 866 secure interrupts (caught through the FIQ line). Platforms can enable 867 this directive if they need to handle such interruption. When enabled, 868 the FIQ are handled in monitor mode and non secure world is not allowed 869 to mask these events. Platforms that enable FIQ handling in SP_MIN shall 870 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. 871 872- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. 873 Platforms can configure this if they need to lower the hardware 874 limit, for example due to asymmetric configuration or limitations of 875 software run at lower ELs. The default is the architectural maximum 876 of 2048 which should be suitable for most configurations, the 877 hardware will limit the effective VL to the maximum physically supported 878 VL. 879 880- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True 881 Random Number Generator Interface to BL31 image. This defaults to ``0``. 882 883- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board 884 Boot feature. When set to '1', BL1 and BL2 images include support to load 885 and verify the certificates and images in a FIP, and BL1 includes support 886 for the Firmware Update. The default value is '0'. Generation and inclusion 887 of certificates in the FIP and FWU_FIP depends upon the value of the 888 ``GENERATE_COT`` option. 889 890 .. warning:: 891 This option depends on ``CREATE_KEYS`` to be enabled. If the keys 892 already exist in disk, they will be overwritten without further notice. 893 894- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 895 specifies the file that contains the Trusted World private key in PEM 896 format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 897 898- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or 899 synchronous, (see "Initializing a BL32 Image" section in 900 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using 901 synchronous method) or 1 (BL32 is initialized using asynchronous method). 902 Default is 0. 903 904- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt 905 routing model which routes non-secure interrupts asynchronously from TSP 906 to EL3 causing immediate preemption of TSP. The EL3 is responsible 907 for saving and restoring the TSP context in this routing model. The 908 default routing model (when the value is 0) is to route non-secure 909 interrupts to TSP allowing it to save its context and hand over 910 synchronously to EL3 via an SMC. 911 912 .. note:: 913 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` 914 must also be set to ``1``. 915 916- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of 917 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set 918 this delay. It can take values in the range (0-15). Default value is ``0`` 919 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. 920 Platforms need to explicitly update this value based on their requirements. 921 922- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM 923 linker. When the ``LINKER`` build variable points to the armlink linker, 924 this flag is enabled automatically. To enable support for armlink, platforms 925 will have to provide a scatter file for the BL image. Currently, Tegra 926 platforms use the armlink support to compile BL3-1 images. 927 928- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent 929 memory region in the BL memory map or not (see "Use of Coherent memory in 930 TF-A" section in :ref:`Firmware Design`). It can take the value 1 931 (Coherent memory region is included) or 0 (Coherent memory region is 932 excluded). Default is 1. 933 934- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature 935 exposing a virtual filesystem interface through BL31 as a SiP SMC function. 936 Default is 0. 937 938- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the 939 firmware configuration framework. This will move the io_policies into a 940 configuration device tree, instead of static structure in the code base. 941 942- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors 943 at runtime using fconf. If this flag is enabled, COT descriptors are 944 statically captured in tb_fw_config file in the form of device tree nodes 945 and properties. Currently, COT descriptors used by BL2 are moved to the 946 device tree and COT descriptors used by BL1 are retained in the code 947 base statically. 948 949- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in 950 runtime using firmware configuration framework. The platform specific SDEI 951 shared and private events configuration is retrieved from device tree rather 952 than static C structures at compile time. This is only supported if 953 SDEI_SUPPORT build flag is enabled. 954 955- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 956 and Group1 secure interrupts using the firmware configuration framework. The 957 platform specific secure interrupt property descriptor is retrieved from 958 device tree in runtime rather than depending on static C structure at compile 959 time. 960 961- ``USE_ROMLIB``: This flag determines whether library at ROM will be used. 962 This feature creates a library of functions to be placed in ROM and thus 963 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default 964 is 0. 965 966- ``V``: Verbose build. If assigned anything other than 0, the build commands 967 are printed. Default is 0. 968 969- ``VERSION_STRING``: String used in the log output for each TF-A image. 970 Defaults to a string formed by concatenating the version number, build type 971 and build string. 972 973- ``W``: Warning level. Some compiler warning options of interest have been 974 regrouped and put in the root Makefile. This flag can take the values 0 to 3, 975 each level enabling more warning options. Default is 0. 976 977 This option is closely related to the ``E`` option, which enables 978 ``-Werror``. 979 980 - ``W=0`` (default) 981 982 Enables a wide assortment of warnings, most notably ``-Wall`` and 983 ``-Wextra``, as well as various bad practices and things that are likely to 984 result in errors. Includes some compiler specific flags. No warnings are 985 expected at this level for any build. 986 987 - ``W=1`` 988 989 Enables warnings we want the generic build to include but are too time 990 consuming to fix at the moment. It re-enables warnings taken out for 991 ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected 992 to eventually be merged into ``W=0``. Some warnings are expected on some 993 builds, but new contributions should not introduce new ones. 994 995 - ``W=2`` (recommended) 996 997 Enables warnings we want the generic build to include but cannot be enabled 998 due to external libraries. This level is expected to eventually be merged 999 into ``W=0``. Lots of warnings are expected, primarily from external 1000 libraries like zlib and compiler-rt, but new controbutions should not 1001 introduce new ones. 1002 1003 - ``W=3`` 1004 1005 Enables warnings that are informative but not necessary and generally too 1006 verbose and frequently ignored. A very large number of warnings are 1007 expected. 1008 1009 The exact set of warning flags depends on the compiler and TF-A warning 1010 level, however they are all succinctly set in the top-level Makefile. Please 1011 refer to the `GCC`_ or `Clang`_ documentation for more information on the 1012 individual flags. 1013 1014- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on 1015 the CPU after warm boot. This is applicable for platforms which do not 1016 require interconnect programming to enable cache coherency (eg: single 1017 cluster platforms). If this option is enabled, then warm boot path 1018 enables D-caches immediately after enabling MMU. This option defaults to 0. 1019 1020- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory 1021 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The 1022 default value of this flag is ``no``. Note this option must be enabled only 1023 for ARM architecture greater than Armv8.5-A. 1024 1025- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` 1026 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. 1027 The default value of this flag is ``0``. 1028 1029 ``AT`` speculative errata workaround disables stage1 page table walk for 1030 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point 1031 produces either the correct result or failure without TLB allocation. 1032 1033 This boolean option enables errata for all below CPUs. 1034 1035 +---------+--------------+-------------------------+ 1036 | Errata | CPU | Workaround Define | 1037 +=========+==============+=========================+ 1038 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | 1039 +---------+--------------+-------------------------+ 1040 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | 1041 +---------+--------------+-------------------------+ 1042 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | 1043 +---------+--------------+-------------------------+ 1044 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | 1045 +---------+--------------+-------------------------+ 1046 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | 1047 +---------+--------------+-------------------------+ 1048 1049 .. note:: 1050 This option is enabled by build only if platform sets any of above defines 1051 mentioned in ’Workaround Define' column in the table. 1052 If this option is enabled for the EL3 software then EL2 software also must 1053 implement this workaround due to the behaviour of the errata mentioned 1054 in new SDEN document which will get published soon. 1055 1056- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR 1057 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. 1058 This flag is disabled by default. 1059 1060- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the 1061 host machine where a custom installation of OpenSSL is located, which is used 1062 to build the certificate generation, firmware encryption and FIP tools. If 1063 this option is not set, the default OS installation will be used. 1064 1065- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for 1066 functions that wait for an arbitrary time length (udelay and mdelay). The 1067 default value is 0. 1068 1069- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record 1070 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an 1071 optional architectural feature for AArch64. This flag can take the values 1072 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0 1073 and it is automatically disabled when the target architecture is AArch32. 1074 1075- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer 1076 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented 1077 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural 1078 feature for AArch64. This flag can take the values 0 to 2, to align with the 1079 ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically 1080 disabled when the target architecture is AArch32. 1081 1082- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Boolean option to enable trace system 1083 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented 1084 but unused). This feature is available if trace unit such as ETMv4.x, and 1085 ETE(extending ETM feature) is implemented. This flag is disabled by default. 1086 1087- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers 1088 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), 1089 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align 1090 with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default. 1091 1092- ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA 1093 APIs on platforms that doesn't support RSS (providing Arm CCA HES 1094 functionalities). When enabled (``1``), a mocked version of the APIs are used. 1095 The default value is 0. 1096 1097- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine 1098 ``plat_can_cmo`` which will return zero if cache management operations should 1099 be skipped and non-zero otherwise. By default, this option is disabled which 1100 means platform hook won't be checked and CMOs will always be performed when 1101 related functions are called. 1102 1103GICv3 driver options 1104-------------------- 1105 1106GICv3 driver files are included using directive: 1107 1108``include drivers/arm/gic/v3/gicv3.mk`` 1109 1110The driver can be configured with the following options set in the platform 1111makefile: 1112 1113- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. 1114 Enabling this option will add runtime detection support for the 1115 GIC-600, so is safe to select even for a GIC500 implementation. 1116 This option defaults to 0. 1117 1118- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit 1119 for GIC-600 AE. Enabling this option will introduce support to initialize 1120 the FMU. Platforms should call the init function during boot to enable the 1121 FMU and its safety mechanisms. This option defaults to 0. 1122 1123- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip 1124 functionality. This option defaults to 0 1125 1126- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation 1127 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` 1128 functions. This is required for FVP platform which need to simulate GIC save 1129 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. 1130 1131- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. 1132 This option defaults to 0. 1133 1134- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended 1135 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. 1136 1137Debugging options 1138----------------- 1139 1140To compile a debug version and make the build more verbose use 1141 1142.. code:: shell 1143 1144 make PLAT=<platform> DEBUG=1 V=1 all 1145 1146AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools 1147(for example Arm-DS) might not support this and may need an older version of 1148DWARF symbols to be emitted by GCC. This can be achieved by using the 1149``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting 1150the version to 4 is recommended for Arm-DS. 1151 1152When debugging logic problems it might also be useful to disable all compiler 1153optimizations by using ``-O0``. 1154 1155.. warning:: 1156 Using ``-O0`` could cause output images to be larger and base addresses 1157 might need to be recalculated (see the **Memory layout on Arm development 1158 platforms** section in the :ref:`Firmware Design`). 1159 1160Extra debug options can be passed to the build system by setting ``CFLAGS`` or 1161``LDFLAGS``: 1162 1163.. code:: shell 1164 1165 CFLAGS='-O0 -gdwarf-2' \ 1166 make PLAT=<platform> DEBUG=1 V=1 all 1167 1168Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be 1169ignored as the linker is called directly. 1170 1171It is also possible to introduce an infinite loop to help in debugging the 1172post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the 1173``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` 1174section. In this case, the developer may take control of the target using a 1175debugger when indicated by the console output. When using Arm-DS, the following 1176commands can be used: 1177 1178:: 1179 1180 # Stop target execution 1181 interrupt 1182 1183 # 1184 # Prepare your debugging environment, e.g. set breakpoints 1185 # 1186 1187 # Jump over the debug loop 1188 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 1189 1190 # Resume execution 1191 continue 1192 1193Firmware update options 1194----------------------- 1195 1196- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used 1197 in defining the firmware update metadata structure. This flag is by default 1198 set to '2'. 1199 1200- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each 1201 firmware bank. Each firmware bank must have the same number of images as per 1202 the `PSA FW update specification`_. 1203 This flag is used in defining the firmware update metadata structure. This 1204 flag is by default set to '1'. 1205 1206- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the 1207 `PSA FW update specification`_. The default value is 0, and this is an 1208 experimental feature. 1209 PSA firmware update implementation has some limitations, such as BL2 is 1210 not part of the protocol-updatable images, if BL2 needs to be updated, then 1211 it should be done through another platform-defined mechanism, and it assumes 1212 that the platform's hardware supports CRC32 instructions. 1213 1214-------------- 1215 1216*Copyright (c) 2019-2023, Arm Limited. All rights reserved.* 1217 1218.. _DEN0115: https://developer.arm.com/docs/den0115/latest 1219.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/ 1220.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a 1221.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html 1222.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html 1223