143f35ef5SPaul BeesleyBuild Options 243f35ef5SPaul Beesley============= 343f35ef5SPaul Beesley 443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned 543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command 643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the 743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of 843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be 943f35ef5SPaul Beesleyperformed. 1043f35ef5SPaul Beesley 1143f35ef5SPaul Beesley.. _build_options_common: 1243f35ef5SPaul Beesley 1343f35ef5SPaul BeesleyCommon build options 1443f35ef5SPaul Beesley-------------------- 1543f35ef5SPaul Beesley 1643f35ef5SPaul Beesley- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the 1743f35ef5SPaul Beesley compiler should use. Valid values are T32 and A32. It defaults to T32 due to 1843f35ef5SPaul Beesley code having a smaller resulting size. 1943f35ef5SPaul Beesley 2043f35ef5SPaul Beesley- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as 2143f35ef5SPaul Beesley as the BL32 image when ``ARCH=aarch32``. The value should be the path to the 2243f35ef5SPaul Beesley directory containing the SP source, relative to the ``bl32/``; the directory 2343f35ef5SPaul Beesley is expected to contain a makefile called ``<aarch32_sp-value>.mk``. 2443f35ef5SPaul Beesley 25873d4241Sjohpow01- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return 26873d4241Sjohpow01 zero at all but the highest implemented exception level. Reads from the 27873d4241Sjohpow01 memory mapped view are unaffected by this control. 28873d4241Sjohpow01 2943f35ef5SPaul Beesley- ``ARCH`` : Choose the target build architecture for TF-A. It can take either 3043f35ef5SPaul Beesley ``aarch64`` or ``aarch32`` as values. By default, it is defined to 3143f35ef5SPaul Beesley ``aarch64``. 3243f35ef5SPaul Beesley 33f1821790SAlexei Fedorov- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies 34f1821790SAlexei Fedorov one or more feature modifiers. This option has the form ``[no]feature+...`` 35f1821790SAlexei Fedorov and defaults to ``none``. It translates into compiler option 36f1821790SAlexei Fedorov ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the 37f1821790SAlexei Fedorov list of supported feature modifiers. 38f1821790SAlexei Fedorov 3943f35ef5SPaul Beesley- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when 4043f35ef5SPaul Beesley compiling TF-A. Its value must be numeric, and defaults to 8 . See also, 4143f35ef5SPaul Beesley *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in 4243f35ef5SPaul Beesley :ref:`Firmware Design`. 4343f35ef5SPaul Beesley 4443f35ef5SPaul Beesley- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when 4543f35ef5SPaul Beesley compiling TF-A. Its value must be a numeric, and defaults to 0. See also, 4643f35ef5SPaul Beesley *Armv8 Architecture Extensions* in :ref:`Firmware Design`. 4743f35ef5SPaul Beesley 48acd03f4bSManish V Badarkhe- ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded 49acd03f4bSManish V Badarkhe SP nodes in tb_fw_config. 50acd03f4bSManish V Badarkhe 51acd03f4bSManish V Badarkhe- ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the 52acd03f4bSManish V Badarkhe SPMC Core manifest. Valid when ``SPD=spmd`` is selected. 53acd03f4bSManish V Badarkhe 5443f35ef5SPaul Beesley- ``BL2``: This is an optional build option which specifies the path to BL2 5543f35ef5SPaul Beesley image for the ``fip`` target. In this case, the BL2 in the TF-A will not be 5643f35ef5SPaul Beesley built. 5743f35ef5SPaul Beesley 5843f35ef5SPaul Beesley- ``BL2U``: This is an optional build option which specifies the path to 5943f35ef5SPaul Beesley BL2U image. In this case, the BL2U in TF-A will not be built. 6043f35ef5SPaul Beesley 6142d4d3baSArvind Ram Prakash- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset 6242d4d3baSArvind Ram Prakash vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 6342d4d3baSArvind Ram Prakash entrypoint) or 1 (CPU reset to BL2 entrypoint). 6442d4d3baSArvind Ram Prakash The default value is 0. 6542d4d3baSArvind Ram Prakash 6642d4d3baSArvind Ram Prakash- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. 6742d4d3baSArvind Ram Prakash While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be 6842d4d3baSArvind Ram Prakash true in a 4-world system where RESET_TO_BL2 is 0. 6943f35ef5SPaul Beesley 7046789a7cSBalint Dobszay- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the 7146789a7cSBalint Dobszay FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. 7246789a7cSBalint Dobszay 7343f35ef5SPaul Beesley- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place 7443f35ef5SPaul Beesley (XIP) memory, like BL1. In these use-cases, it is necessary to initialize 7543f35ef5SPaul Beesley the RW sections in RAM, while leaving the RO sections in place. This option 7642d4d3baSArvind Ram Prakash enable this use-case. For now, this option is only supported 7742d4d3baSArvind Ram Prakash when RESET_TO_BL2 is set to '1'. 7843f35ef5SPaul Beesley 7943f35ef5SPaul Beesley- ``BL31``: This is an optional build option which specifies the path to 8043f35ef5SPaul Beesley BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not 8143f35ef5SPaul Beesley be built. 8243f35ef5SPaul Beesley 8343f35ef5SPaul Beesley- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 8443f35ef5SPaul Beesley file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``, 8543f35ef5SPaul Beesley this file name will be used to save the key. 8643f35ef5SPaul Beesley 8743f35ef5SPaul Beesley- ``BL32``: This is an optional build option which specifies the path to 8843f35ef5SPaul Beesley BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not 8943f35ef5SPaul Beesley be built. 9043f35ef5SPaul Beesley 9143f35ef5SPaul Beesley- ``BL32_EXTRA1``: This is an optional build option which specifies the path to 9243f35ef5SPaul Beesley Trusted OS Extra1 image for the ``fip`` target. 9343f35ef5SPaul Beesley 9443f35ef5SPaul Beesley- ``BL32_EXTRA2``: This is an optional build option which specifies the path to 9543f35ef5SPaul Beesley Trusted OS Extra2 image for the ``fip`` target. 9643f35ef5SPaul Beesley 9743f35ef5SPaul Beesley- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 9843f35ef5SPaul Beesley file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``, 9943f35ef5SPaul Beesley this file name will be used to save the key. 10043f35ef5SPaul Beesley 10143f35ef5SPaul Beesley- ``BL33``: Path to BL33 image in the host file system. This is mandatory for 10243f35ef5SPaul Beesley ``fip`` target in case TF-A BL2 is used. 10343f35ef5SPaul Beesley 10443f35ef5SPaul Beesley- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 10543f35ef5SPaul Beesley file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``, 10643f35ef5SPaul Beesley this file name will be used to save the key. 10743f35ef5SPaul Beesley 10843f35ef5SPaul Beesley- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication 10943f35ef5SPaul Beesley and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. 11043f35ef5SPaul Beesley If enabled, it is needed to use a compiler that supports the option 11143f35ef5SPaul Beesley ``-mbranch-protection``. Selects the branch protection features to use: 11243f35ef5SPaul Beesley- 0: Default value turns off all types of branch protection 11343f35ef5SPaul Beesley- 1: Enables all types of branch protection features 11443f35ef5SPaul Beesley- 2: Return address signing to its standard level 11543f35ef5SPaul Beesley- 3: Extend the signing to include leaf functions 1163768fecfSAlexei Fedorov- 4: Turn on branch target identification mechanism 11743f35ef5SPaul Beesley 11843f35ef5SPaul Beesley The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options 11943f35ef5SPaul Beesley and resulting PAuth/BTI features. 12043f35ef5SPaul Beesley 12143f35ef5SPaul Beesley +-------+--------------+-------+-----+ 12243f35ef5SPaul Beesley | Value | GCC option | PAuth | BTI | 12343f35ef5SPaul Beesley +=======+==============+=======+=====+ 12443f35ef5SPaul Beesley | 0 | none | N | N | 12543f35ef5SPaul Beesley +-------+--------------+-------+-----+ 12643f35ef5SPaul Beesley | 1 | standard | Y | Y | 12743f35ef5SPaul Beesley +-------+--------------+-------+-----+ 12843f35ef5SPaul Beesley | 2 | pac-ret | Y | N | 12943f35ef5SPaul Beesley +-------+--------------+-------+-----+ 13043f35ef5SPaul Beesley | 3 | pac-ret+leaf | Y | N | 13143f35ef5SPaul Beesley +-------+--------------+-------+-----+ 1323768fecfSAlexei Fedorov | 4 | bti | N | Y | 1333768fecfSAlexei Fedorov +-------+--------------+-------+-----+ 13443f35ef5SPaul Beesley 135700e7685SManish Pandey This option defaults to 0. 13643f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world 13743f35ef5SPaul Beesley irrespective of the value of this option if the CPU supports it. 13843f35ef5SPaul Beesley 13943f35ef5SPaul Beesley- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the 14043f35ef5SPaul Beesley compilation of each build. It must be set to a C string (including quotes 14143f35ef5SPaul Beesley where applicable). Defaults to a string that contains the time and date of 14243f35ef5SPaul Beesley the compilation. 14343f35ef5SPaul Beesley 14443f35ef5SPaul Beesley- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A 14543f35ef5SPaul Beesley build to be uniquely identified. Defaults to the current git commit id. 14643f35ef5SPaul Beesley 14729214e95SGrant Likely- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` 14829214e95SGrant Likely 14943f35ef5SPaul Beesley- ``CFLAGS``: Extra user options appended on the compiler's command line in 15043f35ef5SPaul Beesley addition to the options set by the build system. 15143f35ef5SPaul Beesley 15243f35ef5SPaul Beesley- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may 15343f35ef5SPaul Beesley release several CPUs out of reset. It can take either 0 (several CPUs may be 15443f35ef5SPaul Beesley brought up) or 1 (only one CPU will ever be brought up during cold reset). 15543f35ef5SPaul Beesley Default is 0. If the platform always brings up a single CPU, there is no 15643f35ef5SPaul Beesley need to distinguish between primary and secondary CPUs and the boot path can 15743f35ef5SPaul Beesley be optimised. The ``plat_is_my_cpu_primary()`` and 15843f35ef5SPaul Beesley ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need 15943f35ef5SPaul Beesley to be implemented in this case. 16043f35ef5SPaul Beesley 1613bff910dSSandrine Bailleux- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. 1623bff910dSSandrine Bailleux Defaults to ``tbbr``. 1633bff910dSSandrine Bailleux 16443f35ef5SPaul Beesley- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor 16543f35ef5SPaul Beesley register state when an unexpected exception occurs during execution of 16643f35ef5SPaul Beesley BL31. This option defaults to the value of ``DEBUG`` - i.e. by default 16743f35ef5SPaul Beesley this is only enabled for a debug build of the firmware. 16843f35ef5SPaul Beesley 16943f35ef5SPaul Beesley- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 17043f35ef5SPaul Beesley certificate generation tool to create new keys in case no valid keys are 17143f35ef5SPaul Beesley present or specified. Allowed options are '0' or '1'. Default is '1'. 17243f35ef5SPaul Beesley 17343f35ef5SPaul Beesley- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause 17443f35ef5SPaul Beesley the AArch32 system registers to be included when saving and restoring the 17543f35ef5SPaul Beesley CPU context. The option must be set to 0 for AArch64-only platforms (that 17643f35ef5SPaul Beesley is on hardware that does not implement AArch32, or at least not at EL1 and 17743f35ef5SPaul Beesley higher ELs). Default value is 1. 17843f35ef5SPaul Beesley 17943f35ef5SPaul Beesley- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP 18043f35ef5SPaul Beesley registers to be included when saving and restoring the CPU context. Default 18143f35ef5SPaul Beesley is 0. 18243f35ef5SPaul Beesley 183d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension 184d9e984ccSJayanth Dodderi Chidanand registers in cpu context. This must be enabled, if the platform wants to use 185d9e984ccSJayanth Dodderi Chidanand this feature in the Secure world and MTE is enabled at ELX. This flag can 186d9e984ccSJayanth Dodderi Chidanand take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 187d9e984ccSJayanth Dodderi Chidanand Default value is 0. 188062f8aafSArunachalam Ganapathy 189d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV 190d9e984ccSJayanth Dodderi Chidanand registers to be saved/restored when entering/exiting an EL2 execution 191d9e984ccSJayanth Dodderi Chidanand context. This flag can take values 0 to 2, to align with the 192d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is 0. 193d9e984ccSJayanth Dodderi Chidanand 194d9e984ccSJayanth Dodderi Chidanand- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer 195d9e984ccSJayanth Dodderi Chidanand Authentication for Secure world. This will cause the ARMv8.3-PAuth registers 196d9e984ccSJayanth Dodderi Chidanand to be included when saving and restoring the CPU context as part of world 197d9e984ccSJayanth Dodderi Chidanand switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION`` 198d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is 0. 199d9e984ccSJayanth Dodderi Chidanand 20043f35ef5SPaul Beesley Note that Pointer Authentication is enabled for Non-secure world irrespective 20143f35ef5SPaul Beesley of the value of this flag if the CPU supports it. 20243f35ef5SPaul Beesley 20343f35ef5SPaul Beesley- ``DEBUG``: Chooses between a debug and release build. It can take either 0 20443f35ef5SPaul Beesley (release) or 1 (debug) as values. 0 is the default. 20543f35ef5SPaul Beesley 2067cda17bbSSumit Garg- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the 2077cda17bbSSumit Garg authenticated decryption algorithm to be used to decrypt firmware/s during 2087cda17bbSSumit Garg boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of 2097cda17bbSSumit Garg this flag is ``none`` to disable firmware decryption which is an optional 210700e7685SManish Pandey feature as per TBBR. 2117cda17bbSSumit Garg 21243f35ef5SPaul Beesley- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation 21343f35ef5SPaul Beesley of the binary image. If set to 1, then only the ELF image is built. 21443f35ef5SPaul Beesley 0 is the default. 21543f35ef5SPaul Beesley 21683a4dae1SBoyan Karatotev- ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded 21783a4dae1SBoyan Karatotev PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards. 21883a4dae1SBoyan Karatotev This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 21983a4dae1SBoyan Karatotev mechanism. Default is ``0``. 2200063dd17SJavier Almansa Sobrino 22143f35ef5SPaul Beesley- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted 22243f35ef5SPaul Beesley Board Boot authentication at runtime. This option is meant to be enabled only 22343f35ef5SPaul Beesley for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this 22443f35ef5SPaul Beesley flag has to be enabled. 0 is the default. 22543f35ef5SPaul Beesley 22643f35ef5SPaul Beesley- ``E``: Boolean option to make warnings into errors. Default is 1. 22743f35ef5SPaul Beesley 228291be198SBoyan Karatotev When specifying higher warnings levels (``W=1`` and higher), this option 229291be198SBoyan Karatotev defaults to 0. This is done to encourage contributors to use them, as they 230291be198SBoyan Karatotev are expected to produce warnings that would otherwise fail the build. New 231291be198SBoyan Karatotev contributions are still expected to build with ``W=0`` and ``E=1`` (the 232291be198SBoyan Karatotev default). 233291be198SBoyan Karatotev 23443f35ef5SPaul Beesley- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of 23543f35ef5SPaul Beesley the normal boot flow. It must specify the entry point address of the EL3 23643f35ef5SPaul Beesley payload. Please refer to the "Booting an EL3 payload" section for more 23743f35ef5SPaul Beesley details. 23843f35ef5SPaul Beesley 2391fd685a7SChris Kay- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters 2401fd685a7SChris Kay (also known as group 1 counters). These are implementation-defined counters, 2411fd685a7SChris Kay and as such require additional platform configuration. Default is 0. 2421fd685a7SChris Kay 243742ca230SChris Kay- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which 244742ca230SChris Kay allows platforms with auxiliary counters to describe them via the 245742ca230SChris Kay ``HW_CONFIG`` device tree blob. Default is 0. 246742ca230SChris Kay 24743f35ef5SPaul Beesley- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` 24843f35ef5SPaul Beesley are compiled out. For debug builds, this option defaults to 1, and calls to 24943f35ef5SPaul Beesley ``assert()`` are left in place. For release builds, this option defaults to 0 25043f35ef5SPaul Beesley and calls to ``assert()`` function are compiled out. This option can be set 25143f35ef5SPaul Beesley independently of ``DEBUG``. It can also be used to hide any auxiliary code 25243f35ef5SPaul Beesley that is only required for the assertion and does not fit in the assertion 25343f35ef5SPaul Beesley itself. 25443f35ef5SPaul Beesley 25568c76088SAlexei Fedorov- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace 25643f35ef5SPaul Beesley dumps or not. It is supported in both AArch64 and AArch32. However, in 25743f35ef5SPaul Beesley AArch32 the format of the frame records are not defined in the AAPCS and they 25843f35ef5SPaul Beesley are defined by the implementation. This implementation of backtrace only 25943f35ef5SPaul Beesley supports the format used by GCC when T32 interworking is disabled. For this 26043f35ef5SPaul Beesley reason enabling this option in AArch32 will force the compiler to only 26143f35ef5SPaul Beesley generate A32 code. This option is enabled by default only in AArch64 debug 26243f35ef5SPaul Beesley builds, but this behaviour can be overridden in each platform's Makefile or 26343f35ef5SPaul Beesley in the build command line. 26443f35ef5SPaul Beesley 265d23acc9eSAndre Przywara- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit 266d23acc9eSAndre Przywara extensions. This flag can take the values 0 to 2, to align with the 267d23acc9eSAndre Przywara ``FEATURE_DETECTION`` mechanism. This is an optional architectural feature 268d23acc9eSAndre Przywara available on v8.4 onwards. Some v8.2 implementations also implement an AMU 269d23acc9eSAndre Przywara and this option can be used to enable this feature on those systems as well. 270d23acc9eSAndre Przywara This flag can take the values 0 to 2, the default is 0. 27164017767SJayanth Dodderi Chidanand 272d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` 273d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 274d9e984ccSJayanth Dodderi Chidanand onwards. This flag can take the values 0 to 2, to align with the 275d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 276d9e984ccSJayanth Dodderi Chidanand 277d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` 278d9e984ccSJayanth Dodderi Chidanand extension. It allows access to the SCXTNUM_EL2 (Software Context Number) 279d9e984ccSJayanth Dodderi Chidanand register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an 280d9e984ccSJayanth Dodderi Chidanand optional feature available on Arm v8.0 onwards. This flag can take values 281d9e984ccSJayanth Dodderi Chidanand 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 282d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 283d9e984ccSJayanth Dodderi Chidanand 284d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent 285d9e984ccSJayanth Dodderi Chidanand Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. 286d9e984ccSJayanth Dodderi Chidanand ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 287d9e984ccSJayanth Dodderi Chidanand and upwards. This flag can take the values 0 to 2, to align with the 288d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default value is ``0``. 289d9e984ccSJayanth Dodderi Chidanand 290d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter 29164017767SJayanth Dodderi Chidanand Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer 29264017767SJayanth Dodderi Chidanand Physical Offset register) during EL2 to EL3 context save/restore operations. 293d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 294d9e984ccSJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 295d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 29664017767SJayanth Dodderi Chidanand 297d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) 29864017767SJayanth Dodderi Chidanand feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained 29964017767SJayanth Dodderi Chidanand Read Trap Register) during EL2 to EL3 context save/restore operations. 300d9e984ccSJayanth Dodderi Chidanand Its a mandatory architectural feature and is enabled from v8.6 and upwards. 301d9e984ccSJayanth Dodderi Chidanand This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 302d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 30364017767SJayanth Dodderi Chidanand 304d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to 305d9e984ccSJayanth Dodderi Chidanand allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as 306d9e984ccSJayanth Dodderi Chidanand well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a 307d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.7 and upwards. This 308d9e984ccSJayanth Dodderi Chidanand flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 309d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 310d9e984ccSJayanth Dodderi Chidanand 3114d0b6632SMaksims Svecovs- ``ENABLE_FEAT_MTE_PERM``: Numeric value to enable support for 3124d0b6632SMaksims Svecovs ``FEAT_MTE_PERM``, which introduces Allocation tag access permission to 3134d0b6632SMaksims Svecovs memory region attributes. ``FEAT_MTE_PERM`` is a optional architectural 3144d0b6632SMaksims Svecovs feature available from v8.9 and upwards. This flag can take the values 0 to 3154d0b6632SMaksims Svecovs 2, to align with the ``FEATURE_DETECTION`` mechanism. Default value is 3164d0b6632SMaksims Svecovs ``0``. 3174d0b6632SMaksims Svecovs 318d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged 319d9e984ccSJayanth Dodderi Chidanand Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a 320d9e984ccSJayanth Dodderi Chidanand permission fault for any privileged data access from EL1/EL2 to virtual 321d9e984ccSJayanth Dodderi Chidanand memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a 322d9e984ccSJayanth Dodderi Chidanand mandatory architectural feature and is enabled from v8.1 and upwards. This 323d9e984ccSJayanth Dodderi Chidanand flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 324d9e984ccSJayanth Dodderi Chidanand mechanism. Default value is ``0``. 325d9e984ccSJayanth Dodderi Chidanand 326d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. 327d9e984ccSJayanth Dodderi Chidanand ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This 328d9e984ccSJayanth Dodderi Chidanand flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 329ff86e0b4SJuan Pablo Conde mechanism. Default value is ``0``. 330ff86e0b4SJuan Pablo Conde 331ff86e0b4SJuan Pablo Conde- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` 332ff86e0b4SJuan Pablo Conde extension. This feature is only supported in AArch64 state. This flag can 333ff86e0b4SJuan Pablo Conde take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 334ff86e0b4SJuan Pablo Conde Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from 335ff86e0b4SJuan Pablo Conde Armv8.5 onwards. 336d9e984ccSJayanth Dodderi Chidanand 33724077098SAndre Przywara- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB`` 33824077098SAndre Przywara (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and 33924077098SAndre Przywara defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or 34024077098SAndre Przywara later CPUs. It is enabled from v8.5 and upwards and if needed can be 34124077098SAndre Przywara overidden from platforms explicitly. 342d9e984ccSJayanth Dodderi Chidanand 343d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) 344d9e984ccSJayanth Dodderi Chidanand extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. 345d9e984ccSJayanth Dodderi Chidanand This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 346d9e984ccSJayanth Dodderi Chidanand mechanism. Default is ``0``. 347d9e984ccSJayanth Dodderi Chidanand 348781d07a4SJayanth Dodderi Chidanand- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed 349781d07a4SJayanth Dodderi Chidanand trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature 350781d07a4SJayanth Dodderi Chidanand available on Arm v8.6. This flag can take values 0 to 2, to align with the 351781d07a4SJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. Default is ``0``. 352781d07a4SJayanth Dodderi Chidanand 353781d07a4SJayanth Dodderi Chidanand When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets 354781d07a4SJayanth Dodderi Chidanand delayed by the amount of value in ``TWED_DELAY``. 355781d07a4SJayanth Dodderi Chidanand 356d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization 357d9e984ccSJayanth Dodderi Chidanand Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register 358d9e984ccSJayanth Dodderi Chidanand during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory 359d9e984ccSJayanth Dodderi Chidanand architectural feature and is enabled from v8.1 and upwards. It can take 360d9e984ccSJayanth Dodderi Chidanand values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 361d9e984ccSJayanth Dodderi Chidanand Default value is ``0``. 362cb4ec47bSjohpow01 363d3331603SMark Brown- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to 364d3331603SMark Brown allow access to TCR2_EL2 (extended translation control) from EL2 as 365d3331603SMark Brown well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a 366d3331603SMark Brown mandatory architectural feature and is enabled from v8.9 and upwards. This 367d3331603SMark Brown flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 368d3331603SMark Brown mechanism. Default value is ``0``. 369d3331603SMark Brown 370062b6c6bSMark Brown- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE 371062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 372062b6c6bSMark Brown can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 373062b6c6bSMark Brown mechanism. Default value is ``0``. 374062b6c6bSMark Brown 375062b6c6bSMark Brown- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE 376062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 377062b6c6bSMark Brown can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 378062b6c6bSMark Brown mechanism. Default value is ``0``. 379062b6c6bSMark Brown 380062b6c6bSMark Brown- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE 381062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 382062b6c6bSMark Brown can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 383062b6c6bSMark Brown mechanism. Default value is ``0``. 384062b6c6bSMark Brown 385062b6c6bSMark Brown- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE 386062b6c6bSMark Brown at EL2 and below, and context switch relevant registers. This flag 387062b6c6bSMark Brown can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 388062b6c6bSMark Brown mechanism. Default value is ``0``. 389062b6c6bSMark Brown 390688ab57bSMark Brown- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to 391688ab57bSMark Brown allow use of Guarded Control Stack from EL2 as well as adding the GCS 392688ab57bSMark Brown registers to the EL2 context save/restore operations. This flag can take 393688ab57bSMark Brown the values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. 394688ab57bSMark Brown Default value is ``0``. 395688ab57bSMark Brown 396edbce9aaSzelalem-aweke- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) 397edbce9aaSzelalem-aweke support in GCC for TF-A. This option is currently only supported for 398edbce9aaSzelalem-aweke AArch64. Default is 0. 399edbce9aaSzelalem-aweke 400d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM 40143f35ef5SPaul Beesley feature. MPAM is an optional Armv8.4 extension that enables various memory 40243f35ef5SPaul Beesley system components and resources to define partitions; software running at 40343f35ef5SPaul Beesley various ELs can assign themselves to desired partition to control their 40443f35ef5SPaul Beesley performance aspects. 40543f35ef5SPaul Beesley 406d9e984ccSJayanth Dodderi Chidanand This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` 407d9e984ccSJayanth Dodderi Chidanand mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to 408d9e984ccSJayanth Dodderi Chidanand access their own MPAM registers without trapping into EL3. This option 409d9e984ccSJayanth Dodderi Chidanand doesn't make use of partitioning in EL3, however. Platform initialisation 410d9e984ccSJayanth Dodderi Chidanand code should configure and use partitions in EL3 as required. This option 411d9e984ccSJayanth Dodderi Chidanand defaults to ``0``. 41243f35ef5SPaul Beesley 41368120783SChris Kay- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power 41468120783SChris Kay Mitigation Mechanism supported by certain Arm cores, which allows the SoC 41568120783SChris Kay firmware to detect and limit high activity events to assist in SoC processor 41668120783SChris Kay power domain dynamic power budgeting and limit the triggering of whole-rail 41768120783SChris Kay (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. 41868120783SChris Kay 41968120783SChris Kay- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which 42068120783SChris Kay allows platforms with cores supporting MPMM to describe them via the 42168120783SChris Kay ``HW_CONFIG`` device tree blob. Default is 0. 42268120783SChris Kay 42343f35ef5SPaul Beesley- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) 42443f35ef5SPaul Beesley support within generic code in TF-A. This option is currently only supported 42542d4d3baSArvind Ram Prakash in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and 42642d4d3baSArvind Ram Prakash in BL32 (SP_min) for AARCH32. Default is 0. 42743f35ef5SPaul Beesley 42843f35ef5SPaul Beesley- ``ENABLE_PMF``: Boolean option to enable support for optional Performance 42943f35ef5SPaul Beesley Measurement Framework(PMF). Default is 0. 43043f35ef5SPaul Beesley 43143f35ef5SPaul Beesley- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI 43243f35ef5SPaul Beesley functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. 43343f35ef5SPaul Beesley In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must 43443f35ef5SPaul Beesley be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in 43543f35ef5SPaul Beesley software. 43643f35ef5SPaul Beesley 437d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm 438d9e984ccSJayanth Dodderi Chidanand Management Extension. This flag can take the values 0 to 2, to align with 439d9e984ccSJayanth Dodderi Chidanand the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently 440d9e984ccSJayanth Dodderi Chidanand an experimental feature. 4415b18de09SZelalem Aweke 44243f35ef5SPaul Beesley- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime 44343f35ef5SPaul Beesley instrumentation which injects timestamp collection points into TF-A to 44443f35ef5SPaul Beesley allow runtime performance to be measured. Currently, only PSCI is 44543f35ef5SPaul Beesley instrumented. Enabling this option enables the ``ENABLE_PMF`` build option 44643f35ef5SPaul Beesley as well. Default is 0. 44743f35ef5SPaul Beesley 44845007acdSJayanth Dodderi Chidanand- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension 449dc78e62dSjohpow01 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share 450dc78e62dSjohpow01 registers so are enabled together. Using this option without 451dc78e62dSjohpow01 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure 4520d122947SBoyan Karatotev world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a 4530d122947SBoyan Karatotev superset of SVE. SME is an optional architectural feature for AArch64 454dc78e62dSjohpow01 and TF-A support is experimental. At this time, this build option cannot be 4554333f95bSManish Pandey used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to 45645007acdSJayanth Dodderi Chidanand build with these options will fail. This flag can take the values 0 to 2, to 45745007acdSJayanth Dodderi Chidanand align with the ``FEATURE_DETECTION`` mechanism. Default is 0. 458dc78e62dSjohpow01 45903d3c0d7SJayanth Dodderi Chidanand- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension 46003d3c0d7SJayanth Dodderi Chidanand version 2 (SME2) for the non-secure world only. SME2 is an optional 46103d3c0d7SJayanth Dodderi Chidanand architectural feature for AArch64 and TF-A support is experimental. 46203d3c0d7SJayanth Dodderi Chidanand This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME 46303d3c0d7SJayanth Dodderi Chidanand accesses will still be trapped. This flag can take the values 0 to 2, to 46403d3c0d7SJayanth Dodderi Chidanand align with the ``FEATURE_DETECTION`` mechanism. Default is 0. 46503d3c0d7SJayanth Dodderi Chidanand 466dc78e62dSjohpow01- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix 4670d122947SBoyan Karatotev Extension for secure world. Used along with SVE and FPU/SIMD. 4680d122947SBoyan Karatotev ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this. 4690d122947SBoyan Karatotev This is experimental. Default is 0. 470dc78e62dSjohpow01 4716437a09aSAndre Przywara- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling 47243f35ef5SPaul Beesley extensions. This is an optional architectural feature for AArch64. 4736437a09aSAndre Przywara This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` 4746437a09aSAndre Przywara mechanism. The default is 2 but is automatically disabled when the target 4756437a09aSAndre Przywara architecture is AArch32. 47643f35ef5SPaul Beesley 4772b0bc4e0SJayanth Dodderi Chidanand- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension 47843f35ef5SPaul Beesley (SVE) for the Non-secure world only. SVE is an optional architectural feature 47943f35ef5SPaul Beesley for AArch64. Note that when SVE is enabled for the Non-secure world, access 4800c5e7d1cSMax Shvetsov to SIMD and floating-point functionality from the Secure world is disabled by 4810c5e7d1cSMax Shvetsov default and controlled with ENABLE_SVE_FOR_SWD. 48243f35ef5SPaul Beesley This is to avoid corruption of the Non-secure world data in the Z-registers 48343f35ef5SPaul Beesley which are aliased by the SIMD and FP registers. The build option is not 48443f35ef5SPaul Beesley compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an 4850d122947SBoyan Karatotev assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` 4860d122947SBoyan Karatotev enabled. This flag can take the values 0 to 2, to align with the 4870d122947SBoyan Karatotev ``FEATURE_DETECTION`` mechanism. At this time, this build option cannot be 4880d122947SBoyan Karatotev used on systems that have SPM_MM enabled. The default is 1. 48943f35ef5SPaul Beesley 4900c5e7d1cSMax Shvetsov- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world. 4910c5e7d1cSMax Shvetsov SVE is an optional architectural feature for AArch64. Note that this option 4920d122947SBoyan Karatotev requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it is 4930d122947SBoyan Karatotev automatically disabled when the target architecture is AArch32. 4940c5e7d1cSMax Shvetsov 49543f35ef5SPaul Beesley- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection 49643f35ef5SPaul Beesley checks in GCC. Allowed values are "all", "strong", "default" and "none". The 49743f35ef5SPaul Beesley default value is set to "none". "strong" is the recommended stack protection 49843f35ef5SPaul Beesley level if this feature is desired. "none" disables the stack protection. For 49943f35ef5SPaul Beesley all values other than "none", the ``plat_get_stack_protector_canary()`` 50043f35ef5SPaul Beesley platform hook needs to be implemented. The value is passed as the last 50143f35ef5SPaul Beesley component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. 50243f35ef5SPaul Beesley 503f97062a5SSumit Garg- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This 504700e7685SManish Pandey flag depends on ``DECRYPTION_SUPPORT`` build flag. 505f97062a5SSumit Garg 506f97062a5SSumit Garg- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. 507700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 508f97062a5SSumit Garg 509f97062a5SSumit Garg- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could 510f97062a5SSumit Garg either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends 511700e7685SManish Pandey on ``DECRYPTION_SUPPORT`` build flag. 512f97062a5SSumit Garg 513f97062a5SSumit Garg- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector 514f97062a5SSumit Garg (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` 515700e7685SManish Pandey build flag. 516f97062a5SSumit Garg 51743f35ef5SPaul Beesley- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of 51843f35ef5SPaul Beesley deprecated platform APIs, helper functions or drivers within Trusted 51943f35ef5SPaul Beesley Firmware as error. It can take the value 1 (flag the use of deprecated 52043f35ef5SPaul Beesley APIs as error) or 0. The default is 0. 52143f35ef5SPaul Beesley 522*ffdf5ea4SRajasekaran Kalidoss- ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can 523*ffdf5ea4SRajasekaran Kalidoss configure an Arm® Ethos™-N NPU. To use this service the target platform's 524*ffdf5ea4SRajasekaran Kalidoss ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only 525*ffdf5ea4SRajasekaran Kalidoss the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform 526*ffdf5ea4SRajasekaran Kalidoss only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0. 527*ffdf5ea4SRajasekaran Kalidoss 528*ffdf5ea4SRajasekaran Kalidoss- ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the 529*ffdf5ea4SRajasekaran Kalidoss Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and 530*ffdf5ea4SRajasekaran Kalidoss ``TRUSTED_BOARD_BOOT`` to be enabled. 531*ffdf5ea4SRajasekaran Kalidoss 532*ffdf5ea4SRajasekaran Kalidoss- ``ETHOSN_NPU_FW``: location of the NPU firmware binary 533*ffdf5ea4SRajasekaran Kalidoss (```ethosn.bin```). This firmware image will be included in the FIP and 534*ffdf5ea4SRajasekaran Kalidoss loaded at runtime. 535*ffdf5ea4SRajasekaran Kalidoss 53643f35ef5SPaul Beesley- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions 53743f35ef5SPaul Beesley targeted at EL3. When set ``0`` (default), no exceptions are expected or 5387c2fe62fSRaghu Krishnamurthy handled at EL3, and a panic will result. The exception to this rule is when 5397c2fe62fSRaghu Krishnamurthy ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions 5407c2fe62fSRaghu Krishnamurthy occuring during normal world execution, are trapped to EL3. Any exception 5417c2fe62fSRaghu Krishnamurthy trapped during secure world execution are trapped to the SPMC. This is 5427c2fe62fSRaghu Krishnamurthy supported only for AArch64 builds. 54343f35ef5SPaul Beesley 5446ac269d1SJavier Almansa Sobrino- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when 5456ac269d1SJavier Almansa Sobrino ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. 5466ac269d1SJavier Almansa Sobrino Default value is 40 (LOG_LEVEL_INFO). 5476ac269d1SJavier Almansa Sobrino 54843f35ef5SPaul Beesley- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault 54943f35ef5SPaul Beesley injection from lower ELs, and this build option enables lower ELs to use 55043f35ef5SPaul Beesley Error Records accessed via System Registers to inject faults. This is 55143f35ef5SPaul Beesley applicable only to AArch64 builds. 55243f35ef5SPaul Beesley 55343f35ef5SPaul Beesley This feature is intended for testing purposes only, and is advisable to keep 55443f35ef5SPaul Beesley disabled for production images. 55543f35ef5SPaul Beesley 556d9e984ccSJayanth Dodderi Chidanand- ``FEATURE_DETECTION``: Boolean option to enable the architectural features 557d9e984ccSJayanth Dodderi Chidanand detection mechanism. It detects whether the Architectural features enabled 558d9e984ccSJayanth Dodderi Chidanand through feature specific build flags are supported by the PE or not by 559d9e984ccSJayanth Dodderi Chidanand validating them either at boot phase or at runtime based on the value 560d9e984ccSJayanth Dodderi Chidanand possessed by the feature flag (0 to 2) and report error messages at an early 561f43e09a1SBoyan Karatotev stage. This flag will also enable errata ordering checking for ``DEBUG`` 562f43e09a1SBoyan Karatotev builds. 563d9e984ccSJayanth Dodderi Chidanand 564d9e984ccSJayanth Dodderi Chidanand This prevents and benefits us from EL3 runtime exceptions during context save 565d9e984ccSJayanth Dodderi Chidanand and restore routines guarded by these build flags. Henceforth validating them 566d9e984ccSJayanth Dodderi Chidanand before their usage provides more control on the actions taken under them. 567d9e984ccSJayanth Dodderi Chidanand 568d9e984ccSJayanth Dodderi Chidanand The mechanism permits the build flags to take values 0, 1 or 2 and 569d9e984ccSJayanth Dodderi Chidanand evaluates them accordingly. 570d9e984ccSJayanth Dodderi Chidanand 571d9e984ccSJayanth Dodderi Chidanand Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example: 572d9e984ccSJayanth Dodderi Chidanand 573d9e984ccSJayanth Dodderi Chidanand :: 574d9e984ccSJayanth Dodderi Chidanand 575d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time. 576d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime. 577d9e984ccSJayanth Dodderi Chidanand ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime. 578d9e984ccSJayanth Dodderi Chidanand 579d9e984ccSJayanth Dodderi Chidanand In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to 580d9e984ccSJayanth Dodderi Chidanand 0, feature is disabled statically during compilation. If it is defined as 1, 581d9e984ccSJayanth Dodderi Chidanand feature is validated, wherein FEAT_HCX is detected at boot time. In case not 582d9e984ccSJayanth Dodderi Chidanand implemented by the PE, a hard panic is generated. Finally, if the flag is set 583d9e984ccSJayanth Dodderi Chidanand to 2, feature is validated at runtime. 584d9e984ccSJayanth Dodderi Chidanand 585d9e984ccSJayanth Dodderi Chidanand Note that the entire implementation is divided into two phases, wherein as 586d9e984ccSJayanth Dodderi Chidanand as part of phase-1 we are supporting the values 0,1. Value 2 is currently not 587d9e984ccSJayanth Dodderi Chidanand supported and is planned to be handled explicilty in phase-2 implementation. 588d9e984ccSJayanth Dodderi Chidanand 589d9e984ccSJayanth Dodderi Chidanand FEATURE_DETECTION macro is disabled by default, and is currently an 590d9e984ccSJayanth Dodderi Chidanand experimental procedure. Platforms can explicitly make use of this by 591d9e984ccSJayanth Dodderi Chidanand mechanism, by enabling it to validate whether they have set their build flags 592d9e984ccSJayanth Dodderi Chidanand properly at an early phase. 593d9e984ccSJayanth Dodderi Chidanand 59443f35ef5SPaul Beesley- ``FIP_NAME``: This is an optional build option which specifies the FIP 59543f35ef5SPaul Beesley filename for the ``fip`` target. Default is ``fip.bin``. 59643f35ef5SPaul Beesley 59743f35ef5SPaul Beesley- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU 59843f35ef5SPaul Beesley FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. 59943f35ef5SPaul Beesley 600f97062a5SSumit Garg- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: 601f97062a5SSumit Garg 602f97062a5SSumit Garg :: 603f97062a5SSumit Garg 604f97062a5SSumit Garg 0: Encryption is done with Secret Symmetric Key (SSK) which is common 605f97062a5SSumit Garg for a class of devices. 606f97062a5SSumit Garg 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is 607f97062a5SSumit Garg unique per device. 608f97062a5SSumit Garg 609700e7685SManish Pandey This flag depends on ``DECRYPTION_SUPPORT`` build flag. 610f97062a5SSumit Garg 61143f35ef5SPaul Beesley- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` 61243f35ef5SPaul Beesley tool to create certificates as per the Chain of Trust described in 61343f35ef5SPaul Beesley :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to 61443f35ef5SPaul Beesley include the certificates in the FIP and FWU_FIP. Default value is '0'. 61543f35ef5SPaul Beesley 61643f35ef5SPaul Beesley Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support 61743f35ef5SPaul Beesley for the Trusted Board Boot feature in the BL1 and BL2 images, to generate 61843f35ef5SPaul Beesley the corresponding certificates, and to include those certificates in the 61943f35ef5SPaul Beesley FIP and FWU_FIP. 62043f35ef5SPaul Beesley 62143f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 62243f35ef5SPaul Beesley images will not include support for Trusted Board Boot. The FIP will still 62343f35ef5SPaul Beesley include the corresponding certificates. This FIP can be used to verify the 62443f35ef5SPaul Beesley Chain of Trust on the host machine through other mechanisms. 62543f35ef5SPaul Beesley 62643f35ef5SPaul Beesley Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 62743f35ef5SPaul Beesley images will include support for Trusted Board Boot, but the FIP and FWU_FIP 62843f35ef5SPaul Beesley will not include the corresponding certificates, causing a boot failure. 62943f35ef5SPaul Beesley 63043f35ef5SPaul Beesley- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have 63143f35ef5SPaul Beesley inherent support for specific EL3 type interrupts. Setting this build option 63243f35ef5SPaul Beesley to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both 6336844c347SMadhukar Pappireddy by :ref:`platform abstraction layer<platform Interrupt Controller API>` and 6346844c347SMadhukar Pappireddy :ref:`Interrupt Management Framework<Interrupt Management Framework>`. 63543f35ef5SPaul Beesley This allows GICv2 platforms to enable features requiring EL3 interrupt type. 63643f35ef5SPaul Beesley This also means that all GICv2 Group 0 interrupts are delivered to EL3, and 63743f35ef5SPaul Beesley the Secure Payload interrupts needs to be synchronously handed over to Secure 63843f35ef5SPaul Beesley EL1 for handling. The default value of this option is ``0``, which means the 63943f35ef5SPaul Beesley Group 0 interrupts are assumed to be handled by Secure EL1. 64043f35ef5SPaul Beesley 64146cc41d5SManish Pandey- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError 64246cc41d5SManish Pandey Interrupts, resulting from errors in NS world, will be always trapped in 64346cc41d5SManish Pandey EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions 64446cc41d5SManish Pandey will be trapped in the current exception level (or in EL1 if the current 64546cc41d5SManish Pandey exception level is EL0). 64643f35ef5SPaul Beesley 64743f35ef5SPaul Beesley- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific 64843f35ef5SPaul Beesley software operations are required for CPUs to enter and exit coherency. 64943f35ef5SPaul Beesley However, newer systems exist where CPUs' entry to and exit from coherency 65043f35ef5SPaul Beesley is managed in hardware. Such systems require software to only initiate these 65143f35ef5SPaul Beesley operations, and the rest is managed in hardware, minimizing active software 65243f35ef5SPaul Beesley management. In such systems, this boolean option enables TF-A to carry out 65343f35ef5SPaul Beesley build and run-time optimizations during boot and power management operations. 65443f35ef5SPaul Beesley This option defaults to 0 and if it is enabled, then it implies 65543f35ef5SPaul Beesley ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. 65643f35ef5SPaul Beesley 65743f35ef5SPaul Beesley If this flag is disabled while the platform which TF-A is compiled for 65843f35ef5SPaul Beesley includes cores that manage coherency in hardware, then a compilation error is 65943f35ef5SPaul Beesley generated. This is based on the fact that a system cannot have, at the same 66043f35ef5SPaul Beesley time, cores that manage coherency in hardware and cores that don't. In other 66143f35ef5SPaul Beesley words, a platform cannot have, at the same time, cores that require 66243f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=1`` and cores that require 66343f35ef5SPaul Beesley ``HW_ASSISTED_COHERENCY=0``. 66443f35ef5SPaul Beesley 66543f35ef5SPaul Beesley Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of 66643f35ef5SPaul Beesley translation library (xlat tables v2) must be used; version 1 of translation 66743f35ef5SPaul Beesley library is not supported. 66843f35ef5SPaul Beesley 6690ed3be6fSVarun Wadekar- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for 6700ed3be6fSVarun Wadekar implementation defined system register accesses from lower ELs. Default 6710ed3be6fSVarun Wadekar value is ``0``. 6720ed3be6fSVarun Wadekar 673b890b36dSLouis Mayencourt- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the 67447147013SDavid Horstmann bottom, higher addresses at the top. This build flag can be set to '1' to 675b890b36dSLouis Mayencourt invert this behavior. Lower addresses will be printed at the top and higher 676b890b36dSLouis Mayencourt addresses at the bottom. 677b890b36dSLouis Mayencourt 67843f35ef5SPaul Beesley- ``KEY_ALG``: This build flag enables the user to select the algorithm to be 67943f35ef5SPaul Beesley used for generating the PKCS keys and subsequent signing of the certificate. 680e78ba69eSLionel Debieve It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` 681e78ba69eSLionel Debieve and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 682e78ba69eSLionel Debieve RSA 1.5 algorithm which is not TBBR compliant and is retained only for 683e78ba69eSLionel Debieve compatibility. The default value of this flag is ``rsa`` which is the TBBR 684e78ba69eSLionel Debieve compliant PKCS#1 RSA 2.1 scheme. 68543f35ef5SPaul Beesley 686b8622922SGilad Ben-Yossef- ``KEY_SIZE``: This build flag enables the user to select the key size for 687b8622922SGilad Ben-Yossef the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` 688b8622922SGilad Ben-Yossef depend on the chosen algorithm and the cryptographic module. 689b8622922SGilad Ben-Yossef 690e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 691b8622922SGilad Ben-Yossef | KEY_ALG | Possible key sizes | 692e78ba69eSLionel Debieve +===========================+====================================+ 693b8622922SGilad Ben-Yossef | rsa | 1024 , 2048 (default), 3072, 4096* | 694e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 695b8622922SGilad Ben-Yossef | ecdsa | unavailable | 696e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 697e78ba69eSLionel Debieve | ecdsa-brainpool-regular | unavailable | 698e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 699e78ba69eSLionel Debieve | ecdsa-brainpool-twisted | unavailable | 700e78ba69eSLionel Debieve +---------------------------+------------------------------------+ 701e78ba69eSLionel Debieve 702b8622922SGilad Ben-Yossef 703b8622922SGilad Ben-Yossef * Only 2048 bits size is available with CryptoCell 712 SBROM release 1. 704b8622922SGilad Ben-Yossef Only 3072 bits size is available with CryptoCell 712 SBROM release 2. 705b8622922SGilad Ben-Yossef 70643f35ef5SPaul Beesley- ``HASH_ALG``: This build flag enables the user to select the secure hash 70743f35ef5SPaul Beesley algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. 70843f35ef5SPaul Beesley The default value of this flag is ``sha256``. 70943f35ef5SPaul Beesley 71043f35ef5SPaul Beesley- ``LDFLAGS``: Extra user options appended to the linkers' command line in 71143f35ef5SPaul Beesley addition to the one set by the build system. 71243f35ef5SPaul Beesley 71343f35ef5SPaul Beesley- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log 71443f35ef5SPaul Beesley output compiled into the build. This should be one of the following: 71543f35ef5SPaul Beesley 71643f35ef5SPaul Beesley :: 71743f35ef5SPaul Beesley 71843f35ef5SPaul Beesley 0 (LOG_LEVEL_NONE) 71943f35ef5SPaul Beesley 10 (LOG_LEVEL_ERROR) 72043f35ef5SPaul Beesley 20 (LOG_LEVEL_NOTICE) 72143f35ef5SPaul Beesley 30 (LOG_LEVEL_WARNING) 72243f35ef5SPaul Beesley 40 (LOG_LEVEL_INFO) 72343f35ef5SPaul Beesley 50 (LOG_LEVEL_VERBOSE) 72443f35ef5SPaul Beesley 72543f35ef5SPaul Beesley All log output up to and including the selected log level is compiled into 72643f35ef5SPaul Beesley the build. The default value is 40 in debug builds and 20 in release builds. 72743f35ef5SPaul Beesley 7288c105290SAlexei Fedorov- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot 7290aa0b3afSManish V Badarkhe feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to 7300aa0b3afSManish V Badarkhe provide trust that the code taking the measurements and recording them has 7310aa0b3afSManish V Badarkhe not been tampered with. 732cc255b9fSSandrine Bailleux 733700e7685SManish Pandey This option defaults to 0. 7348c105290SAlexei Fedorov 735859eabd4SManish V Badarkhe- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust 736859eabd4SManish V Badarkhe for Measurement (DRTM). This feature has trust dependency on BL31 for taking 737859eabd4SManish V Badarkhe the measurements and recording them as per `PSA DRTM specification`_. For 738859eabd4SManish V Badarkhe platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can 739859eabd4SManish V Badarkhe be used and for the platforms which use ``RESET_TO_BL31`` platform owners 74045d7c51aSManish V Badarkhe should have mechanism to authenticate BL31. This is an experimental feature. 741859eabd4SManish V Badarkhe 742859eabd4SManish V Badarkhe This option defaults to 0. 743859eabd4SManish V Badarkhe 744019311e7SGovindraj Raja- ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build 745019311e7SGovindraj Raja options to the compiler. An example usage: 746019311e7SGovindraj Raja 747019311e7SGovindraj Raja .. code:: make 748019311e7SGovindraj Raja 749019311e7SGovindraj Raja MARCH_DIRECTIVE := -march=armv8.5-a 750019311e7SGovindraj Raja 75143f35ef5SPaul Beesley- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 75243f35ef5SPaul Beesley specifies the file that contains the Non-Trusted World private key in PEM 75343f35ef5SPaul Beesley format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 75443f35ef5SPaul Beesley 75543f35ef5SPaul Beesley- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is 75643f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 75743f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 75843f35ef5SPaul Beesley 75943f35ef5SPaul Beesley- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register 76043f35ef5SPaul Beesley contents upon world switch. It can take either 0 (don't save and restore) or 76143f35ef5SPaul Beesley 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it 76243f35ef5SPaul Beesley wants the timer registers to be saved and restored. 76343f35ef5SPaul Beesley 764acd03f4bSManish V Badarkhe- ``OPTEE_SP_FW_CONFIG``: DTC build flag to include OP-TEE as SP in 765acd03f4bSManish V Badarkhe tb_fw_config device tree. This flag is defined only when 766acd03f4bSManish V Badarkhe ``ARM_SPMC_MANIFEST_DTS`` manifest file name contains pattern optee_sp. 767acd03f4bSManish V Badarkhe 76843f35ef5SPaul Beesley- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc 76943f35ef5SPaul Beesley for the BL image. It can be either 0 (include) or 1 (remove). The default 77043f35ef5SPaul Beesley value is 0. 77143f35ef5SPaul Beesley 77243f35ef5SPaul Beesley- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that 77343f35ef5SPaul Beesley the underlying hardware is not a full PL011 UART but a minimally compliant 77443f35ef5SPaul Beesley generic UART, which is a subset of the PL011. The driver will not access 77543f35ef5SPaul Beesley any register that is not part of the SBSA generic UART specification. 77643f35ef5SPaul Beesley Default value is 0 (a full PL011 compliant UART is present). 77743f35ef5SPaul Beesley 77843f35ef5SPaul Beesley- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name 77943f35ef5SPaul Beesley must be subdirectory of any depth under ``plat/``, and must contain a 78043f35ef5SPaul Beesley platform makefile named ``platform.mk``. For example, to build TF-A for the 78143f35ef5SPaul Beesley Arm Juno board, select PLAT=juno. 78243f35ef5SPaul Beesley 78343f35ef5SPaul Beesley- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image 78443f35ef5SPaul Beesley instead of the normal boot flow. When defined, it must specify the entry 78543f35ef5SPaul Beesley point address for the preloaded BL33 image. This option is incompatible with 78643f35ef5SPaul Beesley ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority 78743f35ef5SPaul Beesley over ``PRELOADED_BL33_BASE``. 78843f35ef5SPaul Beesley 78943f35ef5SPaul Beesley- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset 79043f35ef5SPaul Beesley vector address can be programmed or is fixed on the platform. It can take 79143f35ef5SPaul Beesley either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a 79243f35ef5SPaul Beesley programmable reset address, it is expected that a CPU will start executing 79343f35ef5SPaul Beesley code directly at the right address, both on a cold and warm reset. In this 79443f35ef5SPaul Beesley case, there is no need to identify the entrypoint on boot and the boot path 79543f35ef5SPaul Beesley can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface 79643f35ef5SPaul Beesley does not need to be implemented in this case. 79743f35ef5SPaul Beesley 79843f35ef5SPaul Beesley- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats 79943f35ef5SPaul Beesley possible for the PSCI power-state parameter: original and extended State-ID 80043f35ef5SPaul Beesley formats. This flag if set to 1, configures the generic PSCI layer to use the 80143f35ef5SPaul Beesley extended format. The default value of this flag is 0, which means by default 80243f35ef5SPaul Beesley the original power-state format is used by the PSCI implementation. This flag 80343f35ef5SPaul Beesley should be specified by the platform makefile and it governs the return value 80443f35ef5SPaul Beesley of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is 80543f35ef5SPaul Beesley enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be 80643f35ef5SPaul Beesley set to 1 as well. 80743f35ef5SPaul Beesley 80864b4710bSWing Li- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI 80964b4710bSWing Li OS-initiated mode. This option defaults to 0. 81064b4710bSWing Li 8119202d519SManish Pandey- ``ENABLE_FEAT_RAS``: Numeric value to enable Armv8.2 RAS features. RAS features 81243f35ef5SPaul Beesley are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 813d9e984ccSJayanth Dodderi Chidanand or later CPUs. This flag can take the values 0 to 2, to align with the 814d9e984ccSJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. 81543f35ef5SPaul Beesley 8169202d519SManish Pandey- ``RAS_FFH_SUPPORT``: Support to enable Firmware first handling of RAS errors 8179202d519SManish Pandey originating from NS world. When ``RAS_FFH_SUPPORT`` is set to ``1``, 8189202d519SManish Pandey ``HANDLE_EA_EL3_FIRST_NS`` and ``ENABLE_FEAT_RAS`` must also be set to ``1``. 81943f35ef5SPaul Beesley 82043f35ef5SPaul Beesley- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead 82143f35ef5SPaul Beesley of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 82243f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to BL31 entrypoint). 82343f35ef5SPaul Beesley The default value is 0. 82443f35ef5SPaul Beesley 82543f35ef5SPaul Beesley- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided 82643f35ef5SPaul Beesley in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector 82743f35ef5SPaul Beesley instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 82843f35ef5SPaul Beesley entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. 82943f35ef5SPaul Beesley 83043f35ef5SPaul Beesley- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 831a6ffddecSMax Shvetsov file that contains the ROT private key in PEM format and enforces public key 832a6ffddecSMax Shvetsov hash generation. If ``SAVE_KEYS=1``, this 83343f35ef5SPaul Beesley file name will be used to save the key. 83443f35ef5SPaul Beesley 83543f35ef5SPaul Beesley- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the 83643f35ef5SPaul Beesley certificate generation tool to save the keys used to establish the Chain of 83743f35ef5SPaul Beesley Trust. Allowed options are '0' or '1'. Default is '0' (do not save). 83843f35ef5SPaul Beesley 83943f35ef5SPaul Beesley- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. 84043f35ef5SPaul Beesley If a SCP_BL2 image is present then this option must be passed for the ``fip`` 84143f35ef5SPaul Beesley target. 84243f35ef5SPaul Beesley 84343f35ef5SPaul Beesley- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the 84443f35ef5SPaul Beesley file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``, 84543f35ef5SPaul Beesley this file name will be used to save the key. 84643f35ef5SPaul Beesley 84743f35ef5SPaul Beesley- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is 84843f35ef5SPaul Beesley optional. It is only needed if the platform makefile specifies that it 84943f35ef5SPaul Beesley is required in order to build the ``fwu_fip`` target. 85043f35ef5SPaul Beesley 85143f35ef5SPaul Beesley- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software 85243f35ef5SPaul Beesley Delegated Exception Interface to BL31 image. This defaults to ``0``. 85343f35ef5SPaul Beesley 85443f35ef5SPaul Beesley When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be 85543f35ef5SPaul Beesley set to ``1``. 85643f35ef5SPaul Beesley 85743f35ef5SPaul Beesley- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be 85843f35ef5SPaul Beesley isolated on separate memory pages. This is a trade-off between security and 85943f35ef5SPaul Beesley memory usage. See "Isolating code and read-only data on separate memory 8604c65b4deSOlivier Deprez pages" section in :ref:`Firmware Design`. This flag is disabled by default 8614c65b4deSOlivier Deprez and affects all BL images. 86243f35ef5SPaul Beesley 863f8578e64SSamuel Holland- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS 864f8578e64SSamuel Holland sections of BL31 (.bss, stacks, page tables, and coherent memory) to be 865f8578e64SSamuel Holland allocated in RAM discontiguous from the loaded firmware image. When set, the 86647147013SDavid Horstmann platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and 867f8578e64SSamuel Holland ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS 868f8578e64SSamuel Holland sections are placed in RAM immediately following the loaded firmware image. 869f8578e64SSamuel Holland 87096a8ed14SJiafei Pan- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the 87196a8ed14SJiafei Pan NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM 87296a8ed14SJiafei Pan discontiguous from loaded firmware images. When set, the platform need to 87396a8ed14SJiafei Pan provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This 87496a8ed14SJiafei Pan flag is disabled by default and NOLOAD sections are placed in RAM immediately 87596a8ed14SJiafei Pan following the loaded firmware image. 87696a8ed14SJiafei Pan 8772d31cb07SJeremy Linton- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration 8782d31cb07SJeremy Linton access requests via a standard SMCCC defined in `DEN0115`_. When combined with 8792d31cb07SJeremy Linton UEFI+ACPI this can provide a certain amount of OS forward compatibility 8802d31cb07SJeremy Linton with newer platforms that aren't ECAM compliant. 8812d31cb07SJeremy Linton 88243f35ef5SPaul Beesley- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. 88343f35ef5SPaul Beesley This build option is only valid if ``ARCH=aarch64``. The value should be 88443f35ef5SPaul Beesley the path to the directory containing the SPD source, relative to 88543f35ef5SPaul Beesley ``services/spd/``; the directory is expected to contain a makefile called 8864c65b4deSOlivier Deprez ``<spd-value>.mk``. The SPM Dispatcher standard service is located in 8874c65b4deSOlivier Deprez services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher 8884c65b4deSOlivier Deprez cannot be enabled when the ``SPM_MM`` option is enabled. 88943f35ef5SPaul Beesley 89043f35ef5SPaul Beesley- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can 89143f35ef5SPaul Beesley take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops 89243f35ef5SPaul Beesley execution in BL1 just before handing over to BL31. At this point, all 89343f35ef5SPaul Beesley firmware images have been loaded in memory, and the MMU and caches are 89443f35ef5SPaul Beesley turned off. Refer to the "Debugging options" section for more details. 89543f35ef5SPaul Beesley 8961d63ae4dSMarc Bonnici- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM 8971d63ae4dSMarc Bonnici Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 8981d63ae4dSMarc Bonnici component runs at the EL3 exception level. The default value is ``0`` ( 8991d63ae4dSMarc Bonnici disabled). This configuration supports pre-Armv8.4 platforms (aka not 9001d63ae4dSMarc Bonnici implementing the ``FEAT_SEL2`` extension). This is an experimental feature. 9011d63ae4dSMarc Bonnici 902bb0e3360SJens Wiklander- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM 903bb0e3360SJens Wiklander Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to 904bb0e3360SJens Wiklander indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading 905bb0e3360SJens Wiklander mechanism should be used. 906bb0e3360SJens Wiklander 907d9e984ccSJayanth Dodderi Chidanand- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM 9084c65b4deSOlivier Deprez Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC 9091d63ae4dSMarc Bonnici component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` 9104c65b4deSOlivier Deprez extension. This is the default when enabling the SPM Dispatcher. When 9114c65b4deSOlivier Deprez disabled (0) it indicates the SPMC component runs at the S-EL1 execution 9121d63ae4dSMarc Bonnici state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations 9131d63ae4dSMarc Bonnici support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` 9141d63ae4dSMarc Bonnici extension). 9154c65b4deSOlivier Deprez 9163f3c341aSPaul Beesley- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure 9174c65b4deSOlivier Deprez Partition Manager (SPM) implementation. The default value is ``0`` 9184c65b4deSOlivier Deprez (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is 9194c65b4deSOlivier Deprez enabled (``SPD=spmd``). 9203f3c341aSPaul Beesley 921ce2b1ec6SManish Pandey- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the 9224c65b4deSOlivier Deprez description of secure partitions. The build system will parse this file and 9234c65b4deSOlivier Deprez package all secure partition blobs into the FIP. This file is not 9244c65b4deSOlivier Deprez necessarily part of TF-A tree. Only available when ``SPD=spmd``. 925ce2b1ec6SManish Pandey 92643f35ef5SPaul Beesley- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles 92743f35ef5SPaul Beesley secure interrupts (caught through the FIQ line). Platforms can enable 92843f35ef5SPaul Beesley this directive if they need to handle such interruption. When enabled, 92943f35ef5SPaul Beesley the FIQ are handled in monitor mode and non secure world is not allowed 93043f35ef5SPaul Beesley to mask these events. Platforms that enable FIQ handling in SP_MIN shall 93143f35ef5SPaul Beesley implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. 93243f35ef5SPaul Beesley 933bebcf27fSMark Brown- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. 934bebcf27fSMark Brown Platforms can configure this if they need to lower the hardware 935bebcf27fSMark Brown limit, for example due to asymmetric configuration or limitations of 936bebcf27fSMark Brown software run at lower ELs. The default is the architectural maximum 937bebcf27fSMark Brown of 2048 which should be suitable for most configurations, the 938bebcf27fSMark Brown hardware will limit the effective VL to the maximum physically supported 939bebcf27fSMark Brown VL. 940bebcf27fSMark Brown 9410b22e591SJayanth Dodderi Chidanand- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True 9420b22e591SJayanth Dodderi Chidanand Random Number Generator Interface to BL31 image. This defaults to ``0``. 9430b22e591SJayanth Dodderi Chidanand 94443f35ef5SPaul Beesley- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board 94543f35ef5SPaul Beesley Boot feature. When set to '1', BL1 and BL2 images include support to load 94643f35ef5SPaul Beesley and verify the certificates and images in a FIP, and BL1 includes support 94743f35ef5SPaul Beesley for the Firmware Update. The default value is '0'. Generation and inclusion 94843f35ef5SPaul Beesley of certificates in the FIP and FWU_FIP depends upon the value of the 94943f35ef5SPaul Beesley ``GENERATE_COT`` option. 95043f35ef5SPaul Beesley 95143f35ef5SPaul Beesley .. warning:: 95243f35ef5SPaul Beesley This option depends on ``CREATE_KEYS`` to be enabled. If the keys 95343f35ef5SPaul Beesley already exist in disk, they will be overwritten without further notice. 95443f35ef5SPaul Beesley 95543f35ef5SPaul Beesley- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It 95643f35ef5SPaul Beesley specifies the file that contains the Trusted World private key in PEM 95743f35ef5SPaul Beesley format. If ``SAVE_KEYS=1``, this file name will be used to save the key. 95843f35ef5SPaul Beesley 95943f35ef5SPaul Beesley- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or 96043f35ef5SPaul Beesley synchronous, (see "Initializing a BL32 Image" section in 96143f35ef5SPaul Beesley :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using 96243f35ef5SPaul Beesley synchronous method) or 1 (BL32 is initialized using asynchronous method). 96343f35ef5SPaul Beesley Default is 0. 96443f35ef5SPaul Beesley 96543f35ef5SPaul Beesley- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt 96643f35ef5SPaul Beesley routing model which routes non-secure interrupts asynchronously from TSP 96743f35ef5SPaul Beesley to EL3 causing immediate preemption of TSP. The EL3 is responsible 96843f35ef5SPaul Beesley for saving and restoring the TSP context in this routing model. The 96943f35ef5SPaul Beesley default routing model (when the value is 0) is to route non-secure 97043f35ef5SPaul Beesley interrupts to TSP allowing it to save its context and hand over 97143f35ef5SPaul Beesley synchronously to EL3 via an SMC. 97243f35ef5SPaul Beesley 97343f35ef5SPaul Beesley .. note:: 97443f35ef5SPaul Beesley When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` 97543f35ef5SPaul Beesley must also be set to ``1``. 97643f35ef5SPaul Beesley 977acd03f4bSManish V Badarkhe- ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and 978acd03f4bSManish V Badarkhe internal-trusted-storage) as SP in tb_fw_config device tree. 979acd03f4bSManish V Badarkhe 980781d07a4SJayanth Dodderi Chidanand- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of 981781d07a4SJayanth Dodderi Chidanand WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set 982781d07a4SJayanth Dodderi Chidanand this delay. It can take values in the range (0-15). Default value is ``0`` 983781d07a4SJayanth Dodderi Chidanand and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. 984781d07a4SJayanth Dodderi Chidanand Platforms need to explicitly update this value based on their requirements. 985781d07a4SJayanth Dodderi Chidanand 98643f35ef5SPaul Beesley- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM 98743f35ef5SPaul Beesley linker. When the ``LINKER`` build variable points to the armlink linker, 98843f35ef5SPaul Beesley this flag is enabled automatically. To enable support for armlink, platforms 98943f35ef5SPaul Beesley will have to provide a scatter file for the BL image. Currently, Tegra 99043f35ef5SPaul Beesley platforms use the armlink support to compile BL3-1 images. 99143f35ef5SPaul Beesley 99243f35ef5SPaul Beesley- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent 99343f35ef5SPaul Beesley memory region in the BL memory map or not (see "Use of Coherent memory in 99443f35ef5SPaul Beesley TF-A" section in :ref:`Firmware Design`). It can take the value 1 99543f35ef5SPaul Beesley (Coherent memory region is included) or 0 (Coherent memory region is 99643f35ef5SPaul Beesley excluded). Default is 1. 99743f35ef5SPaul Beesley 998992f091bSAmbroise Vincent- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature 999992f091bSAmbroise Vincent exposing a virtual filesystem interface through BL31 as a SiP SMC function. 1000992f091bSAmbroise Vincent Default is 0. 1001992f091bSAmbroise Vincent 1002a6de824fSLouis Mayencourt- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the 1003a6de824fSLouis Mayencourt firmware configuration framework. This will move the io_policies into a 10040a6e7e3bSLouis Mayencourt configuration device tree, instead of static structure in the code base. 10050a6e7e3bSLouis Mayencourt 100684ef9cd8SManish V Badarkhe- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors 100784ef9cd8SManish V Badarkhe at runtime using fconf. If this flag is enabled, COT descriptors are 100884ef9cd8SManish V Badarkhe statically captured in tb_fw_config file in the form of device tree nodes 100984ef9cd8SManish V Badarkhe and properties. Currently, COT descriptors used by BL2 are moved to the 101084ef9cd8SManish V Badarkhe device tree and COT descriptors used by BL1 are retained in the code 1011700e7685SManish Pandey base statically. 101284ef9cd8SManish V Badarkhe 1013cbf9e84aSBalint Dobszay- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in 1014cbf9e84aSBalint Dobszay runtime using firmware configuration framework. The platform specific SDEI 1015cbf9e84aSBalint Dobszay shared and private events configuration is retrieved from device tree rather 1016700e7685SManish Pandey than static C structures at compile time. This is only supported if 1017700e7685SManish Pandey SDEI_SUPPORT build flag is enabled. 10180a6e7e3bSLouis Mayencourt 1019452d5e5eSMadhukar Pappireddy- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 1020452d5e5eSMadhukar Pappireddy and Group1 secure interrupts using the firmware configuration framework. The 1021452d5e5eSMadhukar Pappireddy platform specific secure interrupt property descriptor is retrieved from 1022452d5e5eSMadhukar Pappireddy device tree in runtime rather than depending on static C structure at compile 1023700e7685SManish Pandey time. 1024452d5e5eSMadhukar Pappireddy 102543f35ef5SPaul Beesley- ``USE_ROMLIB``: This flag determines whether library at ROM will be used. 102643f35ef5SPaul Beesley This feature creates a library of functions to be placed in ROM and thus 102743f35ef5SPaul Beesley reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default 102843f35ef5SPaul Beesley is 0. 102943f35ef5SPaul Beesley 103043f35ef5SPaul Beesley- ``V``: Verbose build. If assigned anything other than 0, the build commands 103143f35ef5SPaul Beesley are printed. Default is 0. 103243f35ef5SPaul Beesley 103343f35ef5SPaul Beesley- ``VERSION_STRING``: String used in the log output for each TF-A image. 103443f35ef5SPaul Beesley Defaults to a string formed by concatenating the version number, build type 103543f35ef5SPaul Beesley and build string. 103643f35ef5SPaul Beesley 103743f35ef5SPaul Beesley- ``W``: Warning level. Some compiler warning options of interest have been 103843f35ef5SPaul Beesley regrouped and put in the root Makefile. This flag can take the values 0 to 3, 103943f35ef5SPaul Beesley each level enabling more warning options. Default is 0. 104043f35ef5SPaul Beesley 1041291be198SBoyan Karatotev This option is closely related to the ``E`` option, which enables 1042291be198SBoyan Karatotev ``-Werror``. 1043291be198SBoyan Karatotev 1044291be198SBoyan Karatotev - ``W=0`` (default) 1045291be198SBoyan Karatotev 1046291be198SBoyan Karatotev Enables a wide assortment of warnings, most notably ``-Wall`` and 1047291be198SBoyan Karatotev ``-Wextra``, as well as various bad practices and things that are likely to 1048291be198SBoyan Karatotev result in errors. Includes some compiler specific flags. No warnings are 1049291be198SBoyan Karatotev expected at this level for any build. 1050291be198SBoyan Karatotev 1051291be198SBoyan Karatotev - ``W=1`` 1052291be198SBoyan Karatotev 1053291be198SBoyan Karatotev Enables warnings we want the generic build to include but are too time 1054291be198SBoyan Karatotev consuming to fix at the moment. It re-enables warnings taken out for 1055291be198SBoyan Karatotev ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected 1056291be198SBoyan Karatotev to eventually be merged into ``W=0``. Some warnings are expected on some 1057291be198SBoyan Karatotev builds, but new contributions should not introduce new ones. 1058291be198SBoyan Karatotev 1059291be198SBoyan Karatotev - ``W=2`` (recommended) 1060291be198SBoyan Karatotev 1061291be198SBoyan Karatotev Enables warnings we want the generic build to include but cannot be enabled 1062291be198SBoyan Karatotev due to external libraries. This level is expected to eventually be merged 1063291be198SBoyan Karatotev into ``W=0``. Lots of warnings are expected, primarily from external 1064291be198SBoyan Karatotev libraries like zlib and compiler-rt, but new controbutions should not 1065291be198SBoyan Karatotev introduce new ones. 1066291be198SBoyan Karatotev 1067291be198SBoyan Karatotev - ``W=3`` 1068291be198SBoyan Karatotev 1069291be198SBoyan Karatotev Enables warnings that are informative but not necessary and generally too 1070291be198SBoyan Karatotev verbose and frequently ignored. A very large number of warnings are 1071291be198SBoyan Karatotev expected. 1072291be198SBoyan Karatotev 1073291be198SBoyan Karatotev The exact set of warning flags depends on the compiler and TF-A warning 1074291be198SBoyan Karatotev level, however they are all succinctly set in the top-level Makefile. Please 1075291be198SBoyan Karatotev refer to the `GCC`_ or `Clang`_ documentation for more information on the 1076291be198SBoyan Karatotev individual flags. 1077291be198SBoyan Karatotev 107843f35ef5SPaul Beesley- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on 107943f35ef5SPaul Beesley the CPU after warm boot. This is applicable for platforms which do not 108043f35ef5SPaul Beesley require interconnect programming to enable cache coherency (eg: single 108143f35ef5SPaul Beesley cluster platforms). If this option is enabled, then warm boot path 108243f35ef5SPaul Beesley enables D-caches immediately after enabling MMU. This option defaults to 0. 108343f35ef5SPaul Beesley 10847ff088d1SManish V Badarkhe- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory 10857ff088d1SManish V Badarkhe tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The 10867ff088d1SManish V Badarkhe default value of this flag is ``no``. Note this option must be enabled only 10877ff088d1SManish V Badarkhe for ARM architecture greater than Armv8.5-A. 10887ff088d1SManish V Badarkhe 1089e008a29aSManish V Badarkhe- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` 1090e008a29aSManish V Badarkhe speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. 1091e008a29aSManish V Badarkhe The default value of this flag is ``0``. 1092e008a29aSManish V Badarkhe 1093e008a29aSManish V Badarkhe ``AT`` speculative errata workaround disables stage1 page table walk for 1094e008a29aSManish V Badarkhe lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point 1095e008a29aSManish V Badarkhe produces either the correct result or failure without TLB allocation. 109645aecff0SManish V Badarkhe 109745aecff0SManish V Badarkhe This boolean option enables errata for all below CPUs. 109845aecff0SManish V Badarkhe 1099e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1100e008a29aSManish V Badarkhe | Errata | CPU | Workaround Define | 1101e008a29aSManish V Badarkhe +=========+==============+=========================+ 1102e008a29aSManish V Badarkhe | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | 1103e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1104e008a29aSManish V Badarkhe | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | 1105e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1106e008a29aSManish V Badarkhe | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | 1107e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1108e008a29aSManish V Badarkhe | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | 1109e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1110e008a29aSManish V Badarkhe | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | 1111e008a29aSManish V Badarkhe +---------+--------------+-------------------------+ 1112e008a29aSManish V Badarkhe 1113e008a29aSManish V Badarkhe .. note:: 1114e008a29aSManish V Badarkhe This option is enabled by build only if platform sets any of above defines 1115e008a29aSManish V Badarkhe mentioned in ’Workaround Define' column in the table. 1116e008a29aSManish V Badarkhe If this option is enabled for the EL3 software then EL2 software also must 1117e008a29aSManish V Badarkhe implement this workaround due to the behaviour of the errata mentioned 1118e008a29aSManish V Badarkhe in new SDEN document which will get published soon. 111945aecff0SManish V Badarkhe 112000e8f79cSManish Pandey- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR 1121fbc44bd1SVarun Wadekar bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. 1122fbc44bd1SVarun Wadekar This flag is disabled by default. 1123fbc44bd1SVarun Wadekar 11248caf10acSJuan Pablo Conde- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the 11258caf10acSJuan Pablo Conde host machine where a custom installation of OpenSSL is located, which is used 11268caf10acSJuan Pablo Conde to build the certificate generation, firmware encryption and FIP tools. If 11278caf10acSJuan Pablo Conde this option is not set, the default OS installation will be used. 1128582e4e7bSManish V Badarkhe 1129fddfb3baSMadhukar Pappireddy- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for 1130fddfb3baSMadhukar Pappireddy functions that wait for an arbitrary time length (udelay and mdelay). The 1131fddfb3baSMadhukar Pappireddy default value is 0. 1132fddfb3baSMadhukar Pappireddy 11331298f2f1SJayanth Dodderi Chidanand- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record 11341298f2f1SJayanth Dodderi Chidanand buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an 11351298f2f1SJayanth Dodderi Chidanand optional architectural feature for AArch64. This flag can take the values 11361298f2f1SJayanth Dodderi Chidanand 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0 11371298f2f1SJayanth Dodderi Chidanand and it is automatically disabled when the target architecture is AArch32. 1138744ad974Sjohpow01 113947c681b7SJayanth Dodderi Chidanand- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer 1140813524eaSManish V Badarkhe control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented 1141813524eaSManish V Badarkhe but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural 114247c681b7SJayanth Dodderi Chidanand feature for AArch64. This flag can take the values 0 to 2, to align with the 114347c681b7SJayanth Dodderi Chidanand ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically 114447c681b7SJayanth Dodderi Chidanand disabled when the target architecture is AArch32. 1145813524eaSManish V Badarkhe 1146603a0c6fSAndre Przywara- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system 1147d4582d30SManish V Badarkhe registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented 1148d4582d30SManish V Badarkhe but unused). This feature is available if trace unit such as ETMv4.x, and 1149603a0c6fSAndre Przywara ETE(extending ETM feature) is implemented. This flag can take the values 1150603a0c6fSAndre Przywara 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0. 1151d4582d30SManish V Badarkhe 1152d9e984ccSJayanth Dodderi Chidanand- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers 11538fcd3d96SManish V Badarkhe access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), 1154d9e984ccSJayanth Dodderi Chidanand if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align 1155d9e984ccSJayanth Dodderi Chidanand with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default. 11568fcd3d96SManish V Badarkhe 11570ce2072dSTamas Ban- ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA 11580ce2072dSTamas Ban APIs on platforms that doesn't support RSS (providing Arm CCA HES 11590ce2072dSTamas Ban functionalities). When enabled (``1``), a mocked version of the APIs are used. 11600ce2072dSTamas Ban The default value is 0. 11610ce2072dSTamas Ban 116204c7303bSOkash Khawaja- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine 116304c7303bSOkash Khawaja ``plat_can_cmo`` which will return zero if cache management operations should 116404c7303bSOkash Khawaja be skipped and non-zero otherwise. By default, this option is disabled which 116504c7303bSOkash Khawaja means platform hook won't be checked and CMOs will always be performed when 116604c7303bSOkash Khawaja related functions are called. 116704c7303bSOkash Khawaja 1168e5d9b6f0SSona Mathew- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management 1169e5d9b6f0SSona Mathew firmware interface for the BL31 image. By default its disabled (``0``). 1170e5d9b6f0SSona Mathew 1171e5d9b6f0SSona Mathew- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the 1172e5d9b6f0SSona Mathew errata mitigation for platforms with a non-arm interconnect using the errata 1173e5d9b6f0SSona Mathew ABI. By default its disabled (``0``). 1174e5d9b6f0SSona Mathew 1175a6ea06f5SAlexei FedorovGICv3 driver options 1176a6ea06f5SAlexei Fedorov-------------------- 1177a6ea06f5SAlexei Fedorov 1178a6ea06f5SAlexei FedorovGICv3 driver files are included using directive: 1179a6ea06f5SAlexei Fedorov 1180a6ea06f5SAlexei Fedorov``include drivers/arm/gic/v3/gicv3.mk`` 1181a6ea06f5SAlexei Fedorov 1182a6ea06f5SAlexei FedorovThe driver can be configured with the following options set in the platform 1183a6ea06f5SAlexei Fedorovmakefile: 1184a6ea06f5SAlexei Fedorov 1185b4ad365aSAndre Przywara- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. 1186b4ad365aSAndre Przywara Enabling this option will add runtime detection support for the 1187b4ad365aSAndre Przywara GIC-600, so is safe to select even for a GIC500 implementation. 1188b4ad365aSAndre Przywara This option defaults to 0. 1189a6ea06f5SAlexei Fedorov 11902c248adeSVarun Wadekar- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit 11912c248adeSVarun Wadekar for GIC-600 AE. Enabling this option will introduce support to initialize 11922c248adeSVarun Wadekar the FMU. Platforms should call the init function during boot to enable the 11932c248adeSVarun Wadekar FMU and its safety mechanisms. This option defaults to 0. 11942c248adeSVarun Wadekar 1195a6ea06f5SAlexei Fedorov- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip 1196a6ea06f5SAlexei Fedorov functionality. This option defaults to 0 1197a6ea06f5SAlexei Fedorov 1198a6ea06f5SAlexei Fedorov- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation 1199a6ea06f5SAlexei Fedorov of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` 1200a6ea06f5SAlexei Fedorov functions. This is required for FVP platform which need to simulate GIC save 1201a6ea06f5SAlexei Fedorov and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. 1202a6ea06f5SAlexei Fedorov 12035875f266SAlexei Fedorov- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. 12045875f266SAlexei Fedorov This option defaults to 0. 12055875f266SAlexei Fedorov 12068f3ad766SAlexei Fedorov- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended 12078f3ad766SAlexei Fedorov PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. 12088f3ad766SAlexei Fedorov 120943f35ef5SPaul BeesleyDebugging options 121043f35ef5SPaul Beesley----------------- 121143f35ef5SPaul Beesley 121243f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use 121343f35ef5SPaul Beesley 121443f35ef5SPaul Beesley.. code:: shell 121543f35ef5SPaul Beesley 121643f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 121743f35ef5SPaul Beesley 12184466cf82SDaniel BoulbyAArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools 12194466cf82SDaniel Boulby(for example Arm-DS) might not support this and may need an older version of 12204466cf82SDaniel BoulbyDWARF symbols to be emitted by GCC. This can be achieved by using the 12214466cf82SDaniel Boulby``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting 12224466cf82SDaniel Boulbythe version to 4 is recommended for Arm-DS. 122343f35ef5SPaul Beesley 122443f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler 122543f35ef5SPaul Beesleyoptimizations by using ``-O0``. 122643f35ef5SPaul Beesley 122743f35ef5SPaul Beesley.. warning:: 122843f35ef5SPaul Beesley Using ``-O0`` could cause output images to be larger and base addresses 122943f35ef5SPaul Beesley might need to be recalculated (see the **Memory layout on Arm development 123043f35ef5SPaul Beesley platforms** section in the :ref:`Firmware Design`). 123143f35ef5SPaul Beesley 123243f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or 123343f35ef5SPaul Beesley``LDFLAGS``: 123443f35ef5SPaul Beesley 123543f35ef5SPaul Beesley.. code:: shell 123643f35ef5SPaul Beesley 123743f35ef5SPaul Beesley CFLAGS='-O0 -gdwarf-2' \ 123843f35ef5SPaul Beesley make PLAT=<platform> DEBUG=1 V=1 all 123943f35ef5SPaul Beesley 124043f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be 124143f35ef5SPaul Beesleyignored as the linker is called directly. 124243f35ef5SPaul Beesley 124343f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the 124443f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the 124543f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` 124643f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a 12474466cf82SDaniel Boulbydebugger when indicated by the console output. When using Arm-DS, the following 124843f35ef5SPaul Beesleycommands can be used: 124943f35ef5SPaul Beesley 125043f35ef5SPaul Beesley:: 125143f35ef5SPaul Beesley 125243f35ef5SPaul Beesley # Stop target execution 125343f35ef5SPaul Beesley interrupt 125443f35ef5SPaul Beesley 125543f35ef5SPaul Beesley # 125643f35ef5SPaul Beesley # Prepare your debugging environment, e.g. set breakpoints 125743f35ef5SPaul Beesley # 125843f35ef5SPaul Beesley 125943f35ef5SPaul Beesley # Jump over the debug loop 126043f35ef5SPaul Beesley set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 126143f35ef5SPaul Beesley 126243f35ef5SPaul Beesley # Resume execution 126343f35ef5SPaul Beesley continue 126443f35ef5SPaul Beesley 126534f702d5SManish V BadarkheFirmware update options 126634f702d5SManish V Badarkhe----------------------- 126734f702d5SManish V Badarkhe 126834f702d5SManish V Badarkhe- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used 126934f702d5SManish V Badarkhe in defining the firmware update metadata structure. This flag is by default 127034f702d5SManish V Badarkhe set to '2'. 127134f702d5SManish V Badarkhe 127234f702d5SManish V Badarkhe- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each 127334f702d5SManish V Badarkhe firmware bank. Each firmware bank must have the same number of images as per 127434f702d5SManish V Badarkhe the `PSA FW update specification`_. 127534f702d5SManish V Badarkhe This flag is used in defining the firmware update metadata structure. This 127634f702d5SManish V Badarkhe flag is by default set to '1'. 127734f702d5SManish V Badarkhe 12780f20e50bSManish V Badarkhe- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the 12790f20e50bSManish V Badarkhe `PSA FW update specification`_. The default value is 0, and this is an 12800f20e50bSManish V Badarkhe experimental feature. 12810f20e50bSManish V Badarkhe PSA firmware update implementation has some limitations, such as BL2 is 12820f20e50bSManish V Badarkhe not part of the protocol-updatable images, if BL2 needs to be updated, then 12830f20e50bSManish V Badarkhe it should be done through another platform-defined mechanism, and it assumes 12840f20e50bSManish V Badarkhe that the platform's hardware supports CRC32 instructions. 12850f20e50bSManish V Badarkhe 128643f35ef5SPaul Beesley-------------- 128743f35ef5SPaul Beesley 128842d4d3baSArvind Ram Prakash*Copyright (c) 2019-2023, Arm Limited. All rights reserved.* 12892d31cb07SJeremy Linton 12902d31cb07SJeremy Linton.. _DEN0115: https://developer.arm.com/docs/den0115/latest 129134f702d5SManish V Badarkhe.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/ 1292859eabd4SManish V Badarkhe.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a 1293291be198SBoyan Karatotev.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html 1294291be198SBoyan Karatotev.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html 1295