xref: /rk3399_ARM-atf/docs/getting_started/build-options.rst (revision f8578e641b38694a6a2dee84ef7a7b3b0b50bd0f)
143f35ef5SPaul BeesleyBuild Options
243f35ef5SPaul Beesley=============
343f35ef5SPaul Beesley
443f35ef5SPaul BeesleyThe TF-A build system supports the following build options. Unless mentioned
543f35ef5SPaul Beesleyotherwise, these options are expected to be specified at the build command
643f35ef5SPaul Beesleyline and are not to be modified in any component makefiles. Note that the
743f35ef5SPaul Beesleybuild system doesn't track dependency for build options. Therefore, if any of
843f35ef5SPaul Beesleythe build options are changed from a previous build, a clean build must be
943f35ef5SPaul Beesleyperformed.
1043f35ef5SPaul Beesley
1143f35ef5SPaul Beesley.. _build_options_common:
1243f35ef5SPaul Beesley
1343f35ef5SPaul BeesleyCommon build options
1443f35ef5SPaul Beesley--------------------
1543f35ef5SPaul Beesley
1643f35ef5SPaul Beesley-  ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
1743f35ef5SPaul Beesley   compiler should use. Valid values are T32 and A32. It defaults to T32 due to
1843f35ef5SPaul Beesley   code having a smaller resulting size.
1943f35ef5SPaul Beesley
2043f35ef5SPaul Beesley-  ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
2143f35ef5SPaul Beesley   as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
2243f35ef5SPaul Beesley   directory containing the SP source, relative to the ``bl32/``; the directory
2343f35ef5SPaul Beesley   is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
2443f35ef5SPaul Beesley
2543f35ef5SPaul Beesley-  ``ARCH`` : Choose the target build architecture for TF-A. It can take either
2643f35ef5SPaul Beesley   ``aarch64`` or ``aarch32`` as values. By default, it is defined to
2743f35ef5SPaul Beesley   ``aarch64``.
2843f35ef5SPaul Beesley
2943f35ef5SPaul Beesley-  ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
3043f35ef5SPaul Beesley   compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
3143f35ef5SPaul Beesley   *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
3243f35ef5SPaul Beesley   :ref:`Firmware Design`.
3343f35ef5SPaul Beesley
3443f35ef5SPaul Beesley-  ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
3543f35ef5SPaul Beesley   compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
3643f35ef5SPaul Beesley   *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
3743f35ef5SPaul Beesley
3843f35ef5SPaul Beesley-  ``BL2``: This is an optional build option which specifies the path to BL2
3943f35ef5SPaul Beesley   image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
4043f35ef5SPaul Beesley   built.
4143f35ef5SPaul Beesley
4243f35ef5SPaul Beesley-  ``BL2U``: This is an optional build option which specifies the path to
4343f35ef5SPaul Beesley   BL2U image. In this case, the BL2U in TF-A will not be built.
4443f35ef5SPaul Beesley
4543f35ef5SPaul Beesley-  ``BL2_AT_EL3``: This is an optional build option that enables the use of
4643f35ef5SPaul Beesley   BL2 at EL3 execution level.
4743f35ef5SPaul Beesley
4843f35ef5SPaul Beesley-  ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
4943f35ef5SPaul Beesley   (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
5043f35ef5SPaul Beesley   the RW sections in RAM, while leaving the RO sections in place. This option
5143f35ef5SPaul Beesley   enable this use-case. For now, this option is only supported when BL2_AT_EL3
5243f35ef5SPaul Beesley   is set to '1'.
5343f35ef5SPaul Beesley
5443f35ef5SPaul Beesley-  ``BL31``: This is an optional build option which specifies the path to
5543f35ef5SPaul Beesley   BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
5643f35ef5SPaul Beesley   be built.
5743f35ef5SPaul Beesley
5843f35ef5SPaul Beesley-  ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
5943f35ef5SPaul Beesley   file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
6043f35ef5SPaul Beesley   this file name will be used to save the key.
6143f35ef5SPaul Beesley
6243f35ef5SPaul Beesley-  ``BL32``: This is an optional build option which specifies the path to
6343f35ef5SPaul Beesley   BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
6443f35ef5SPaul Beesley   be built.
6543f35ef5SPaul Beesley
6643f35ef5SPaul Beesley-  ``BL32_EXTRA1``: This is an optional build option which specifies the path to
6743f35ef5SPaul Beesley   Trusted OS Extra1 image for the  ``fip`` target.
6843f35ef5SPaul Beesley
6943f35ef5SPaul Beesley-  ``BL32_EXTRA2``: This is an optional build option which specifies the path to
7043f35ef5SPaul Beesley   Trusted OS Extra2 image for the ``fip`` target.
7143f35ef5SPaul Beesley
7243f35ef5SPaul Beesley-  ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
7343f35ef5SPaul Beesley   file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
7443f35ef5SPaul Beesley   this file name will be used to save the key.
7543f35ef5SPaul Beesley
7643f35ef5SPaul Beesley-  ``BL33``: Path to BL33 image in the host file system. This is mandatory for
7743f35ef5SPaul Beesley   ``fip`` target in case TF-A BL2 is used.
7843f35ef5SPaul Beesley
7943f35ef5SPaul Beesley-  ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
8043f35ef5SPaul Beesley   file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
8143f35ef5SPaul Beesley   this file name will be used to save the key.
8243f35ef5SPaul Beesley
8343f35ef5SPaul Beesley-  ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
8443f35ef5SPaul Beesley   and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
8543f35ef5SPaul Beesley   If enabled, it is needed to use a compiler that supports the option
8643f35ef5SPaul Beesley   ``-mbranch-protection``. Selects the branch protection features to use:
8743f35ef5SPaul Beesley-  0: Default value turns off all types of branch protection
8843f35ef5SPaul Beesley-  1: Enables all types of branch protection features
8943f35ef5SPaul Beesley-  2: Return address signing to its standard level
9043f35ef5SPaul Beesley-  3: Extend the signing to include leaf functions
9143f35ef5SPaul Beesley
9243f35ef5SPaul Beesley   The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
9343f35ef5SPaul Beesley   and resulting PAuth/BTI features.
9443f35ef5SPaul Beesley
9543f35ef5SPaul Beesley   +-------+--------------+-------+-----+
9643f35ef5SPaul Beesley   | Value |  GCC option  | PAuth | BTI |
9743f35ef5SPaul Beesley   +=======+==============+=======+=====+
9843f35ef5SPaul Beesley   |   0   |     none     |   N   |  N  |
9943f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10043f35ef5SPaul Beesley   |   1   |   standard   |   Y   |  Y  |
10143f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10243f35ef5SPaul Beesley   |   2   |   pac-ret    |   Y   |  N  |
10343f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10443f35ef5SPaul Beesley   |   3   | pac-ret+leaf |   Y   |  N  |
10543f35ef5SPaul Beesley   +-------+--------------+-------+-----+
10643f35ef5SPaul Beesley
10743f35ef5SPaul Beesley   This option defaults to 0 and this is an experimental feature.
10843f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world
10943f35ef5SPaul Beesley   irrespective of the value of this option if the CPU supports it.
11043f35ef5SPaul Beesley
11143f35ef5SPaul Beesley-  ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
11243f35ef5SPaul Beesley   compilation of each build. It must be set to a C string (including quotes
11343f35ef5SPaul Beesley   where applicable). Defaults to a string that contains the time and date of
11443f35ef5SPaul Beesley   the compilation.
11543f35ef5SPaul Beesley
11643f35ef5SPaul Beesley-  ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
11743f35ef5SPaul Beesley   build to be uniquely identified. Defaults to the current git commit id.
11843f35ef5SPaul Beesley
11943f35ef5SPaul Beesley-  ``CFLAGS``: Extra user options appended on the compiler's command line in
12043f35ef5SPaul Beesley   addition to the options set by the build system.
12143f35ef5SPaul Beesley
12243f35ef5SPaul Beesley-  ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
12343f35ef5SPaul Beesley   release several CPUs out of reset. It can take either 0 (several CPUs may be
12443f35ef5SPaul Beesley   brought up) or 1 (only one CPU will ever be brought up during cold reset).
12543f35ef5SPaul Beesley   Default is 0. If the platform always brings up a single CPU, there is no
12643f35ef5SPaul Beesley   need to distinguish between primary and secondary CPUs and the boot path can
12743f35ef5SPaul Beesley   be optimised. The ``plat_is_my_cpu_primary()`` and
12843f35ef5SPaul Beesley   ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
12943f35ef5SPaul Beesley   to be implemented in this case.
13043f35ef5SPaul Beesley
13143f35ef5SPaul Beesley-  ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
13243f35ef5SPaul Beesley   register state when an unexpected exception occurs during execution of
13343f35ef5SPaul Beesley   BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
13443f35ef5SPaul Beesley   this is only enabled for a debug build of the firmware.
13543f35ef5SPaul Beesley
13643f35ef5SPaul Beesley-  ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
13743f35ef5SPaul Beesley   certificate generation tool to create new keys in case no valid keys are
13843f35ef5SPaul Beesley   present or specified. Allowed options are '0' or '1'. Default is '1'.
13943f35ef5SPaul Beesley
14043f35ef5SPaul Beesley-  ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
14143f35ef5SPaul Beesley   the AArch32 system registers to be included when saving and restoring the
14243f35ef5SPaul Beesley   CPU context. The option must be set to 0 for AArch64-only platforms (that
14343f35ef5SPaul Beesley   is on hardware that does not implement AArch32, or at least not at EL1 and
14443f35ef5SPaul Beesley   higher ELs). Default value is 1.
14543f35ef5SPaul Beesley
14643f35ef5SPaul Beesley-  ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
14743f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context. Default
14843f35ef5SPaul Beesley   is 0.
14943f35ef5SPaul Beesley
15043f35ef5SPaul Beesley-  ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
15143f35ef5SPaul Beesley   Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
15243f35ef5SPaul Beesley   registers to be included when saving and restoring the CPU context as
15343f35ef5SPaul Beesley   part of world switch. Default value is 0 and this is an experimental feature.
15443f35ef5SPaul Beesley   Note that Pointer Authentication is enabled for Non-secure world irrespective
15543f35ef5SPaul Beesley   of the value of this flag if the CPU supports it.
15643f35ef5SPaul Beesley
15743f35ef5SPaul Beesley-  ``DEBUG``: Chooses between a debug and release build. It can take either 0
15843f35ef5SPaul Beesley   (release) or 1 (debug) as values. 0 is the default.
15943f35ef5SPaul Beesley
16043f35ef5SPaul Beesley-  ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
16143f35ef5SPaul Beesley   of the binary image. If set to 1, then only the ELF image is built.
16243f35ef5SPaul Beesley   0 is the default.
16343f35ef5SPaul Beesley
16443f35ef5SPaul Beesley-  ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
16543f35ef5SPaul Beesley   Board Boot authentication at runtime. This option is meant to be enabled only
16643f35ef5SPaul Beesley   for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
16743f35ef5SPaul Beesley   flag has to be enabled. 0 is the default.
16843f35ef5SPaul Beesley
16943f35ef5SPaul Beesley-  ``E``: Boolean option to make warnings into errors. Default is 1.
17043f35ef5SPaul Beesley
17143f35ef5SPaul Beesley-  ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
17243f35ef5SPaul Beesley   the normal boot flow. It must specify the entry point address of the EL3
17343f35ef5SPaul Beesley   payload. Please refer to the "Booting an EL3 payload" section for more
17443f35ef5SPaul Beesley   details.
17543f35ef5SPaul Beesley
17643f35ef5SPaul Beesley-  ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
17743f35ef5SPaul Beesley   This is an optional architectural feature available on v8.4 onwards. Some
17843f35ef5SPaul Beesley   v8.2 implementations also implement an AMU and this option can be used to
17943f35ef5SPaul Beesley   enable this feature on those systems as well. Default is 0.
18043f35ef5SPaul Beesley
18143f35ef5SPaul Beesley-  ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
18243f35ef5SPaul Beesley   are compiled out. For debug builds, this option defaults to 1, and calls to
18343f35ef5SPaul Beesley   ``assert()`` are left in place. For release builds, this option defaults to 0
18443f35ef5SPaul Beesley   and calls to ``assert()`` function are compiled out. This option can be set
18543f35ef5SPaul Beesley   independently of ``DEBUG``. It can also be used to hide any auxiliary code
18643f35ef5SPaul Beesley   that is only required for the assertion and does not fit in the assertion
18743f35ef5SPaul Beesley   itself.
18843f35ef5SPaul Beesley
18943f35ef5SPaul Beesley-  ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
19043f35ef5SPaul Beesley   dumps or not. It is supported in both AArch64 and AArch32. However, in
19143f35ef5SPaul Beesley   AArch32 the format of the frame records are not defined in the AAPCS and they
19243f35ef5SPaul Beesley   are defined by the implementation. This implementation of backtrace only
19343f35ef5SPaul Beesley   supports the format used by GCC when T32 interworking is disabled. For this
19443f35ef5SPaul Beesley   reason enabling this option in AArch32 will force the compiler to only
19543f35ef5SPaul Beesley   generate A32 code. This option is enabled by default only in AArch64 debug
19643f35ef5SPaul Beesley   builds, but this behaviour can be overridden in each platform's Makefile or
19743f35ef5SPaul Beesley   in the build command line.
19843f35ef5SPaul Beesley
199edbce9aaSzelalem-aweke-  ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
200edbce9aaSzelalem-aweke   support in GCC for TF-A. This option is currently only supported for
201edbce9aaSzelalem-aweke   AArch64. Default is 0.
202edbce9aaSzelalem-aweke
20343f35ef5SPaul Beesley-  ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
20443f35ef5SPaul Beesley   feature. MPAM is an optional Armv8.4 extension that enables various memory
20543f35ef5SPaul Beesley   system components and resources to define partitions; software running at
20643f35ef5SPaul Beesley   various ELs can assign themselves to desired partition to control their
20743f35ef5SPaul Beesley   performance aspects.
20843f35ef5SPaul Beesley
20943f35ef5SPaul Beesley   When this option is set to ``1``, EL3 allows lower ELs to access their own
21043f35ef5SPaul Beesley   MPAM registers without trapping into EL3. This option doesn't make use of
21143f35ef5SPaul Beesley   partitioning in EL3, however. Platform initialisation code should configure
21243f35ef5SPaul Beesley   and use partitions in EL3 as required. This option defaults to ``0``.
21343f35ef5SPaul Beesley
21443f35ef5SPaul Beesley-  ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
21543f35ef5SPaul Beesley   support within generic code in TF-A. This option is currently only supported
21643f35ef5SPaul Beesley   in BL31. Default is 0.
21743f35ef5SPaul Beesley
21843f35ef5SPaul Beesley-  ``ENABLE_PMF``: Boolean option to enable support for optional Performance
21943f35ef5SPaul Beesley   Measurement Framework(PMF). Default is 0.
22043f35ef5SPaul Beesley
22143f35ef5SPaul Beesley-  ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
22243f35ef5SPaul Beesley   functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
22343f35ef5SPaul Beesley   In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
22443f35ef5SPaul Beesley   be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
22543f35ef5SPaul Beesley   software.
22643f35ef5SPaul Beesley
22743f35ef5SPaul Beesley-  ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
22843f35ef5SPaul Beesley   instrumentation which injects timestamp collection points into TF-A to
22943f35ef5SPaul Beesley   allow runtime performance to be measured. Currently, only PSCI is
23043f35ef5SPaul Beesley   instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
23143f35ef5SPaul Beesley   as well. Default is 0.
23243f35ef5SPaul Beesley
23343f35ef5SPaul Beesley-  ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
23443f35ef5SPaul Beesley   extensions. This is an optional architectural feature for AArch64.
23543f35ef5SPaul Beesley   The default is 1 but is automatically disabled when the target architecture
23643f35ef5SPaul Beesley   is AArch32.
23743f35ef5SPaul Beesley
23843f35ef5SPaul Beesley-  ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
23943f35ef5SPaul Beesley   (SVE) for the Non-secure world only. SVE is an optional architectural feature
24043f35ef5SPaul Beesley   for AArch64. Note that when SVE is enabled for the Non-secure world, access
24143f35ef5SPaul Beesley   to SIMD and floating-point functionality from the Secure world is disabled.
24243f35ef5SPaul Beesley   This is to avoid corruption of the Non-secure world data in the Z-registers
24343f35ef5SPaul Beesley   which are aliased by the SIMD and FP registers. The build option is not
24443f35ef5SPaul Beesley   compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
24543f35ef5SPaul Beesley   assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
24643f35ef5SPaul Beesley   1. The default is 1 but is automatically disabled when the target
24743f35ef5SPaul Beesley   architecture is AArch32.
24843f35ef5SPaul Beesley
24943f35ef5SPaul Beesley-  ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
25043f35ef5SPaul Beesley   checks in GCC. Allowed values are "all", "strong", "default" and "none". The
25143f35ef5SPaul Beesley   default value is set to "none". "strong" is the recommended stack protection
25243f35ef5SPaul Beesley   level if this feature is desired. "none" disables the stack protection. For
25343f35ef5SPaul Beesley   all values other than "none", the ``plat_get_stack_protector_canary()``
25443f35ef5SPaul Beesley   platform hook needs to be implemented. The value is passed as the last
25543f35ef5SPaul Beesley   component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
25643f35ef5SPaul Beesley
25743f35ef5SPaul Beesley-  ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
25843f35ef5SPaul Beesley   deprecated platform APIs, helper functions or drivers within Trusted
25943f35ef5SPaul Beesley   Firmware as error. It can take the value 1 (flag the use of deprecated
26043f35ef5SPaul Beesley   APIs as error) or 0. The default is 0.
26143f35ef5SPaul Beesley
26243f35ef5SPaul Beesley-  ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
26343f35ef5SPaul Beesley   targeted at EL3. When set ``0`` (default), no exceptions are expected or
26443f35ef5SPaul Beesley   handled at EL3, and a panic will result. This is supported only for AArch64
26543f35ef5SPaul Beesley   builds.
26643f35ef5SPaul Beesley
26743f35ef5SPaul Beesley-  ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
26843f35ef5SPaul Beesley   injection from lower ELs, and this build option enables lower ELs to use
26943f35ef5SPaul Beesley   Error Records accessed via System Registers to inject faults. This is
27043f35ef5SPaul Beesley   applicable only to AArch64 builds.
27143f35ef5SPaul Beesley
27243f35ef5SPaul Beesley   This feature is intended for testing purposes only, and is advisable to keep
27343f35ef5SPaul Beesley   disabled for production images.
27443f35ef5SPaul Beesley
27543f35ef5SPaul Beesley-  ``FIP_NAME``: This is an optional build option which specifies the FIP
27643f35ef5SPaul Beesley   filename for the ``fip`` target. Default is ``fip.bin``.
27743f35ef5SPaul Beesley
27843f35ef5SPaul Beesley-  ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
27943f35ef5SPaul Beesley   FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
28043f35ef5SPaul Beesley
28143f35ef5SPaul Beesley-  ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
28243f35ef5SPaul Beesley   tool to create certificates as per the Chain of Trust described in
28343f35ef5SPaul Beesley   :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
28443f35ef5SPaul Beesley   include the certificates in the FIP and FWU_FIP. Default value is '0'.
28543f35ef5SPaul Beesley
28643f35ef5SPaul Beesley   Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
28743f35ef5SPaul Beesley   for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
28843f35ef5SPaul Beesley   the corresponding certificates, and to include those certificates in the
28943f35ef5SPaul Beesley   FIP and FWU_FIP.
29043f35ef5SPaul Beesley
29143f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
29243f35ef5SPaul Beesley   images will not include support for Trusted Board Boot. The FIP will still
29343f35ef5SPaul Beesley   include the corresponding certificates. This FIP can be used to verify the
29443f35ef5SPaul Beesley   Chain of Trust on the host machine through other mechanisms.
29543f35ef5SPaul Beesley
29643f35ef5SPaul Beesley   Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
29743f35ef5SPaul Beesley   images will include support for Trusted Board Boot, but the FIP and FWU_FIP
29843f35ef5SPaul Beesley   will not include the corresponding certificates, causing a boot failure.
29943f35ef5SPaul Beesley
30043f35ef5SPaul Beesley-  ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
30143f35ef5SPaul Beesley   inherent support for specific EL3 type interrupts. Setting this build option
30243f35ef5SPaul Beesley   to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
30343f35ef5SPaul Beesley   by `platform abstraction layer`__ and `Interrupt Management Framework`__.
30443f35ef5SPaul Beesley   This allows GICv2 platforms to enable features requiring EL3 interrupt type.
30543f35ef5SPaul Beesley   This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
30643f35ef5SPaul Beesley   the Secure Payload interrupts needs to be synchronously handed over to Secure
30743f35ef5SPaul Beesley   EL1 for handling. The default value of this option is ``0``, which means the
30843f35ef5SPaul Beesley   Group 0 interrupts are assumed to be handled by Secure EL1.
30943f35ef5SPaul Beesley
31043f35ef5SPaul Beesley   .. __: `platform-interrupt-controller-API.rst`
31143f35ef5SPaul Beesley   .. __: `interrupt-framework-design.rst`
31243f35ef5SPaul Beesley
31343f35ef5SPaul Beesley-  ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
31443f35ef5SPaul Beesley   Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
31543f35ef5SPaul Beesley   ``0`` (default), these exceptions will be trapped in the current exception
31643f35ef5SPaul Beesley   level (or in EL1 if the current exception level is EL0).
31743f35ef5SPaul Beesley
31843f35ef5SPaul Beesley-  ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
31943f35ef5SPaul Beesley   software operations are required for CPUs to enter and exit coherency.
32043f35ef5SPaul Beesley   However, newer systems exist where CPUs' entry to and exit from coherency
32143f35ef5SPaul Beesley   is managed in hardware. Such systems require software to only initiate these
32243f35ef5SPaul Beesley   operations, and the rest is managed in hardware, minimizing active software
32343f35ef5SPaul Beesley   management. In such systems, this boolean option enables TF-A to carry out
32443f35ef5SPaul Beesley   build and run-time optimizations during boot and power management operations.
32543f35ef5SPaul Beesley   This option defaults to 0 and if it is enabled, then it implies
32643f35ef5SPaul Beesley   ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
32743f35ef5SPaul Beesley
32843f35ef5SPaul Beesley   If this flag is disabled while the platform which TF-A is compiled for
32943f35ef5SPaul Beesley   includes cores that manage coherency in hardware, then a compilation error is
33043f35ef5SPaul Beesley   generated. This is based on the fact that a system cannot have, at the same
33143f35ef5SPaul Beesley   time, cores that manage coherency in hardware and cores that don't. In other
33243f35ef5SPaul Beesley   words, a platform cannot have, at the same time, cores that require
33343f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=1`` and cores that require
33443f35ef5SPaul Beesley   ``HW_ASSISTED_COHERENCY=0``.
33543f35ef5SPaul Beesley
33643f35ef5SPaul Beesley   Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
33743f35ef5SPaul Beesley   translation library (xlat tables v2) must be used; version 1 of translation
33843f35ef5SPaul Beesley   library is not supported.
33943f35ef5SPaul Beesley
34043f35ef5SPaul Beesley-  ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
34143f35ef5SPaul Beesley   runtime software in AArch32 mode, which is required to run AArch32 on Juno.
34243f35ef5SPaul Beesley   By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
34343f35ef5SPaul Beesley   AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
34443f35ef5SPaul Beesley   images.
34543f35ef5SPaul Beesley
34643f35ef5SPaul Beesley-  ``KEY_ALG``: This build flag enables the user to select the algorithm to be
34743f35ef5SPaul Beesley   used for generating the PKCS keys and subsequent signing of the certificate.
34843f35ef5SPaul Beesley   It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
34943f35ef5SPaul Beesley   ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
35043f35ef5SPaul Beesley   compliant and is retained only for compatibility. The default value of this
35143f35ef5SPaul Beesley   flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
35243f35ef5SPaul Beesley
353b8622922SGilad Ben-Yossef-  ``KEY_SIZE``: This build flag enables the user to select the key size for
354b8622922SGilad Ben-Yossef   the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
355b8622922SGilad Ben-Yossef   depend on the chosen algorithm and the cryptographic module.
356b8622922SGilad Ben-Yossef
357b8622922SGilad Ben-Yossef   +-----------+------------------------------------+
358b8622922SGilad Ben-Yossef   |  KEY_ALG  |        Possible key sizes          |
359b8622922SGilad Ben-Yossef   +===========+====================================+
360b8622922SGilad Ben-Yossef   |    rsa    | 1024 , 2048 (default), 3072, 4096* |
361b8622922SGilad Ben-Yossef   +-----------+------------------------------------+
362b8622922SGilad Ben-Yossef   |   ecdsa   |            unavailable             |
363b8622922SGilad Ben-Yossef   +-----------+------------------------------------+
364b8622922SGilad Ben-Yossef
365b8622922SGilad Ben-Yossef   * Only 2048 bits size is available with CryptoCell 712 SBROM release 1.
366b8622922SGilad Ben-Yossef     Only 3072 bits size is available with CryptoCell 712 SBROM release 2.
367b8622922SGilad Ben-Yossef
36843f35ef5SPaul Beesley-  ``HASH_ALG``: This build flag enables the user to select the secure hash
36943f35ef5SPaul Beesley   algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
37043f35ef5SPaul Beesley   The default value of this flag is ``sha256``.
37143f35ef5SPaul Beesley
37243f35ef5SPaul Beesley-  ``LDFLAGS``: Extra user options appended to the linkers' command line in
37343f35ef5SPaul Beesley   addition to the one set by the build system.
37443f35ef5SPaul Beesley
37543f35ef5SPaul Beesley-  ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
37643f35ef5SPaul Beesley   output compiled into the build. This should be one of the following:
37743f35ef5SPaul Beesley
37843f35ef5SPaul Beesley   ::
37943f35ef5SPaul Beesley
38043f35ef5SPaul Beesley       0  (LOG_LEVEL_NONE)
38143f35ef5SPaul Beesley       10 (LOG_LEVEL_ERROR)
38243f35ef5SPaul Beesley       20 (LOG_LEVEL_NOTICE)
38343f35ef5SPaul Beesley       30 (LOG_LEVEL_WARNING)
38443f35ef5SPaul Beesley       40 (LOG_LEVEL_INFO)
38543f35ef5SPaul Beesley       50 (LOG_LEVEL_VERBOSE)
38643f35ef5SPaul Beesley
38743f35ef5SPaul Beesley   All log output up to and including the selected log level is compiled into
38843f35ef5SPaul Beesley   the build. The default value is 40 in debug builds and 20 in release builds.
38943f35ef5SPaul Beesley
39043f35ef5SPaul Beesley-  ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
39143f35ef5SPaul Beesley   specifies the file that contains the Non-Trusted World private key in PEM
39243f35ef5SPaul Beesley   format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
39343f35ef5SPaul Beesley
39443f35ef5SPaul Beesley-  ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
39543f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
39643f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
39743f35ef5SPaul Beesley
39843f35ef5SPaul Beesley-  ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
39943f35ef5SPaul Beesley   contents upon world switch. It can take either 0 (don't save and restore) or
40043f35ef5SPaul Beesley   1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
40143f35ef5SPaul Beesley   wants the timer registers to be saved and restored.
40243f35ef5SPaul Beesley
40343f35ef5SPaul Beesley-  ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
40443f35ef5SPaul Beesley   for the BL image. It can be either 0 (include) or 1 (remove). The default
40543f35ef5SPaul Beesley   value is 0.
40643f35ef5SPaul Beesley
40743f35ef5SPaul Beesley-  ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
40843f35ef5SPaul Beesley   the underlying hardware is not a full PL011 UART but a minimally compliant
40943f35ef5SPaul Beesley   generic UART, which is a subset of the PL011. The driver will not access
41043f35ef5SPaul Beesley   any register that is not part of the SBSA generic UART specification.
41143f35ef5SPaul Beesley   Default value is 0 (a full PL011 compliant UART is present).
41243f35ef5SPaul Beesley
41343f35ef5SPaul Beesley-  ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
41443f35ef5SPaul Beesley   must be subdirectory of any depth under ``plat/``, and must contain a
41543f35ef5SPaul Beesley   platform makefile named ``platform.mk``. For example, to build TF-A for the
41643f35ef5SPaul Beesley   Arm Juno board, select PLAT=juno.
41743f35ef5SPaul Beesley
41843f35ef5SPaul Beesley-  ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
41943f35ef5SPaul Beesley   instead of the normal boot flow. When defined, it must specify the entry
42043f35ef5SPaul Beesley   point address for the preloaded BL33 image. This option is incompatible with
42143f35ef5SPaul Beesley   ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
42243f35ef5SPaul Beesley   over ``PRELOADED_BL33_BASE``.
42343f35ef5SPaul Beesley
42443f35ef5SPaul Beesley-  ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
42543f35ef5SPaul Beesley   vector address can be programmed or is fixed on the platform. It can take
42643f35ef5SPaul Beesley   either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
42743f35ef5SPaul Beesley   programmable reset address, it is expected that a CPU will start executing
42843f35ef5SPaul Beesley   code directly at the right address, both on a cold and warm reset. In this
42943f35ef5SPaul Beesley   case, there is no need to identify the entrypoint on boot and the boot path
43043f35ef5SPaul Beesley   can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
43143f35ef5SPaul Beesley   does not need to be implemented in this case.
43243f35ef5SPaul Beesley
43343f35ef5SPaul Beesley-  ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
43443f35ef5SPaul Beesley   possible for the PSCI power-state parameter: original and extended State-ID
43543f35ef5SPaul Beesley   formats. This flag if set to 1, configures the generic PSCI layer to use the
43643f35ef5SPaul Beesley   extended format. The default value of this flag is 0, which means by default
43743f35ef5SPaul Beesley   the original power-state format is used by the PSCI implementation. This flag
43843f35ef5SPaul Beesley   should be specified by the platform makefile and it governs the return value
43943f35ef5SPaul Beesley   of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
44043f35ef5SPaul Beesley   enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
44143f35ef5SPaul Beesley   set to 1 as well.
44243f35ef5SPaul Beesley
44343f35ef5SPaul Beesley-  ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
44443f35ef5SPaul Beesley   are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
44543f35ef5SPaul Beesley   or later CPUs.
44643f35ef5SPaul Beesley
44743f35ef5SPaul Beesley   When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
44843f35ef5SPaul Beesley   set to ``1``.
44943f35ef5SPaul Beesley
45043f35ef5SPaul Beesley   This option is disabled by default.
45143f35ef5SPaul Beesley
45243f35ef5SPaul Beesley-  ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
45343f35ef5SPaul Beesley   of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
45443f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to BL31 entrypoint).
45543f35ef5SPaul Beesley   The default value is 0.
45643f35ef5SPaul Beesley
45743f35ef5SPaul Beesley-  ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
45843f35ef5SPaul Beesley   in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
45943f35ef5SPaul Beesley   instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
46043f35ef5SPaul Beesley   entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
46143f35ef5SPaul Beesley
46243f35ef5SPaul Beesley-  ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
46343f35ef5SPaul Beesley   file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
46443f35ef5SPaul Beesley   file name will be used to save the key.
46543f35ef5SPaul Beesley
46643f35ef5SPaul Beesley-  ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
46743f35ef5SPaul Beesley   certificate generation tool to save the keys used to establish the Chain of
46843f35ef5SPaul Beesley   Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
46943f35ef5SPaul Beesley
47043f35ef5SPaul Beesley-  ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
47143f35ef5SPaul Beesley   If a SCP_BL2 image is present then this option must be passed for the ``fip``
47243f35ef5SPaul Beesley   target.
47343f35ef5SPaul Beesley
47443f35ef5SPaul Beesley-  ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
47543f35ef5SPaul Beesley   file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
47643f35ef5SPaul Beesley   this file name will be used to save the key.
47743f35ef5SPaul Beesley
47843f35ef5SPaul Beesley-  ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
47943f35ef5SPaul Beesley   optional. It is only needed if the platform makefile specifies that it
48043f35ef5SPaul Beesley   is required in order to build the ``fwu_fip`` target.
48143f35ef5SPaul Beesley
48243f35ef5SPaul Beesley-  ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
48343f35ef5SPaul Beesley   Delegated Exception Interface to BL31 image. This defaults to ``0``.
48443f35ef5SPaul Beesley
48543f35ef5SPaul Beesley   When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
48643f35ef5SPaul Beesley   set to ``1``.
48743f35ef5SPaul Beesley
48843f35ef5SPaul Beesley-  ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
48943f35ef5SPaul Beesley   isolated on separate memory pages. This is a trade-off between security and
49043f35ef5SPaul Beesley   memory usage. See "Isolating code and read-only data on separate memory
49143f35ef5SPaul Beesley   pages" section in :ref:`Firmware Design`. This flag is disabled by default and
49243f35ef5SPaul Beesley   affects all BL images.
49343f35ef5SPaul Beesley
494*f8578e64SSamuel Holland-  ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
495*f8578e64SSamuel Holland   sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
496*f8578e64SSamuel Holland   allocated in RAM discontiguous from the loaded firmware image. When set, the
497*f8578e64SSamuel Holland   platform is expected to provide definitons for ``BL31_NOBITS_BASE`` and
498*f8578e64SSamuel Holland   ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
499*f8578e64SSamuel Holland   sections are placed in RAM immediately following the loaded firmware image.
500*f8578e64SSamuel Holland
50143f35ef5SPaul Beesley-  ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
50243f35ef5SPaul Beesley   This build option is only valid if ``ARCH=aarch64``. The value should be
50343f35ef5SPaul Beesley   the path to the directory containing the SPD source, relative to
50443f35ef5SPaul Beesley   ``services/spd/``; the directory is expected to contain a makefile called
50543f35ef5SPaul Beesley   ``<spd-value>.mk``.
50643f35ef5SPaul Beesley
50743f35ef5SPaul Beesley-  ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
50843f35ef5SPaul Beesley   take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
50943f35ef5SPaul Beesley   execution in BL1 just before handing over to BL31. At this point, all
51043f35ef5SPaul Beesley   firmware images have been loaded in memory, and the MMU and caches are
51143f35ef5SPaul Beesley   turned off. Refer to the "Debugging options" section for more details.
51243f35ef5SPaul Beesley
5133f3c341aSPaul Beesley-  ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
5143f3c341aSPaul Beesley   Partition Manager (SPM) implementation. The default value is ``0``.
5153f3c341aSPaul Beesley
51643f35ef5SPaul Beesley-  ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
51743f35ef5SPaul Beesley   secure interrupts (caught through the FIQ line). Platforms can enable
51843f35ef5SPaul Beesley   this directive if they need to handle such interruption. When enabled,
51943f35ef5SPaul Beesley   the FIQ are handled in monitor mode and non secure world is not allowed
52043f35ef5SPaul Beesley   to mask these events. Platforms that enable FIQ handling in SP_MIN shall
52143f35ef5SPaul Beesley   implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
52243f35ef5SPaul Beesley
52343f35ef5SPaul Beesley-  ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
52443f35ef5SPaul Beesley   Boot feature. When set to '1', BL1 and BL2 images include support to load
52543f35ef5SPaul Beesley   and verify the certificates and images in a FIP, and BL1 includes support
52643f35ef5SPaul Beesley   for the Firmware Update. The default value is '0'. Generation and inclusion
52743f35ef5SPaul Beesley   of certificates in the FIP and FWU_FIP depends upon the value of the
52843f35ef5SPaul Beesley   ``GENERATE_COT`` option.
52943f35ef5SPaul Beesley
53043f35ef5SPaul Beesley   .. warning::
53143f35ef5SPaul Beesley      This option depends on ``CREATE_KEYS`` to be enabled. If the keys
53243f35ef5SPaul Beesley      already exist in disk, they will be overwritten without further notice.
53343f35ef5SPaul Beesley
53443f35ef5SPaul Beesley-  ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
53543f35ef5SPaul Beesley   specifies the file that contains the Trusted World private key in PEM
53643f35ef5SPaul Beesley   format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
53743f35ef5SPaul Beesley
53843f35ef5SPaul Beesley-  ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
53943f35ef5SPaul Beesley   synchronous, (see "Initializing a BL32 Image" section in
54043f35ef5SPaul Beesley   :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
54143f35ef5SPaul Beesley   synchronous method) or 1 (BL32 is initialized using asynchronous method).
54243f35ef5SPaul Beesley   Default is 0.
54343f35ef5SPaul Beesley
54443f35ef5SPaul Beesley-  ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
54543f35ef5SPaul Beesley   routing model which routes non-secure interrupts asynchronously from TSP
54643f35ef5SPaul Beesley   to EL3 causing immediate preemption of TSP. The EL3 is responsible
54743f35ef5SPaul Beesley   for saving and restoring the TSP context in this routing model. The
54843f35ef5SPaul Beesley   default routing model (when the value is 0) is to route non-secure
54943f35ef5SPaul Beesley   interrupts to TSP allowing it to save its context and hand over
55043f35ef5SPaul Beesley   synchronously to EL3 via an SMC.
55143f35ef5SPaul Beesley
55243f35ef5SPaul Beesley   .. note::
55343f35ef5SPaul Beesley      When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
55443f35ef5SPaul Beesley      must also be set to ``1``.
55543f35ef5SPaul Beesley
55643f35ef5SPaul Beesley-  ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
55743f35ef5SPaul Beesley   linker. When the ``LINKER`` build variable points to the armlink linker,
55843f35ef5SPaul Beesley   this flag is enabled automatically. To enable support for armlink, platforms
55943f35ef5SPaul Beesley   will have to provide a scatter file for the BL image. Currently, Tegra
56043f35ef5SPaul Beesley   platforms use the armlink support to compile BL3-1 images.
56143f35ef5SPaul Beesley
56243f35ef5SPaul Beesley-  ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
56343f35ef5SPaul Beesley   memory region in the BL memory map or not (see "Use of Coherent memory in
56443f35ef5SPaul Beesley   TF-A" section in :ref:`Firmware Design`). It can take the value 1
56543f35ef5SPaul Beesley   (Coherent memory region is included) or 0 (Coherent memory region is
56643f35ef5SPaul Beesley   excluded). Default is 1.
56743f35ef5SPaul Beesley
568992f091bSAmbroise Vincent-  ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature
569992f091bSAmbroise Vincent   exposing a virtual filesystem interface through BL31 as a SiP SMC function.
570992f091bSAmbroise Vincent   Default is 0.
571992f091bSAmbroise Vincent
57243f35ef5SPaul Beesley-  ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
57343f35ef5SPaul Beesley   This feature creates a library of functions to be placed in ROM and thus
57443f35ef5SPaul Beesley   reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
57543f35ef5SPaul Beesley   is 0.
57643f35ef5SPaul Beesley
57743f35ef5SPaul Beesley-  ``V``: Verbose build. If assigned anything other than 0, the build commands
57843f35ef5SPaul Beesley   are printed. Default is 0.
57943f35ef5SPaul Beesley
58043f35ef5SPaul Beesley-  ``VERSION_STRING``: String used in the log output for each TF-A image.
58143f35ef5SPaul Beesley   Defaults to a string formed by concatenating the version number, build type
58243f35ef5SPaul Beesley   and build string.
58343f35ef5SPaul Beesley
58443f35ef5SPaul Beesley-  ``W``: Warning level. Some compiler warning options of interest have been
58543f35ef5SPaul Beesley   regrouped and put in the root Makefile. This flag can take the values 0 to 3,
58643f35ef5SPaul Beesley   each level enabling more warning options. Default is 0.
58743f35ef5SPaul Beesley
58843f35ef5SPaul Beesley-  ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
58943f35ef5SPaul Beesley   the CPU after warm boot. This is applicable for platforms which do not
59043f35ef5SPaul Beesley   require interconnect programming to enable cache coherency (eg: single
59143f35ef5SPaul Beesley   cluster platforms). If this option is enabled, then warm boot path
59243f35ef5SPaul Beesley   enables D-caches immediately after enabling MMU. This option defaults to 0.
59343f35ef5SPaul Beesley
59443f35ef5SPaul BeesleyDebugging options
59543f35ef5SPaul Beesley-----------------
59643f35ef5SPaul Beesley
59743f35ef5SPaul BeesleyTo compile a debug version and make the build more verbose use
59843f35ef5SPaul Beesley
59943f35ef5SPaul Beesley.. code:: shell
60043f35ef5SPaul Beesley
60143f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
60243f35ef5SPaul Beesley
60343f35ef5SPaul BeesleyAArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
60443f35ef5SPaul Beesleyexample DS-5) might not support this and may need an older version of DWARF
60543f35ef5SPaul Beesleysymbols to be emitted by GCC. This can be achieved by using the
60643f35ef5SPaul Beesley``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
60743f35ef5SPaul Beesleyversion to 2 is recommended for DS-5 versions older than 5.16.
60843f35ef5SPaul Beesley
60943f35ef5SPaul BeesleyWhen debugging logic problems it might also be useful to disable all compiler
61043f35ef5SPaul Beesleyoptimizations by using ``-O0``.
61143f35ef5SPaul Beesley
61243f35ef5SPaul Beesley.. warning::
61343f35ef5SPaul Beesley   Using ``-O0`` could cause output images to be larger and base addresses
61443f35ef5SPaul Beesley   might need to be recalculated (see the **Memory layout on Arm development
61543f35ef5SPaul Beesley   platforms** section in the :ref:`Firmware Design`).
61643f35ef5SPaul Beesley
61743f35ef5SPaul BeesleyExtra debug options can be passed to the build system by setting ``CFLAGS`` or
61843f35ef5SPaul Beesley``LDFLAGS``:
61943f35ef5SPaul Beesley
62043f35ef5SPaul Beesley.. code:: shell
62143f35ef5SPaul Beesley
62243f35ef5SPaul Beesley    CFLAGS='-O0 -gdwarf-2'                                     \
62343f35ef5SPaul Beesley    make PLAT=<platform> DEBUG=1 V=1 all
62443f35ef5SPaul Beesley
62543f35ef5SPaul BeesleyNote that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
62643f35ef5SPaul Beesleyignored as the linker is called directly.
62743f35ef5SPaul Beesley
62843f35ef5SPaul BeesleyIt is also possible to introduce an infinite loop to help in debugging the
62943f35ef5SPaul Beesleypost-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
63043f35ef5SPaul Beesley``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
63143f35ef5SPaul Beesleysection. In this case, the developer may take control of the target using a
63243f35ef5SPaul Beesleydebugger when indicated by the console output. When using DS-5, the following
63343f35ef5SPaul Beesleycommands can be used:
63443f35ef5SPaul Beesley
63543f35ef5SPaul Beesley::
63643f35ef5SPaul Beesley
63743f35ef5SPaul Beesley    # Stop target execution
63843f35ef5SPaul Beesley    interrupt
63943f35ef5SPaul Beesley
64043f35ef5SPaul Beesley    #
64143f35ef5SPaul Beesley    # Prepare your debugging environment, e.g. set breakpoints
64243f35ef5SPaul Beesley    #
64343f35ef5SPaul Beesley
64443f35ef5SPaul Beesley    # Jump over the debug loop
64543f35ef5SPaul Beesley    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
64643f35ef5SPaul Beesley
64743f35ef5SPaul Beesley    # Resume execution
64843f35ef5SPaul Beesley    continue
64943f35ef5SPaul Beesley
65043f35ef5SPaul Beesley--------------
65143f35ef5SPaul Beesley
65243f35ef5SPaul Beesley*Copyright (c) 2019, Arm Limited. All rights reserved.*
653